# **Virtual Memory: Systems**

15-213: Introduction to Computer Systems 16<sup>th</sup> Lecture, Oct. 19, 2010

#### **Instructors:**

Randy Bryant and Dave O'Hallaron

# **Today**

- Simple memory system example
- Case study: Core i7/Linux memory system
- Memory mapping

## **Review of Symbols**

#### Basic Parameters

- N = 2<sup>n</sup>: Number of addresses in virtual address space
- M = 2<sup>m</sup>: Number of addresses in physical address space
- **P = 2**<sup>p</sup> : Page size (bytes)

#### Components of the virtual address (VA)

- TLBI: TLB index
- TLBT: TLB tag
- VPO: Virtual page offset
- VPN: Virtual page number

#### Components of the physical address (PA)

- PPO: Physical page offset (same as VPO)
- PPN: Physical page number
- CO: Byte offset within cache line
- CI: Cache index
- CT: Cache tag

## **Simple Memory System Example**

#### Addressing

- 14-bit virtual addresses
- 12-bit physical address
- Page size = 64 bytes



# **Simple Memory System Page Table**

Only show first 16 entries (out of 256)

| VPN | PPN | Valid |
|-----|-----|-------|
| 00  | 28  | 1     |
| 01  | _   | 0     |
| 02  | 33  | 1     |
| 03  | 02  | 1     |
| 04  | 1   | 0     |
| 05  | 16  | 1     |
| 06  | _   | 0     |
| 07  | _   | 0     |

| VPN        | PPN | Valid |
|------------|-----|-------|
| 80         | 13  | 1     |
| 09         | 17  | 1     |
| 0A         | 09  | 1     |
| ОВ         | _   | 0     |
| OC         | -   | 0     |
| <b>0</b> D | 2D  | 1     |
| 0E         | 11  | 1     |
| OF         | 0D  | 1     |

## **Simple Memory System TLB**

- 16 entries
- 4-way associative



| Set | Tag | PPN | Valid |
|-----|-----|-----|-------|-----|-----|-------|-----|-----|-------|-----|-----|-------|
| 0   | 03  | _   | 0     | 09  | 0D  | 1     | 00  | _   | 0     | 07  | 02  | 1     |
| 1   | 03  | 2D  | 1     | 02  | _   | 0     | 04  | _   | 0     | 0A  | _   | 0     |
| 2   | 02  | _   | 0     | 08  | _   | 0     | 06  | _   | 0     | 03  | _   | 0     |
| 3   | 07  | _   | 0     | 03  | 0D  | 1     | 0A  | 34  | 1     | 02  | _   | 0     |

## **Simple Memory System Cache**

- 16 lines, 4-byte block size
- Physically addressed
- Direct mapped



| ldx | Tag | Valid | В0 | B1 | B2 | В3 |
|-----|-----|-------|----|----|----|----|
| 0   | 19  | 1     | 99 | 11 | 23 | 11 |
| 1   | 15  | 0     | _  | _  | _  | _  |
| 2   | 1B  | 1     | 00 | 02 | 04 | 08 |
| 3   | 36  | 0     | _  | _  | _  | _  |
| 4   | 32  | 1     | 43 | 6D | 8F | 09 |
| 5   | 0D  | 1     | 36 | 72 | F0 | 1D |
| 6   | 31  | 0     | _  | _  | _  | _  |
| 7   | 16  | 1     | 11 | C2 | DF | 03 |

| Idx | Tag | Valid | B0 | B1 | B2 | В3 |
|-----|-----|-------|----|----|----|----|
| 8   | 24  | 1     | 3A | 00 | 51 | 89 |
| 9   | 2D  | 0     | _  | _  | _  | -  |
| Α   | 2D  | 1     | 93 | 15 | DA | 3B |
| В   | 0B  | 0     | -  | _  | -  | -  |
| С   | 12  | 0     | _  | _  | -  | _  |
| D   | 16  | 1     | 04 | 96 | 34 | 15 |
| Е   | 13  | 1     | 83 | 77 | 1B | D3 |
| F   | 14  | 0     | _  | _  | _  | _  |

Virtual Address: 0x03D4





Virtual Address: 0x03D4





Virtual Address: 0x0B8F





Virtual Address: 0x0B8F





Virtual Address: 0x0020





Virtual Address: 0x0020





# **Today**

- Simple memory system example
- Case study: Core i7/Linux memory system
- Memory mapping

# Single level page table

- 64bit address space, 4KB page size, 4GB physical memory
- One entry per virtual page
  - 2<sup>64</sup> addressable bytes/2<sup>12</sup> bytes per page = 2<sup>52</sup> page table entries

#### Page table entry size

- One page table entry contains:
  - Physical page number + Access control bits
- 4GB physical memory = 2<sup>32</sup> bytes
  - $2^{32}$  bytes memory /  $2^{12}$  bytes per page =  $2^{20}$  physical pages
  - 20 bits needed for physical page number
- Page table entry = ~ 4 bytes

#### Page table size

•  $2^{52}$  page table entries \* 4 bytes =  $2^{54}$  bytes (16 petabytes) per process

## Multilevel page table

- Let's make sure that any page table requires only a single page (4KB)
  - Page table entry = ~ 4 bytes
  - 4KB page / 4bytes per PTE = 1024 entries
  - 10 bits of address space needed
  - We have 52 bit address for page table
  - We need ceiling(52/10) = 6 levels needed!
- For each page table access, we need 6 memory accesses

## **Inverted Page Table**

- We only have 4GB physical memory
  - 2<sup>32</sup> bytes memory / 2<sup>12</sup> bytes per page = 2<sup>20</sup> physical pages
- If we only store a single page table entry per physical page
- (table is indexed by PPN)
  - Each page table entry has process ID, VPN, and access info
  - 16 bit process ID, 52bit VPN, 12 bit access info = 80 bits = 10 bytes
  - 2<sup>20</sup> PTE \* 10 bytes = 10MB
- For each (VPN, pid) pair, we need to find where it is in the page table by comparing it with all entries
  - Linear time, up to 2<sup>20</sup> memory accesses......
- Hashing to the rescue -> Hashed Inverted Page Tables

## **Intel Core i7 Memory System**





## **Review of Symbols**

#### Basic Parameters

- N = 2<sup>n</sup>: Number of addresses in virtual address space
- M = 2<sup>m</sup>: Number of addresses in physical address space
- **P = 2**<sup>p</sup> : Page size (bytes)

#### Components of the virtual address (VA)

- TLBI: TLB index
- TLBT: TLB tag
- VPO: Virtual page offset
- **VPN**: Virtual page number

#### Components of the physical address (PA)

- PPO: Physical page offset (same as VPO)
- PPN: Physical page number
- CO: Byte offset within cache line
- CI: Cache index
- CT: Cache tag

## **End-to-end Core i7 Address Translation**



## Core i7 L1 TLB

- 16 sets, 4 entries/set
  - 16 sets -> TLBI : 4 bits
  - 36 bit VPN = 32 bit TLBT + 4 bit TLBI
  - Each TLBT entry has 4 / 2<sup>32</sup> chance of hit!



L1 TLB (16 sets, 4 entries/set)

## Core i7 L2 unified TLB

L2 unified TLB 512 entries, 4-way

- 512 entries, 4 way -> 128 sets
- 128 sets -> TLBI : 7 bits
- 36 bit VPN = 29 bit TLBT + 7 bit TLBI
- Each TLBT entry has 4 / 2<sup>29</sup> chance of hit!

## Core i7 L1 d-cache

- 64 sets, 8 entries/set
  - Each cache line has 64 bytes -> CO : 6 bits
  - 64 sets -> CI : 6 bits
  - 52 bit PA = 40 bit CT + 6 bit CO + 6 bit CO
  - Each Cache entry has 8 / 2<sup>40</sup> chance of hit !



L1 d-cache

# Core i7 L2/L3 unified cache

L2 unified cache 256 KB, 8-way

- 256 KB = 8 X 32KB = 8 X 512 X 64 byte
- 512 sets -> CI : 9 bits
- 52 bit PA = 37 bit CT + 9 bit CI + 6 bit CO
- Each Cache entry has 8 / 2<sup>37</sup> chance of hit!

L3 unified cache 8 MB, 16-way (shared by all cores)

- 8 MB = 16 X 512 KB = 16 X 8192 X 64 byte
- 8192 sets -> CI : 13 bits
- 52 bit PA = 34 bit CT + 13 bit CI + 6 bit CO
- Each Cache entry has 16 / 2<sup>34</sup> chance of hit!

## **Core i7 Level 1-3 Page Table Entries**



Available for OS (page table location on disk)

P=0

#### Each entry references a 4K child page table

**P:** Child page table present in physical memory (1) or not (0).

**R/W:** Read-only or read-write access access permission for all reachable pages.

**U/S:** user or supervisor (kernel) mode access permission for all reachable pages.

**WT:** Write-through or write-back cache policy for the child page table.

**CD:** Caching disabled or enabled for the child page table.

A: Reference bit (set by MMU on reads and writes, cleared by software).

**PS:** Page size either 4 KB or 4 MB (defined for Level 1 PTEs only).

**G:** Global page (don't evict from TLB on task switch)

Page table physical base address: 40 most significant bits of physical page table address (forces page tables to be 4KB aligned)

## **Core i7 Level 4 Page Table Entries**



Available for OS (page location on disk)

P=0

#### Each entry references a 4K child page

**P:** Child page is present in memory (1) or not (0)

**R/W:** Read-only or read-write access permission for child page

**U/S:** User or supervisor mode access

**WT:** Write-through or write-back cache policy for this page

CD: Cache disabled (1) or enabled (0)

A: Reference bit (set by MMU on reads and writes, cleared by software)

**D:** Dirty bit (set by MMU on writes, cleared by software)

**G:** Global page (don't evict from TLB on task switch)

Page physical base address: 40 most significant bits of physical page address (forces pages to be 4KB aligned)

## **Core i7 Page Table Translation**



## **Cute Trick for Speeding Up L1 Access**



#### Observation

- Bits that determine CI identical in virtual and physical address
- Can index into cache while address translation taking place
- Generally we hit in TLB, so PPN bits (CT bits) available next
- "Virtually indexed, physically tagged"
- Cache carefully sized to make this possible

## **Virtual Memory of a Linux Process**



# Linux Organizes VM as Collection of "Areas"



# **Linux Page Fault Handling**



Segmentation fault:

accessing a non-existing page

Normal page fault

#### **Protection exception:**

e.g., violating permission by writing to a read-only page (Linux reports as Segmentation fault)

# **Today**

- Simple memory system example
- Case study: Core i7/Linux memory system
- Memory mapping

## **Memory Mapping**

- VM areas initialized by associating them with disk objects.
  - Process is known as memory mapping.
- Area can be backed by (i.e., get its initial values from) :
  - Regular file on disk (e.g., an executable object file)
    - Initial page bytes come from a section of a file
  - Anonymous file (e.g., nothing)
    - First fault will allocate a physical page full of 0's (demand-zero page)
    - Once the page is written to (dirtied), it is like any other page
- Dirty pages are copied back and forth between memory and a special swap file.

## **Demand paging**

- Key point: no virtual pages are copied into physical memory until they are referenced!
  - Known as demand paging
- Crucial for time and space efficiency

# **Sharing Revisited: Shared Objects**



Process 1 maps the shared object.

## **Sharing Revisited: Shared Objects**



- Process 2 maps the shared object.
- Notice how the virtual addresses can be different.

# Sharing Revisited: Private Copy-on-write (COW) Objects



- Two processes mapping a private copy-on-write (COW) object.
- Area flagged as private copy-onwrite
- PTEs in private areas are flagged as read-only

# **Sharing Revisited: Private Copy-on-write (COW) Objects**



- Instruction writing to private page triggers protection fault.
- Handler creates new R/W page.
- Instruction restarts upon handler return.
- Copying deferred as long as possible!

## The fork Function Revisited

- VM and memory mapping explain how fork provides private address space for each process.
- To create virtual address for new new process
  - Create exact copies of current mm\_struct, vm\_area\_struct, and page tables.
  - Flag each page in both processes as read-only
  - Flag each vm area struct in both processes as private COW
- On return, each process has exact copy of virtual memory
- Subsequent writes create new pages using COW mechanism.

## The execve Function Revisited



- To load and run a new program a . out in the current process using execve:
- Free vm\_area\_struct's and page tables for old areas
- Create vm\_area\_struct's and page tables for new areas
  - Programs and initialized data backed by object files.
  - .bss and stack backed by anonymous files.
- Set PC to entry point in . text
  - Linux will fault in code and data pages as needed.

## **User-Level Memory Mapping**

- Map len bytes starting at offset offset of the file specified by file description fd, preferably at address start
  - start: may be 0 for "pick an address"
  - prot: PROT\_READ, PROT\_WRITE, ...
  - flags: MAP\_ANON, MAP\_PRIVATE, MAP\_SHARED, ...
- Return a pointer to start of mapped area (may not be start)

## **User-Level Memory Mapping**



## Using mmap to Copy Files

Copying without transferring data to user space.

```
#include "csapp.h"
/*
 * mmapcopy - uses mmap to copy
              file fd to stdout
*/
void mmapcopy(int fd, int size)
    /* Ptr to mem-mapped VM area */
    char *bufp;
   bufp = Mmap(NULL, size,
                PROT READ,
                MAP PRIVATE, fd, 0);
    Write(1, bufp, size);
    return;
```

```
/* mmapcopy driver */
int main(int argc, char **argv)
    struct stat stat;
    int fd;
    /* Check for required cmdline arg */
    if (argc != 2) {
       printf("usage: %s <filename>\n",
                argv[0]);
        exit(0);
    /* Copy the input arg to stdout */
    fd = Open(argv[1], O RDONLY, 0);
    Fstat(fd, &stat);
   mmapcopy(fd, stat.st size);
    exit(0);
```