## EE332 Lab2: Simulation of Full Adder on Nexys 4 DDR

1<sup>st</sup> Qiu Kunyuan

EEE. Southern University of Science and Technology

Shenzhen, PRC

11913019@mail.sustech.edu.cn

Abstract—This report focuses on the phenomenons encountered in the simulation of a simple full adder, to reveal some critical features of FPGA programming comparing to ordinary programmable devices. Among these phenomenons, jitters and the race-hazard conditions are of the most concerns.

Index Terms—FPGA, programmable logic, full adder, race-hazard condition, jitter, delay

## I. Introduction

Half adder and full adder are basic elements in digital circuits used to perform addition operations on binary numbers.

A half adder



Fig. 1: Gate Level Description of Half Adder

is a combinational logic circuit that takes two binary inputs and produces two binary outputs: sum and carry.

$$HA: (x_1, x_2) \mapsto (Q, C) := \begin{cases} Q = xor(x_1, x_2) \\ C = and(x_1, x_2) \end{cases}$$
 (1)

The main limitation of the half adder is that it cannot handle carry inputs and therefore can only be used for 1-bit addition.

A full adder

is an extension of the half adder that accepts three binary inputs: two additions and a rounding input, and produces two binary outputs: sum and carry. Full adders can be connected in series to achieve binary addition of any number of bits.

Implementation of full adder can be derived directly from 3-digit addition, where the final carry output is toggled if any of  $X_1 + X_2$  or  $C_i + Q_1$  produces a carry:



Fig. 2: Gate Level Description of Full Adder

$$(q_1, c_1) = HA(x_1, x_2)$$
 (2)

$$(q_2, c_2) = \operatorname{HA}(q_1, c_i) \tag{3}$$

$$c_o = \operatorname{or}(c_1, c_2) \tag{4}$$

Therefore the gate-level circuit of the full adder can be easily captured, as shown of Figure. (I)

## II. VERILOG MODELING

There are two levels of HDL modeling for full adder, one for gate level description and one for behavioral level description.

## A. Gate-Level Implementation

For the gate level modeling, the DNF (OR-AND) of the output ports are required:

$$Q_{2} = HA(HA(x_{1}, x_{2})[0], c_{i})[0]$$

$$= xor(xor(x_{1}, x_{2}), c_{i})$$

$$= \overline{AB}C + \overline{A}B\overline{C} + A\overline{BC} + ABC$$

$$C_{out} = AB + BC + AC$$

$$(5)$$

Therefore, the Verilog code is pretty straight forward:

```
'timescale 1ns / 1ps

module full_adder_g (
input wire c0,
input wire a,
input wire b,
```

Listing 1: Gate Level Modeling of Full Adder in Verilog