| ROM  ROM  Pin  Common SPLDs                          |
|------------------------------------------------------|
|                                                      |
| Dim I I I I I I I I I I I I I I I I I I I            |
| Programmable Logic Array (PLA)                       |
| Programmable Array Logic (PAL)                       |
| Generic Array Logic (GAL)                            |
|                                                      |
| 2 PROM vs PAL vs PLA                                 |
| O PROM:                                              |
| inputs > fixed > programmable > Outputs  OR array    |
| @ PAL: (many also have FFs)                          |
| inputs — Programmable — Soutputs  AND array OR array |







ROM implementation of a 2-bit adder:



2×3

| $X_1$                      | $X_0$ | $Y_1$ | $Y_0$ | $S_2$                           | $S_1$ | $S_0$ |
|----------------------------|-------|-------|-------|---------------------------------|-------|-------|
| 0                          | 0     | 0     | 0     | 0                               | 0     | 0     |
| 0<br>0<br>0<br>0<br>0<br>0 | 0     | 0     | 1     | 0                               | 0     | 1     |
| 0                          | 0     | 1     | 0     | 0                               | 1     | 0     |
| 0                          | 0     | 1     | 1     | 0                               | 1     | 1     |
| 0                          | 1     | 0     | 0     | 0                               | 0     | 1     |
| 0                          | 1     | 0     | 1     | 0                               | 1     | 0     |
| 0                          | 1     | 1     | 0     | 0                               | 1     | 0     |
| 0                          | 1     | 1     | 1     | 1                               | 0     | 0     |
| 1                          | 0     | 0     | 0     | 0<br>0<br>0<br>0<br>0<br>0<br>1 | 1     | 0     |
| 1                          | 0     | 0     | 1     | 0                               | 1     | 1     |
| 1                          | 0     | 1     | 0     | 1                               | 0     | 0     |
| 1                          | 0     | 1     | 1     | 1                               | 0     | 1     |
| 1                          | 1     | 0     | 0     | 0                               | 1     | 1     |
| 1                          | 1     | 0     | 1     | 1                               | 0     | 0     |
| 1                          | 1     | 1     | 0     | 1                               | 0     | 1     |
| 1                          | 1     | 1     | 1     | 1                               | 1     | 0     |

3-23

# Example: an 8-to-3 priority encoder

- Compute the size of the ROM required to implement an 8-to-3 priority encoder:
  - The 8-to-3 priority encoder has 8 inputs and 4 outputs.  $\Rightarrow$  It needs a  $2^8 \times 4$  bit ROM.



\* Priority:  $y_7 > y_6 > ... > y_0$  \* d: valid-output indicator

3-24





# **Example**

#### Use PLA to realize the following functions:

$$F_0 = \sum m(0,1,4,6) = A'B' + AC'$$
  
 $F_1 = \sum m(2,3,4,6,7) = B + AC'$ 

$$F_2 = \sum m(0,1,2,6) = A'B' + BC'$$
  
 $F_3 = \sum m(2,3,5,6,7) = AC + B$ 

#### ⇒ 5 distinct AND terms

#### PLA table: $3 \times 5 \times 4$

| Product | Inputs |   |   |    | Outp  | outs  |       |
|---------|--------|---|---|----|-------|-------|-------|
| Term    | Α      | В | C | Fo | $F_1$ | $F_2$ | $F_3$ |
| A'B'    | 0      | 0 | - | 1  | 0     | 1     | 0     |
| AC'     | 1      | - | 0 | 0  | 1     | 0     | 0     |
| В       | -      | 1 | - | 0  | 1     | 0     | 1     |
| BC '    | -      | 1 | 0 | 0  | 0     | 1     | 0     |
| AC      | 1      | - | 1 | 1  | 0     | 0     | 1     |



Ex 2:

## Example

Realize the following functions using a PLA:

$$F_1(a, b, c, d) = \sum m(2, 3, 5, 7, 8, 9, 10, 11, 13, 15)$$

$$F_2(a, b, c, d) = \Sigma m(2, 3, 5, 6, 7, 10, 11, 14, 15)$$

$$F_3(a, b, c, d) = \sum m(6, 7, 8, 9, 13, 14, 15)$$

| ab |    |    |    |    | $\lambda^{ab}$ |    |    |    |    | $\lambda^{ab}$ |    |    |    |      |   |
|----|----|----|----|----|----------------|----|----|----|----|----------------|----|----|----|------|---|
| cd | 00 | 01 | 11 | 10 | . cd           | 00 | 01 | 11 | 10 | cd             | 00 | 01 | 11 | 10   |   |
| 00 |    |    |    | 1  | 00             |    |    |    |    | 00             |    |    |    | 1    |   |
| 01 |    | 1  | 1  | 1  | 01             |    | 1  |    |    | 01             |    |    | 1  | 1    |   |
| 11 | 1  | 1  | 1  | 1  | 11             | 1  | 1  | 1  | 1  | 11             |    | 1  | 1  |      |   |
| 10 | 1  |    |    | 1  | 10             | 1  | 1  | 1  | 1  | 10             |    | 1  | 1  |      |   |
|    |    | F  | 1  |    |                |    | F  | 2  |    |                |    | F  | 3  | 3-30 | 0 |

< Approach 1> minimize each function



### <Ans.> Approach 1

Minimize each function:

$$F_1 = bd + b'c + ab'$$

$$F_2 = c + a'bd$$

$$F_3 = bc + ab'c' + abd$$

$$\Rightarrow$$
 8 different product terms  $\Rightarrow$  4×8×3 PLA





# <Ans.> Approach 2

$$F_1 = bd + b'c + ab'$$

$$F_2 = c + a'bd$$

$$F_3 = bc + ab'c' + abd$$

Minimize the total # of rows in the PLA table

$$F_1 = a'bd_0 + abd + ab'c' + b'c$$

$$F_2 = a'bd + b'c + bc$$

$$F_3 = abd + ab'c' + bc$$

$$a'bd, abd, ab'c', b'c, b'c$$

 $\Rightarrow$  5 different product terms  $\Rightarrow$  4×5×3 PLA





 $F_1 = a'bd + abd + ab'c' + b'c$  $F_2 = a'bd + b'c + bc$  $F_3 = abd + ab'c' + bc$ 

lines

- Reduced PLA table: a'bd, abd, ab'c', b'c, b'c
  - > Each row represents

| a product term.    | d | D   | C       | и    | r <sub>1</sub> | <b>r</b> <sub>2</sub> | <b>r</b> <sub>3</sub> |
|--------------------|---|-----|---------|------|----------------|-----------------------|-----------------------|
| -                  | 0 | 1   | -       | 1    | 1              | 1                     | 0                     |
| – PLA realization: | 1 | 1   | _       | 1    | 1              | 0                     | 1                     |
| Inputs             |   | 0   | 0       | -    | 1              | 0                     | 1                     |
|                    | _ | 0   | 1       | _    | 1              | 1                     | 0                     |
| + + + +            | _ | 1   | 1       | _    | 0              | 1                     | 1                     |
| a'bd               | 1 | 1 1 | ,       |      |                |                       |                       |
| abd ab'c'          |   |     | = $ $ , | Word |                |                       |                       |

J.J. Shann 3-33

Ex 3 "

# **Example: a Sequential Circuit**

Realize the seq machine BCD to Excess-3code converter using a PLA and three D flipflops:



|                                                 | N                                         | S                                    |                            |                            |
|-------------------------------------------------|-------------------------------------------|--------------------------------------|----------------------------|----------------------------|
| PS                                              | X = 0                                     | X = 1                                | X=0                        | X = 1                      |
| $S_0 \\ S_1 \\ S_2 \\ S_3 \\ S_4 \\ S_5 \\ S_6$ | $S_1$ $S_3$ $S_4$ $S_5$ $S_5$ $S_0$ $S_0$ | $S_2 \\ S_4 \\ S_5 \\ S_6 \\ S_0 \\$ | 1<br>1<br>0<br>0<br>1<br>0 | 0<br>0<br>1<br>1<br>0<br>1 |

J.J. Shann 3-34

J.J. Shann 3-35



|            | Product Term | $Q_1$ | $Q_2$ | $Q_{9}$ | X | $Q_1^+$ | $Q_2^+$ | $Q_3^+$ | Z |   |
|------------|--------------|-------|-------|---------|---|---------|---------|---------|---|---|
| PLA table: | $Q_2^{'}$    | -     | 0     | -       | - | 1       | 0       | 0       | 0 | - |
|            | $Q_1$        | 1     | -     | _       | _ | 0       | 1       | 0       | 0 |   |
|            | $Q_1Q_2Q_3$  | 1     | 1     | 1       | - | 0       | 0       | 1       | 0 |   |
|            | $Q_1Q_3'X'$  | 1     | _     | 0       | 0 | 0       | 0       | 1       | 0 |   |
|            | $Q_1'Q_2'X$  | 0     | 0     | _       | 1 | 0       | 0       | 1       | 0 |   |
|            | $Q_3'X'$     | -     | -     | 0       | 0 | 0       | 0       | 0       | 1 |   |
|            | $Q_3X$       | -     | -     | 1       | 1 | 0       | 0       | 0       | 1 |   |
|            |              |       |       |         |   |         |         |         |   |   |

# 5 Programmable Array Logic (PAL)

Less expensive than PLA as only AND array
is programmable.

# (AND terms) that feeds each output OR gate
13 fixed and limited.

- AND terms cannot be shared among two or more OR gates.

Simplify logic equations.

Design Process

2° If # (AND terms) in a simplified function
3 too large, may be forced to choose a

PAL W/ more gate inputs and less



### Example: a Full Adder

Implement a full adder using PAL:

$$Sum = X'Y'C_{in} + X'YC_{in}' + XY'C_{in}' + XYC_{in}$$

J.J. Shann 3-38



# Example

Realize the following next-state equation:

$$Q^+ = D = A'BQ' + AB'Q$$



Programmable AND array

J.J. Shann 3-39



