# AHDL (Chapter 9)



#### **AHDL Decoder using CASE**

```
SUBDESIGN fig9 52
 1
 3
         a[2..0]
                                          -- binary inputs
                               : INPUT;
      e1, e2bar, e3bar :INPUT;
                                          -- enable inputs
        y7,y6,y5,y4,y3,y2,y1,y0 :OUTPUT;
                                           -- decoded outputs
     VARIABLE
         enable
                                : NODE;
     BEGIN
         DEFAULTS
10
11
          y7=VCC;y6=VCC;y5=VCC;y4=VCC;
          y3=VCC;y2=VCC;y1=VCC;y0=VCC; -- defaults all HIGH out
12
         END DEFAULTS:
13
         enable = e1 & !e2bar & !e3bar; -- all enables activated
14
        IF enable
                   THEN
15
            CASE a[] IS
16
                           y0 = GND;
17
              WHEN 0 =>
18
                            y1 = GND;
              WHEN 1 =>
                            y2 = GND;
19
              WHEN 2
                     =>
20
              WHEN 3
                            y3 = GND;
                     =>
21
              WHEN 4
                            y4 = GND;
22
                            y5 = GND;
              WHEN 5
                        =>
                            y6 = GND;
23
              WHEN 6 =>
                             v7 = GND;
24
              WHEN 7
                     =>
25
            END CASE;
26
         END IF;
27
     END;
```



#### AHDL Decoder using a TABLE

```
SUBDESIGN fig9 53
 1
 3
         a[2..0]
                                      -- decoder inputs
                           : INPUT;
                                      -- enable inputs
         e1, e2bar, e3bar :INPUT;
 4
                                      -- decoded outputs
 5
         y[7..0]
                           :OUTPUT;
 6
 7
     VARIABLE
 8
        inputs[5..0]
                     :NODE; -- all 6 inputs combined
 9
     BEGIN
10
        inputs[] = (e1, e2bar, e3bar, a[]); -- concatenate the inputs
11
12
        TABLE
           inputs[]
                                y[];
13
14
                                B"11111111"; -- el not enabled
           B"OXXXXX"
                                B"11111111"; -- e2bar disabled
15
           B"X1XXXX"
                                B"11111111"; -- e3bar disabled
16
           B"XX1XXX"
                          =>
17
           B"100000"
                                B"11111110"; -- Y0 active
                          =>
                                B"11111101"; -- Y1 active
18
           B"100001"
                          =>
                                B"11111011"; -- Y2 active
           B"100010"
19
                          =>
                                B"11110111"; -- Y3 active
20
           B"100011"
                          =>
21
           B"100100"
                                B"11101111"; -- Y4 active
                          =>
22
           B"100101"
                                B"11011111"; -- Y5 active
                                B"10111111"; -- Y6 active
           B"100110"
23
                          =>
                                B"01111111"; -- Y7 active
24
           B"100111"
                          =>
25
        END TABLE;
26
     END;
```



#### **AHDL 7-Segment Decoder/Driver**

```
SUBDESIGN fig9 55
 1
 2
         bcd[3..0]
                                            -- 4-bit number
 3
                            : INPUT;
                                            -- 3 independent controls
         lt, bi, rbi
                           : INPUT;
 4
         a,b,c,d,e,f,g,rbo :OUTPUT;
                                            -- individual outputs
 5
 6
 7
      BEGIN
 8
          IF !bi THEN
 9
              (a,b,c,d,e,f,g,rbo) = (1,1,1,1,1,1,1,0);
                                                          % blank all %
10
          ELSIF
                    !lt THEN
              (a,b,c,d,e,f,g,rbo) = (0,0,0,0,0,0,0,1);
                                                          % test segments %
11
          ELSIF !rbi & bcd[] == 0 THEN
12
              (a,b,c,d,e,f,q,rbo) = (1,1,1,1,1,1,1,0);
                                                          % blank leading 0's %
13
          ELSIF bcd[] > 9 THEN
14
              (a,b,c,d,e,f,g,rbo) = (1,1,1,1,1,1,1,1);
                                                          % blank non BCD input %
15
16
          ELSE
                                        % display 7 segment Common Anode pattern %
17
              TABLE
                             a,b,c,d,e,f,q,rbo;
              bcd[]
18
                             0,0,0,0,0,0,1,1;
19
              0
20
              1
                             1,0,0,1,1,1,1,1;
21
              2
                             0,0,1,0,0,1,0,1;
22
              3
                             0,0,0,0,1,1,0,1;
23
                             1,0,0,1,1,0,0,1;
              4
24
              5
                       =>
                             0,1,0,0,1,0,0,1;
25
              6
                             1,1,0,0,0,0,0,1;
                       =>
                             0,0,0,1,1,1,1,1;
26
27
                             0,0,0,0,0,0,0,1;
                             0,0,0,1,1,0,0,1;
28
29
              END TABLE;
30
          END IF;
31
      END;
```

## **Encoder with Tristate Outputs**





## **AHDL Priority Encoder (TABLE)**

```
SUBDESIGN fig9 58
 1
 3
        a[9..0], oe
                            : INPUT;
        d[3..0]
 4
                             :OUTPUT;
 5
 6
     VARIABLE buffer[3..0] :TRI;
     BEGIN
        TABLE
 9
           a[]
                        => buffer[].in;
           B"111111111" => B"1111"; -- no input active
10
                                       -- 0
11
           B"1111111110" => B"0000";
12
           B"111111110X" => B"0001";
13
           B"11111110XX" => B"0010";
14
           B"1111110XXX" => B"0011";
                                       -- 3
15
           B"111110XXXX" => B"0100";
           B"11110XXXXX" => B"0101";
                                       -- 5
16
17
           B"1110XXXXXX" => B"0110";
18
           B"110XXXXXXX" => B"0111";
19
           B"10XXXXXXXX" => B"1000";
                                       -- 8
           B"0XXXXXXXX" => B"1001";
                                       -- 9
20
        END TABLE;
21
        buffer[].oe = oe; -- hook up enable line
22
        d[] = buffer[].out; -- hook up outputs
23
24
     END;
```

# AHDL Priority Encoder (IF/ELSE)



```
1
      SUBDESIGN fig9 59
 2
        sw[9..0], oe :INPUT;
 3
        d[3..0] :OUTPUT;
 5
 6
     VARIABLE
 7
        buffers[3..0] :TRI;
      BEGIN
 8
9
              !sw[9]
                       THEN
                             buffers[].in = 9;
         IF
        ELSIF !sw[8]
                             buffers[].in = 8;
10
                      THEN
        ELSIF !sw[7]
                             buffers[].in = 7;
11
                       THEN
        ELSIF !sw[6]
                             buffers[].in = 6;
12
                       THEN
                             buffers[].in = 5;
        ELSIF !sw[5]
13
                       THEN
14
        ELSIF !sw[4]
                      THEN
                             buffers[].in = 4;
        ELSIF !sw[3]
15
                       THEN buffers[].in = 3;
16
        ELSIF !sw[2]
                      THEN buffers[].in = 2;
                             buffers[].in = 1;
17
        ELSIF !sw[1]
                       THEN
                             buffers[].in = 0;
18
        ELSE
19
        END IF;
        buffers[].oe = oe & sw[]!=b"1111111111"; -- enable on any input
20
21
        d[] = buffers[].out;
                                                   -- connect to outputs
22
      END;
```





```
1
      SUBDESIGN fig9 62
 2
 3
        ch0[3..0], ch1[3..0], ch2[3..0], ch3[3..0]:INPUT;
 4
       s[1..0]
                                                  :INPUT; -- select inputs
 5
       dout [3..0]
                                                  :OUTPUT;
 6
 7
      BEGIN
 8
         CASE s[] IS
 9
               WHEN 0 => dout[] = ch0[];
               WHEN 1 => dout[] = ch1[];
10
               WHEN 2 => dout[] = ch2[];
11
               WHEN 3 => dout[] = ch3[];
12
13
         END CASE;
14
      END;
```

#### **AHDL DEMUX**

```
SUBDESIGN fig9 63
 1
 3
         ch0[3..0], ch1[3..0], ch2[3..0], ch3[3..0]
                                                      :OUTPUT;
         s[1..0]
                                                       : INPUT:
         din[3..0]
 5
                                                       : INPUT;
 6
      BEGIN
 8
         DEFAULTS
            ch0[] = B"1111";
 9
            ch1[] = B"1111";
10
11
            ch2[] = B"1111";
12
            ch3[] = B"1111";
13
         END DEFAULTS;
14
15
         CASE S[] IS
               WHEN 0 => ch0[] = din[];
16
17
               WHEN 1 => ch1[] = din[];
18
               WHEN 2 \Rightarrow ch2[] = din[];
               WHEN 3 => ch3[] = din[];
19
20
         END CASE;
21
      END;
```





#### **AHDL Magnitude Comparator**

```
1
     SUBDESIGN fig9 66
        a[3..0], b[3..0] :INPUT;
        gtin, ltin, eqin :INPUT; % cascade inputs %
 5
        agtb, altb, aegb :OUTPUT;
 6
        % standard cascade inputs: gtin = ltin = GND egin = VCC %
 8
 9
     BEGIN
10
        IF
           a[] > b[] THEN
11
                agtb = VCC; altb = GND; aegb = GND;
12
        ELSIF a[] < b[] THEN
13
                agtb = GND; altb = VCC; aegb = GND;
14
        ELSE agtb = gtin; altb = ltin; aegb = egin;
15
        END IF;
16
     END;
```

#### **BCD** to Binary Code Converter



```
SUBDESIGN fig9_68
( ones[3..0], tens[3..0] :INPUT;
  binary[6..0] :OUTPUT; )

VARIABLE times10[6..0] :NODE; % variable for tens digit times 10%

BEGIN
  times10[] = (tens[],B"000") + (B"00",tens[],B"0");
  % shift left 3X (times 8) + shift left 1X (times 2) %
  binary[] = times10[] + (B"000",ones[]);
  % tens digit times 10 + ones digit %

END;
```

```
numx10=numx8 + numx2
numx8 === shift left 3x
numx2 === shift left 1x
```

1

10

11 12