

# Computer Architecture and Organization

INSTRUCTOR: YAN-TSUNG PENG

DEPT. OF COMPUTER SCIENCE, NCCU



# Translating and Starting a Program





# Compiler

- ■In 1975, many operating systems and assemblers were written in assembly language due to small memories and slow compilers.
- Nowadays, the complier transforms a high-level program (e.g. c program) into an assembly language program





## Assembler

- An interface to higher-level software
- •The assembler can deal with common variations of machine language instructions
  - E.g. The MIPS assembler accepts some instructions even though it is not found in the MIPS architecture
    - move \$t0, \$t1 #  $$t0 \leftarrow $t1$  will be converted into addi \$t0, \$zero, \$t1 # \$t0 ← 0+\$t1
- ■So, we have
  - blt = slt + bne

blt \$t0, \$t1, L



slt \$at, \$t0, \$t1 bne \$at, \$zero, L \$at (register 1): assembler temporary

bgt, bge, ble, etc....

Assembly language program Assembler Object: Machine language module

Assembler needs to determine the addresses of all used labels

Object: Library routine (machine language)



- ■To avoid a fact that a single change to one line of one procedure requires re-compiling and re-assembling the entire program
- Producing an executable image
  - Merging segments
  - Resolving labels (filling up their addresses)
  - Patching location-dependent and external refs
- Compile and assemble each procedure independently
  - Linker takes all the independently assembled programs and link them together
  - Note that the assembler cannot know where the independently programs are

#### Steps:

- 1. Place code and data modules symbolically in memory
- 2. Determine the addresses of data and instruction labels
- 3. Patch both the internal and external references



# Producing Object File

- Provides information for building a complete program from the pieces
  - Header: described contents of object module
  - Text segment: translated instructions
  - Static data segment: data allocated for the life of the program
  - Relocation info: for contents that depend on absolute location of loaded program
  - Symbol table: global definitions and external refs
  - Debug info: for associating with source code



# Loading a Program

- Load an executable file into memory
  - 1. Read segment sizes from header
  - 2. Find address space (could be virtual)
  - 3. Copy text and initialized data into memory (in virtual memory, set page table entries null to incur a page fault, so data can be moved in)
  - 4. Set up arguments on stack
  - 5. Initialize registers (including \$sp, \$fp, \$gp)
  - 6. Jump to startup routine
    - Copies arguments to \$a0, ... and calls main
    - When main returns, call the exit syscall



#### Link the two object files

#### An object file contains:

- 1. Object file header
  - Size and position of the file
- 2. Text segment
  - Machine language code
- 3. Static data
  - Data allocated
- 4. Relocation info
  - Instructions and data words that depends on absolute addresses
- 5. Symbol table
  - Labels (external references)

| Object file header     |           |                    |            |
|------------------------|-----------|--------------------|------------|
|                        | Name      | Procedure A        |            |
|                        | Text size | 100 <sub>hex</sub> |            |
|                        | Data size | 20 <sub>hex</sub>  |            |
| Text segment           | Address   | Instruction        |            |
|                        | 0         | lw \$a0, 0(\$gp)   |            |
|                        | 4         | jal O              |            |
|                        |           |                    |            |
| Data segment           | 0         | ( X )              |            |
|                        |           |                    |            |
| Relocation information | Address   | Instruction type   | Dependency |
|                        | 0         | 1 w                | X          |
|                        | 4         | jal                | В          |
| Symbol table           | Label     | Address            |            |
|                        | Χ         | _                  |            |
|                        | В         | _                  |            |
| Object file header     |           |                    |            |
|                        | Name      | Procedure B        |            |
|                        | Text size | 200 <sub>hex</sub> |            |
|                        | Data size | 30 <sub>hex</sub>  |            |
| Text segment           | Address   | Instruction        |            |
|                        | 0         | sw \$a1, 0(\$gp)   |            |
|                        | 4         | jal O              |            |
|                        | •••       | •••                |            |
| Data segment           | 0         | (Y)                |            |
|                        | •••       |                    |            |
| Relocation information | Address   | Instruction type   | Dependency |
|                        | 0         | SW                 | Υ          |
|                        | 4         | jal                | А          |
| Symbol table           | Label     | Address            |            |
|                        | Υ         | _                  |            |
|                        | А         | _                  |            |



#### What the linker does is to edit object files and make them an executable file

| Executable file header |                          |                                     |
|------------------------|--------------------------|-------------------------------------|
|                        | Text size                | 300 <sub>hex</sub>                  |
|                        | Data size                | 50 <sub>hex</sub>                   |
| Text segment           | Address                  | Instruction                         |
|                        | 0040 0000 <sub>hex</sub> | lw \$a0, 8000 <sub>hex</sub> (\$gp) |
|                        | 0040 0004 <sub>hex</sub> | jal 40 0100 <sub>hex</sub>          |
|                        |                          |                                     |
|                        | 0040 0100 <sub>hex</sub> | sw \$a1, 8020 <sub>hex</sub> (\$gp) |
|                        | 0040 0104 <sub>hex</sub> | jal 40 0000 <sub>hex</sub>          |
|                        |                          |                                     |
| Data segment           | Address                  |                                     |
|                        | 1000 0000 <sub>hex</sub> | (X)                                 |
|                        |                          |                                     |
|                        | 1000 0020 <sub>hex</sub> | (Y)                                 |
|                        |                          |                                     |



lw \$a0, 8000(\$gp) #1000 8000 + 8000 (negative) = **1000 8000 (gp) + FFFF8000 = 1000 0000** 





## Integer Subtraction

- Add negation of second operand
- Example: 7 6 = 7 + (-6)



## Dynamic Linking

#### Motivation

- The library routines become part of the executable code, so if a patch/an update is released, the statically linked program keeps using the old version
- It loads all routines in the library even though they may not be executed (called)
- These lead to dynamically linked libraries (DLLs)
- Only link/load library procedure when it is called
  - Requires procedure code to be relocatable
  - Avoids image bloat caused by static linking of all (transitively) referenced libraries
  - Automatically picks up new library versions



# More Examples: Sorting

Illustrates use of assembly instructions for a C bubble sort function

```
Swap procedure (leaf)
    void swap(int v[], int k)
    {
        int temp;
        temp = v[k];
        v[k] = v[k+1];
        v[k+1] = temp;
    }
```

v in \$a0, k in \$a1, temp in \$t0



## The Procedure Swap



## The Sort Procedure in C

```
Non-leaf (calls swap)
    void sort (int v[], int n)
      int i, j;
      for (i = 0; i < n; i += 1) {
        for (j = i - 1;
              j >= 0 && v[j] > v[j + 1];
j -= 1) {
           swap(v,j);
```

v in \$a0, k in \$a1, i in \$s0, j in \$s1



# The Procedure Body

|          | move | \$s2, | \$a0                     | # | save \$a0 into \$s2                         | Move       |
|----------|------|-------|--------------------------|---|---------------------------------------------|------------|
|          | move | \$s3, | \$a1                     | # | save \$a1 into \$s3                         | params     |
|          | move | \$s0, | \$zero                   | # | i = 0                                       | Outer leep |
| for1tst: | slt  | \$t0, | \$s0, \$s3               | # | $t0 = 0 \text{ if } s0 \ge s3 (i \ge n)$    | Outer loop |
|          | beq  | \$t0, | <pre>\$zero, exit1</pre> | # | go to exit1 if $\$s0 \ge \$s3$ (i $\ge n$ ) |            |
|          | addi | \$s1, | \$s0, -1                 | # | j = i - 1                                   |            |
| for2tst: | slti | \$t0, | \$s1, 0                  | # | $t0 = 1 \text{ if } s1 < 0 \ (j < 0)$       |            |
|          | bne  | \$t0, | <pre>\$zero, exit2</pre> | # | go to exit2 if \$s1 < 0 (j < 0)             |            |
|          | s11  | \$t1, | \$s1, 2                  | # | \$t1 = j * 4                                | Inner loop |
|          | add  | \$t2, | \$s2, \$t1               | # | t2 = v + (j * 4)                            | ттог тоор  |
|          | ٦w   | \$t3, | 0(\$t2)                  | # | t3 = v[j]                                   |            |
|          | ٦w   | \$t4, | 4(\$t2)                  | # | t4 = v[j + 1]                               |            |
|          | slt  | \$t0, | \$t4, \$t3               | # | $t0 = 0 \text{ if } t4 \ge t3$              |            |
|          | beq  | \$t0, | <pre>\$zero, exit2</pre> | # | go to exit2 if \$t4 ≥ \$t3                  |            |
|          | move | \$a0, | \$s2                     | # | 1st param of swap is v (old \$a0)           | Pass       |
|          | move | \$a1, | \$s1                     | # | 2nd param of swap is j                      | params 🗂   |
|          | jal  | swap  |                          | # | call swap procedure                         | & call     |
|          | addi | \$s1, | \$s1, -1                 | # | j -= 1                                      | Innerleen  |
|          | j    | for2  | tst                      | # | jump to test of inner loop                  | Inner loop |
| exit2:   | addi | \$s0, | \$s0, 1                  | # | i += 1                                      | Outerleen  |
|          | j    | for1  | tst                      | # | jump to test of outer loop                  | Outer loop |



#### Full Procedure

```
addi sp,sp,-20
                                # make room on stack for 5 registers
sort:
         sw $ra, 16($sp)
                                # save $ra on stack
                                # save $s3 on stack
         sw $s3,12($sp)
         sw $s2, 8($sp)
                                # save $s2 on stack
         sw $s1, 4($sp)
                                # save $s1 on stack
         sw $s0, 0(\$sp)
                                # save $s0 on stack
                                # procedure body
exit1:
         lw $s0, 0($sp)
                                # restore $s0 from stack
         lw $s1, 4($sp)
                                # restore $s1 from stack
                                # restore $s2 from stack
         lw $s2, 8($sp)
         lw $s3,12($sp)
                                # restore $s3 from stack
         lw $ra,16($sp)
                                # restore $ra from stack
         addi $sp,$sp, 20
                                # restore stack pointer
                                # return to calling routine
         jr $ra
```



## Arrays vs. Pointers in MIPS

- Array indexing (calculating address)
  - Base address + index\*element size
    - A[4]
- Pointers can directly handle memory addresses
  - \*(A+4)

## Arrays

```
clear1(int array[], int size) {
  int i;
  for (i = 0; i < size; i += 1)
    array[i] = 0;
}</pre>
```

#### array in \$a0, size in \$a1

```
move $t0,$zero # i = 0
loop1: sll $t1,$t0,2 # $t1 = i * 4
    add $t2,$a0,$t1 # $t2 = &array[i]
    sw $zero, 0($t2) # array[i] = 0
    addi $t0,$t0,1 # i = i + 1
    slt $t3,$t0,$a1 # $t3 = (i < size)
    bne $t3,$zero,loop1 # if (i < size)
    # goto loop1</pre>
```



Six instructions in the loop

#### Pointers

```
clear2(int *array, int size) {
  int *p;
  for (p = &array[0]; p < &array[size]; p = p + 1)
     *p = 0;
}</pre>
```



Only four instructions in the loop Good Compiler should do this for you



# Effect of Compiler Optimization

Pentium 4 with a clock rate of 3.06 GHz and a 533 MHz system bus with 2 GB of PC2100 DDR SDRAM. It used Linux version 2.4.20









Impact of Language and Algorithm 3 Bubblesort Relative

MATRINAL CHENGCHI UNIVERSITY

C is 8.3 times faster than Java/Int, but 2.1 times slower than Java/JIT

Java/Int: JVM bytecode

Java/Just-In-Time (JIT)
 compiler: compile
 bytecode to machine
 code with optimization





#### Lessons Learnt

- Instruction count and CPI cannot represent performance well
- Compiler optimizations are sensitive to the algorithm
- Java/JIT compiled code is significantly faster than JVM interpreted
  - Comparable to optimized C in some cases
- Efficient algorithms are more important than complier optimization

## ARM and x86 ISA





## ARM & MIPS Similarities

- ARM: the most popular embedded core
- Similar to MIPS

|                       | ARM         | MIPS        |
|-----------------------|-------------|-------------|
| Date announced        | 1985        | 1985        |
| Instruction size      | 32 bits     | 32 bits     |
| Address space         | 32-bit flat | 32-bit flat |
| Data alignment        | Aligned     | Aligned     |
| Data addressing modes | 9           | 3           |
| Registers             | 15 × 32-bit | 31 × 32-bit |
| Input/output          | Memory      | Memory      |
|                       | mapped      | mapped      |



## ARM & MIPS Similarities

 ARM registerregister and data transfer instructions compared to those of MIPS

FIGURE 2.32 from Computer Org. and Design, 5<sup>th</sup> edition

|                   | Instruction name              | ARM                | MIPS         |
|-------------------|-------------------------------|--------------------|--------------|
|                   | Add                           | add                | addu, addiu  |
|                   | Add (trap if overflow)        | adds; swivs        | add          |
|                   | Subtract                      | sub                | subu         |
|                   | Subtract (trap if overflow)   | subs; swivs        | sub          |
|                   | Multiply                      | mul                | mult, multu  |
|                   | Divide                        | _                  | div, divu    |
| B. da. da.        | And                           | and                | and          |
| Register-register | Or                            | orr                | or           |
|                   | Xor                           | eor                | xor          |
|                   | Load high part register       | _                  | lui          |
|                   | Shift left logical            | Isl <sup>1</sup>   | sllv, sll    |
|                   | Shift right logical           | Isr <sup>1</sup>   | srlv, srl    |
|                   | Shift right arithmetic        | asr <sup>1</sup>   | srav, sra    |
|                   | Compare                       | cmp, cmn, tst, teq | slt/i,slt/iu |
|                   | Load byte signed              | Idrsb              | lb           |
|                   | Load byte unsigned            | Idrb               | Ibu          |
|                   | Load halfword signed          | Idrsh              | Ih           |
|                   | Load halfword unsigned        | ldrh               | lhu          |
|                   | Load word                     | ldr                | lw           |
| Data transfer     | Store byte                    | strb               | sb           |
|                   | Store halfword                | strh               | sh           |
|                   | Store word                    | str                | SW           |
|                   | Read, write special registers | mrs, msr           | move         |
|                   | Atomic Exchange               | swp, swpb          | II;sc        |



# Compare and Branch in ARM

- Uses condition codes for result of an arithmetic/logical instruction
  - Negative, zero, carry, overflow
  - Compare instructions to set condition codes without keeping the result
- Each instruction can be executed conditionally
  - Top 4 bits of instruction word: condition value (with nop)
  - Can avoid branches over single instructions
    - Requires less code space and time to simply conditionally execute one instruction.



# Instruction Encoding





### The Intel x86 ISA

- Evolution with backward compatibility
  - 8080 (1974): 8-bit microprocessor
    - Accumulator, plus 3 index-register pairs
  - 8086 (1978): 16-bit extension to 8080
    - Complex instruction set (CISC)
  - 8087 (1980): floating-point coprocessor
    - Adds FP instructions and register stack
  - 80286 (1982): 24-bit addresses, MMU
    - Segmented memory mapping and protection
  - 80386 (1985): 32-bit extension (now IA-32)
    - Additional addressing modes and operations
    - Paged memory mapping as well as segments



## The Intel x86 ISA

#### Further evolution...

- i486 (1989): pipelined, on-chip caches and FPU
  - Compatible competitors: AMD, Cyrix, ...
- Pentium (1993): superscalar, 64-bit datapath
  - Later versions added MMX (Multi-Media eXtension) instructions
  - The infamous FDIV bug (hardware bug affecting the floating-point unit )
- Pentium Pro (1995), Pentium II (1997)
  - New microarchitecture (see Colwell, The Pentium Chronicles)
- Pentium III (1999)
  - Added SSE (Streaming SIMD Extensions) and associated registers
- Pentium 4 (2001)
  - New microarchitecture
  - Added SSE2 instructions



## The Intel x86 ISA

#### And further...

- AMD64 (2003): extended architecture to 64 bits
- EM64T Extended Memory 64 Technology (2004)
  - AMD64 adopted by Intel (with refinements)
  - Added SSE3 instructions
- Intel Core (2006)
  - Added SSE4 instructions, virtual machine support
- AMD64 (announced 2007): SSE5 instructions
  - Intel declined to follow, instead...
- Advanced Vector Extension (announced 2008)
  - Longer SSE registers, more instructions
- •If Intel didn't extend with compatibility, its competitors would!
  - Technical elegance ≠ market success

## Basic x86 Registers







## Basic x86 Addressing Modes

#### Two operands per instruction

| Source/dest operand | Second source operand |
|---------------------|-----------------------|
| Register            | Register              |
| Register            | Immediate             |
| Register            | Memory                |
| Memory              | Register              |
| Memory              | Immediate             |

#### Memory addressing modes

- Address in register
- Address = R<sub>base</sub> + displacement
- Address =  $R_{base}$  +  $2^{scale} \times R_{index}$  (scale = 0, 1, 2, or 3)
- Address =  $R_{base}$  +  $2^{scale} \times R_{index}$  + displacement



## x86 Instruction Encoding

a. JE EIP + displacement



b. CALL



c. MOV EBX, [EDI + 45]
6 1 1 8 8

MOV d w r/m
Postbyte Displacement

d. PUSH ESI

| 5    | 3   |
|------|-----|
| PUSH | Reg |

e. ADD EAX, #6765



f. TEST EDX, #42

| 7 1    | 8        | 32        |
|--------|----------|-----------|
| TEST w | Postbyte | Immediate |

#### ■Variable length encoding

- Postfix bytes specify addressing mode
- Prefix bytes modify operation
  - Operand length, repetition, locking, ...



# Implementing IA-32

- Complex instruction set makes implementation difficult
  - Hardware translates instructions to simpler microoperations
    - Simple instructions: 1–1
    - Complex instructions: 1–many
  - Microengine similar to RISC
  - Market share makes this economically viable
- Comparable performance to RISC
  - Compilers avoid complex instructions



## Fallacies

- ■Powerful instruction ⇒ higher performance
  - Fewer instructions required
  - But complex instructions are hard to implement
    - May slow down all instructions, including simple ones
  - Compilers are good at making fast code from simple instructions
- Use assembly code for high performance
  - But modern compilers are better at dealing with modern processors
  - More lines of code ⇒ more errors and less productivity



## Fallacies

- ■Backward compatibility ⇒ instruction set doesn't change (X)
  - But they do accrete more instructions



x86 instruction set



# Pitfalls

- Sequential words are not at sequential addresses
  - Increment by 4, not by 1!
- •Keeping a pointer to an automatic variable after procedure returns
  - e.g., passing pointer back via an argument
  - Pointer becomes invalid when stack popped



# Concluding Remarks

- Design principles
  - 1. Simplicity favors regularity
  - 2. Smaller is faster
  - 3. Make the common case fast
  - 4. Good design demands good compromises
- Layers of software/hardware
  - Compiler, assembler, hardware
- ■MIPS: typical of RISC ISAs

c.f. x86

#### **Profiling**

|                    |                                      |                                                      |         | Frequency |  |
|--------------------|--------------------------------------|------------------------------------------------------|---------|-----------|--|
| Instruction class  | MIPS examples                        | HLL correspondence                                   | Integer | Ft. pt.   |  |
| Arithmetic         | add, sub, addi                       | Operations in assignment statement s                 | 16%     | 48%       |  |
| Data transfer      | lw, sw, lb, lbu, lh,<br>lhu, sb, lui | References to data structures, such as arrays        | 35%     | 36%       |  |
| Logical            | and, or, nor, andi, ori, sll, srl    | Operations in assignment statement s                 | 12%     | 4%        |  |
| Conditional branch | beq, bne, slt, slti,<br>sltiu        | If statements and loops                              | 34%     | 8%        |  |
| Jump               | j, jr, jal                           | Procedure calls, returns, and case/switch statements | 2%      | 0%        |  |

# **Arithmetic for Computers: Basics**





# Arithmetic for Computers

- Handled by ALU
- Operations on integers
  - Addition and subtraction
    - Dealing with overflow
  - Multiplication and division
- Floating-point real numbers
  - Representation and operations



# Constructing ALU

- Arithmetic Logic Unit (ALU)
  - It preforms addition, subtraction, logical operations (AND, OR, NOR), set on less than
    - NOR(a, b) :  $(a + b)' = a' \cdot b'$
- •MIPS works with 32 bits. Thus, a 32-bit-wide ALU is needed
- Starting with designing a 1-bit ALU and connect 32 of them to construct a 32-bit ALU

# **N-bit ALU**

divide and conquer





## A 1-Bit ALU



#### It can be broken down into parts:





Logical operations



## 1-bit Full Adder

|   | Inputs |     | Out  | puts |
|---|--------|-----|------|------|
| а | b      | Cin | Cout | Sum  |
| 0 | 0      | 0   | 0    | 0    |
| 0 | 0      | 1   | 0    | 1    |
| 0 | 1      | 0   | 0    | 1    |
| 0 | 1      | 1   | 1    | 0    |
| 1 | 0      | 0   | 0    | 1    |
| 1 | 0      | 1   | 1    | 0    |
| 1 | 1      | 0   | 1    | 0    |
| 1 | 1      | 1   | 1    | 1    |

$$Cout = (b \cdot Cin) + (a \cdot Cin) + (a \cdot b)$$

$$Sum = (a \cdot b' \cdot Cin') + (a' \cdot b \cdot Cin') + (a' \cdot b' \cdot Cin) + (a \cdot b \cdot Cin)$$



# **ALU Function Control**



#### <u>ALUop</u>

| ALU control lines | Function         |
|-------------------|------------------|
| 0000              | AND              |
| 0001              | OR               |
| 0010              | Add              |
| 0110              | Subtract         |
| 0111              | Set on less than |
| 1100              | NOR              |



## 1-bit ALU

| ALU control lines | Function         |
|-------------------|------------------|
| 0000              | AND              |
| 0001              | OR               |
| 0010              | Add              |
| 0110              | Subtract         |
| 0111              | Set on less than |
| 1100              | NOR              |

46



# **Addition**

### Integer Addition

Example: 7 + 6





# Integer Subtraction

- Add negation of second operand
- Example: 7 6 = 7 + (-6)
- Using 2's complement

$$a-b = a + (-b) = a + (b' + 1)$$



### Subtraction

$$a - b$$
  
=  $a + (-b)$   
=  $a + (b' + 1)$ 

For the 1-bit ALU of LSB, set CarryIn = Binvert = 1

FIGURE B.5.9 from Computer Org. and Design, 5<sup>th</sup> edition





### **Set on Less Than**

- Set result to 1 if the condition is true
  - Otherwise, set to 0
- slt rd, rs, rt
  - if (rs < rt) rd = 1; else rd = 0;

Less: Set 0 for bits 1-31

FIGURE B.5.10 from Computer Org. and Design, 5th edition





### **Set on Less Than**

| ALU control lines | Function         |
|-------------------|------------------|
| 0000              | AND              |
| 0001              | OR               |
| 0010              | Add              |
| 0110              | Subtract         |
| 0111              | Set on less than |
| 1100              | NOR              |

1-bit ALU for the most significant bit (31st bit)

If rs-rt < 0, Set = 1 (sign bit)

FIGURE B.5.10 from Computer Org. and Design, 5th edition





# Set on Less Than (32-bit)

bit 0 bit 31





Less= 
$$\begin{cases} 0 \text{ for bits } 1-31 \\ \text{Set for bit } 0 \end{cases}$$



### **Arithmetic Overflow**

 The condition occurs when a calculation of arithmetic operation(s) results in a result causing a given register to wrongly represents it

| Operation | Operand A | Operand B | Result indicating overflow |
|-----------|-----------|-----------|----------------------------|
| A + B     | ≥0        | ≥ 0       | < 0                        |
| A + B     | < 0       | < 0       | ≥ 0                        |
| A – B     | ≥ 0       | < 0       | < 0                        |
| A – B     | < 0       | ≥ 0       | ≥ 0                        |

