

## Computer Architecture and Organization

INSTRUCTOR: YAN-TSUNG PENG

DEPT. OF COMPUTER SCIENCE, NCCU

#### Control



Control unit outputs control signals for all the MUXs depending upon the input instruction











## Effect of Control Signals

#### 7 control signals

| Signal<br>name | Effect when deasserted                                                                       | Effect when asserted                                                                                    |
|----------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| RegDst         | The register destination number for the Write register comes from the rt field (bits 20:16). | The register destination number for the Write register comes from the rd field (bits 15:11).            |
| RegWrite       | None.                                                                                        | The register on the Write register input is written with the value on the Write data input.             |
| ALUSrc         | The second ALU operand comes from the second register file output (Read data 2).             | The second ALU operand is the sign-<br>extended, lower 16 bits of the instruction.                      |
| PCSrc          | The PC is replaced by the output of the adder that computes the value of PC + 4.             | The PC is replaced by the output of the adder that computes the branch target.                          |
| MemRead        | None.                                                                                        | Data memory contents designated by the address input are put on the Read data output.                   |
| MemWrite       | None.                                                                                        | Data memory contents designated by the address input are replaced by the value on the Write data input. |
| MemtoReg       | The value fed to the register Write data input comes from the ALU.                           | The value fed to the register Write data input comes from the data memory.                              |

# Control Signals derived from Opcode

 $IR \leftarrow Mem[PC]$  opcode = IR[31:26]

 $rs \leftarrow IR[25:21]$   $rt \leftarrow IR[20:16]$   $rd \leftarrow IR[15:11]$   $Imm16 \leftarrow IR[15:0]$   $Addr26 \leftarrow IR[25:0]$ 

| In     | RegDst | ALUSrc | Memto-<br>Reg | Reg-<br>Write | Mem-<br>Read | Mem-<br>Write | Branch | ALUOp1 | ALUOp0 |
|--------|--------|--------|---------------|---------------|--------------|---------------|--------|--------|--------|
| R-type | 1      | 0      | 0             | 1             | 0            | 0             | 0      | 1      | 0      |
| lw     | 0      | 1      | 1             | 1             | 1            | 0             | 0      | 0      | 0      |
| SW     | Х      | 1      | Х             | 0             | 0            | 1             | 0      | 0      | 0      |
| beq    | Х      | 0      | Х             | 0             | 0            | 0             | 1      | 0      | 1      |

| opcode | ALUOp |
|--------|-------|
| lw     | 00    |
| sw     | 00    |
| beq    | 01    |
| R-type | 10    |

| ln     | RegDst | ALUSrc | Memto-<br>Reg | Reg-Write | Mem-<br>Read | Mem-<br>Write | Branch | ALUOp1 | ALUOp0 |
|--------|--------|--------|---------------|-----------|--------------|---------------|--------|--------|--------|
| R-type | 1      | 0      | 0             | 1         | 0            | 0             | 0      | 1      | 0      |



| ln | RegDst | ALUSrc | Memto-<br>Reg | Reg-Write | Mem-<br>Read | Mem-<br>Write | Branch | ALUOp1 | ALUOp0 |
|----|--------|--------|---------------|-----------|--------------|---------------|--------|--------|--------|
| lw | 0      | 1      | 1             | 1         | 1            | 0             | 0      | 0      | 0      |



| In | RegDst | ALUSrc | Memto-<br>Reg | Reg-Write | Mem-<br>Read | Mem-<br>Write | Branch | ALUOp1 | ALUOp0 |
|----|--------|--------|---------------|-----------|--------------|---------------|--------|--------|--------|
| sw | Х      | 1      | Х             | 0         | 0            | 1             | 0      | 0      | 0      |



| In  | RegDst | ALUSrc | Memto-<br>Reg | Reg-Write | Mem-<br>Read | Mem-<br>Write | Branch | ALUOp1 | ALUOp0 |
|-----|--------|--------|---------------|-----------|--------------|---------------|--------|--------|--------|
| beq | х      | 0      | Х             | 0         | 0            | 0             | 1      | 0      | 1      |





## Simple Implementation Scheme for ALU

- ■It covers lw, sw, beq, add, sub, and, or, slt
- ALU Control

add,lw, sw sub,beq

| ALU control | Function                             |
|-------------|--------------------------------------|
| 0000        | AND                                  |
| 0001        | OR                                   |
| 0010        | add                                  |
| 0110        | subtract                             |
| 0111        | set-on-less-than                     |
| 1100        | NOR                                  |
|             | 0000<br>0001<br>0010<br>0110<br>0111 |





#### **ALU Control**



- Assume 2-bit ALUOp derived from opcode
  - I-type
    - (00) add for lw/sw
    - (01) sub for beq
  - R-type
    - (10) also considering func field

- Combinational decoder derives ALU control
- Using multiple levels of control can reduce the size of the main control unit and makes the control faster

| opcode | ALUOp | Operation        | funct  | ALU function     | ALU control |
|--------|-------|------------------|--------|------------------|-------------|
| lw     | 00    | load word        | XXXXXX | add              | 0010        |
| sw     | 00    | store word       | XXXXXX | add              | 0010        |
| beq    | 01    | branch equal     | XXXXXX | subtract         | 0110        |
| R-type | 10    | add              | 100000 | add              | 0010        |
|        |       | subtract         | 100010 | subtract         | 0110        |
|        |       | AND              | 100100 | AND              | 0000        |
|        |       | OR               | 100101 | OR               | 0001        |
|        |       | set-on-less-than | 101010 | set-on-less-than | 0111        |



#### 1-bit ALU for the most significant bit







#### Main Control Unit

■Truth table for the 4 ALU control bits => Simplification of the 8-variable K-map => Boolean expression => circuit

| ALI    | JOp    | Funct field |    |    |    |    |    |           |
|--------|--------|-------------|----|----|----|----|----|-----------|
| ALUOp1 | ALUOp0 | F5          | F4 | F3 | F2 | F1 | FO | Operation |
| 0      | 0      | X           | X  | Χ  | Χ  | Χ  | X  | 0010      |
| X      | 1      | Χ           | X  | X  | Χ  | X  | X  | 0110      |
| 1      | X      | Х           | Χ  | 0  | 0  | 0  | 0  | 0010      |
| 1      | X      | X           | X  | 0  | 0  | 1  | 0  | 0110      |
| 1      | X      | Χ           | X  | 0  | 1  | 0  | 0  | 0000      |
| 1      | X      | Χ           | X  | 0  | 1  | 0  | 1  | 0001      |
| 1      | X      | X           | X  | 1  | 0  | 1  | 0  | 0111      |



#### Truth Table for ALU Control

| AL     | U <b>O</b> p |    | Funct field |    |    |    | <u>ALU</u> | Ctr | <u> </u> |           |    |
|--------|--------------|----|-------------|----|----|----|------------|-----|----------|-----------|----|
| ALUOp1 | ALUOp0       | F5 | F4          | F3 | F2 | F1 | FO         | b3  | b2       | <b>b1</b> | b0 |
| 0      | 0            | Χ  | Χ           | X  | X  | Χ  | X          | 0   | 0        | 1         | 0  |
| X      | 1            | X  | X           | X  | X  | Χ  | X          | 0   | 1        | 1         | 0  |
| 1      | X            | X  | X           | 0  | 0  | 0  | 0          | 0   | 0        | 1         | 0  |
| 1      | X            | Χ  | Χ           | 0  | 0  | 1  | 0          | 0   | 1        | 1         | 0  |
| 1      | X            | X  | X           | 0  | 1  | 0  | 0          | 0   | 0        | 0         | 0  |
| 1      | X            | X  | X           | 0  | 1  | 0  | 1          | 0   | 0        | 0         | 1  |
| 1      | X            | Χ  | Χ           | 1  | 0  | 1  | 0          | 0   | 1        | 1         | 1  |

ALUCtrl3 = 0

 $ALUCtrl2 = ALUOp0 + ALUOp1 \cdot F2' \cdot F1 \cdot F0'$ 

ALUCtrl1 = ALUOp1' + ALUOp1·F2'·F0'

ALUCtrl0 = ALUOp1·F3'·F2·F1'·F0 + ALUOp1·F3·F2'·F1·F0'



## Control Signals from Instruction

|               | opcode      | read # | read #   | write # |         |             |
|---------------|-------------|--------|----------|---------|---------|-------------|
| Field         | 0           | rs     | rt       | rd      | shamt   | funct       |
| Bit positions | 31:26       | 25:21  | 20:16    | 15:11   | 10:6    | 5:0         |
| a. R-type i   | nstruction  |        |          | i       |         |             |
|               |             |        |          |         |         |             |
| Field         | 35 or 43    | rs     | rt       |         | address |             |
| Bit positions | 31:26       | 25:21  | 20:16    |         | 15:0    | •           |
| b. Load or    | store instr | uction |          |         |         |             |
|               |             |        |          |         |         |             |
| Field         | 4           | rs     | rt       |         | address |             |
| Bit positions | 31:26       | 25:21  | 20:16    |         | 15:0    | <b>↑</b>    |
| c. Branch i   | nstruction  |        | Load for |         |         |             |
|               |             |        | write #  |         | sign-ex | tend and ad |

#### Control Signals = Opcode [31:26] + Funct[5:0]



#### R-Type Instruction



#### R-Type Instruction

| opcode | ALUOp | Operation        | funct  | ALU function     | ALU control |
|--------|-------|------------------|--------|------------------|-------------|
| lw     | 00    | load word        | xxxxxx | add              | 0010        |
| sw     | 00    | store word       | xxxxxx | add              | 0010        |
| ped    | 01    | branch equal     | XXXXXX | subtract         | 0110        |
| R-type | 10    | add              | 100000 | add              | 0010        |
|        | 1( )  | subtract         | 100010 | subtract         | 0110        |
|        |       | AND              | 100100 | AND              | 0000        |
|        |       | OR               | 100101 | OR               | 0001        |
|        |       | set-on-less-than | 101010 | set-on-less-than | 0111        |





#### Load Instruction



#### Load Instruction

lw \$s3, 32(\$s1)

| opcode | ALLIOn | Operation          | funct   | ALLI function    | ALU control   |
|--------|--------|--------------------|---------|------------------|---------------|
| эроосо | 1.200p | <del>opasso.</del> | , and   | / And Idilodoli  | 7 20 00111101 |
| lw     | 00     | load word          | XXXXXXX | add              | 0010          |
| sw     | 00     | store word         | XXXXXXX | add              | 0010          |
| beq    | 01     | branch equal       | XXXXXXX | subtract         | 0110          |
| R-type | 10     | add                | 100000  | add              | 0010          |
|        |        | subtract           | 100010  | subtract         | 0110          |
|        |        | AND                | 100100  | AND              | 0000          |
|        |        | OR                 | 100101  | OR               | 0001          |
|        |        | set-on-less-than   | 101010  | set-on-less-than | 0111          |





#### Branch Instruction

beq \$s1, \$s2, Exit





### Implementing Jumps

- •Jump (j and jal) targets could be anywhere in text segment (starting at 0040 0000)
  - Encode full address in instruction

| Jump | 2     | address |  |  |
|------|-------|---------|--|--|
|      | 31:26 | 25:0    |  |  |

- (Pseudo) Direct jump addressing
  - Target address =  $PC_{31:28}$  : address : 00

Top 4 bits of old PC

Need an extra control signal decoded from opcode

#### Jump Instruction







## Clocking Methodology

- Combinational logic transforms data during clock cycles
- States changed and values updated when edge-triggered:
  - clock edge triggered after input signals become stable
  - A value is updated coming out a register. Next, the value is propagated through combinational logics. A new value is stored in a register. All are in same cycle.

A signal has to be transformed from S1 to S2 through C





State will be x2 upon the next rising edge. Before that, it will still be x1.

rising edge-triggered

<u>Clock cycle</u>: longest time needed for signals to propagate from one state element (through combinational logics) to reach the next storage element



## Setup and Hold time Requirements



Setup time: the input must remain stable for a period of time before the clock edge

Hold time: the input must remain stable for a period of time after the clock edge.

Failing to meet the time requirement could result in unpredictable output

#### Clock Timing Diagram (ex:R-type)





### Single-cycle Datapath

It must have separate instruction and data memories

#### Since

- a. the <u>formats</u> of data and instructions are different in MIPS, and hence <u>different</u> memories are needed.
- b. having separate memories is less expensive.
- c. the processor operates in one cycle and cannot use a single-ported memory for two different accesses within that cycle



# Drawback of Single-Cycle Design

- Single-cycle implementation requires every instruction have the clock cycle with the same length
- Cycle time depended on the instruction with the longest path - Load
  - Cycle time must be long enough for the load instruction:
    - PC's Clock (signal transmission time)+ Instruction Memory Access Time + Register
       File Access Time + ALU Delay (address calculation) + Data Memory Access Time +
       Register File Setup Time
- Cycle time for load is much longer than the other instructions



#### Performance Issues

- Longest delay determines clock period
  - Critical path: load instruction, which uses 5 functional units in series:
  - Instruction memory  $\rightarrow$  register file  $\rightarrow$  ALU  $\rightarrow$  data memory  $\rightarrow$  register file
- Not feasible to vary period for different instructions
  - Violates design principle: Making the common case fast (making the worst case fast)
- Improve performance by pipelining



#### Summary

- MIPS makes control easier
  - Instructions have the same size
  - Source registers are always in same place
  - Immediates have same size, same location
- Single cycle datapath
  - CPI=1
  - Long clock cycle time

## CPU Design: Pipelining





## Pipelining Analogy

- Pipelined laundry: overlapping execution
  - Parallelism improves performance (throughput)
  - Not shorten the time needed for completing one load
- Assume each stage takes the same amount of time
- Let each stage take 0.5hr, and 4 stages in total for a task
- If we do four loads separately
  - 4 loads \*4 stages \* 0.5hr = 8hr
- •Using pipelining  $(k \ge 3 \text{ loads})$ 
  - (4 loads-3)\*0.5hr+(3 stages + 3 stages)\*0.5=3.5hr
- Using pipelining for infinite loads:
  - (n loads-3)\*0.5hr+(3 stages + 3 stages)\*0.5=0.5n+1.5hr





### MIPS Pipeline

- Five stages, one step per stage
  - 1. IF: Instruction fetch from memory
  - 2. ID: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register
- Pipelining improves throughput instead of latency for a single instruction
- •Instructions running in parallel using different hardware resources
- Clock rate is dependent on the slowest stage
- •Max speed-up rate equals to the number of pipeline stages
- •May need stalls for instruction dependences.



#### Pipeline Performance

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare pipelined datapath with single-cycle datapath (next page)

| Instr    | IF    | ID/REG | EX    | MEM   | WB     | Total time |
|----------|-------|--------|-------|-------|--------|------------|
| lw       | 200ps | 100 ps | 200ps | 200ps | 100 ps | 800ps      |
| sw       | 200ps | 100 ps | 200ps | 200ps |        | 700ps      |
| R-format | 200ps | 100 ps | 200ps |       | 100 ps | 600ps      |
| beq      | 200ps | 100 ps | 200ps |       |        | 500ps      |

$$1 \text{ ps} = 10^{-12} \text{ s}$$

#### Pipeline Performance







## Pipeline Speedup

- If all stages are balanced
  - i.e., all take the same time
  - Time between instructions<sub>pipelined</sub>
    - = Time between instructions<sub>nonpipelined</sub>

      Number of stages

| Instr    | IF    | ID/REG | EX    | MEM   | WB     | Total time |
|----------|-------|--------|-------|-------|--------|------------|
| lw       | 200ps | 100 ps | 200ps | 200ps | 100 ps | 800ps      |
| sw       | 200ps | 100 ps | 200ps | 200ps |        | 700ps      |
| R-format | 200ps | 100 ps | 200ps |       | 100 ps | 600ps      |
| ped      | 200ps | 100 ps | 200ps |       |        | 500ps      |

When pipelining, each stage takes, 200ps, so in total it's 1000ps.

$$\frac{1000\,ps}{5stages} = 200\,ps$$

- Speedup due to increased throughput
  - Latency (time for each instruction) does not decrease



# Pipelining and ISA Design

#### •MIPS ISA designed for pipelining

- All instructions are 32-bits
  - Easier to fetch and decode in one cycle
  - c.f. x86: 1- to 17-byte instructions
- Few and regular instruction formats
  - Can decode and read registers in one step (in the ID stage)
- Load and Store addressing (in two stages)
  - Calculate address in 3<sup>rd</sup> stage (EX)
  - Access memory in 4<sup>th</sup> stage (MEM)
- Alignment of memory operands
  - Memory access takes only one cycle

The fact that the instruction formats of MIPS do not vary much and the length of the instructions is the same makes pipelining easy.



## Pipeline Stages



IF: Instruction Fetch

Fetch the instruction from the Instruction

Memory

**ID: Instruction Decode** 

Registers fetch and instruction decode

EX: Calculate the memory address

MEM: Read the data from the Data Memory

WB: Write the data back to the register file

#### MIPS Pipelined Datapath - What do we need to split an instruction into stages?







# Pipelined Version of Datapath

- Need registers between stages
  - To hold information produced in previous cycle (including data and control)

Pipelined registers: IF/ID, ID/EX, EX/MEM, MEM/WB





There are 5 functional units in the pipeline datapath are:

- Instruction Memory for the IF stage
- Register File's Read ports for the ID stage
- ALU for the EXE stage
- Data Memory for the MEM stage
- Register File's Write port for the WB stage





# Example - lw

■lw \$t0, 1200(\$t1)

```
R8=01000 R9=01001 rt rs
```

 $1200_{ten} = 0000010010110000_{two}$ 

| 100011 | 01001  | 01000  | 0000 0100 0110 0000 |
|--------|--------|--------|---------------------|
| 6 bits | 5 bits | 5 bits | 16 bits             |
| ор     | rs     | rt     | address             |

lw \$t0, 1200(\$t1)



- IF: Fetch the instruction from the Instruction Memory
- ID: Registers fetch and instruction decode
- EX: Calculate the memory address
- MEM: Read the data from the Data Memory
- WB: Write the data back to the register file

## IF Stage - Iw

Fetch the instruction from the Instruction Memory





### ID Stage - Iw

#### Fetch registers and decode the instruction



0000 0000 0000 0000 0000 0100 0110 0000

sign-extension



### EX Stage - Iw

Compute the memory address (\$t1+1200)

\$t1 1200 ALUout = A + sign-ext(IR[15-0])





## MEM Stage - Iw

Read data from the Data Memory





Read MEM[\$t1+1200]

## WB Stage - Iw

Write the data back to the register





### WB Stage - Iw

#### Corrected Datapath for Load



Write register number shall be decided by the instruction in WB stage.

