# 3-bit odd parity bit generator:

A 3-bit odd parity bit generator takes 3 bits input one by one and generates an output 1 if the number of 1s are even or 0 otherwise. It can be implemented by Finite State Machine (FSM) which keeps count as states. It is a type of Moore Machine which gives output on the basis of Current State .

FSM Construction of 3-bit odd parity generator:

- The FSM is implemented using three always blocks, one block for changing the state on getting input ( combinational logic ), one for changing the current state whenever the clock (clk) has positive edge (sequential logic) and one for giving output ( output logic).
- 11 states are defined, IDLE, odd0\_even0,
   odd0\_even1,odd1\_even0,odd0\_even2,odd1\_even1,odd2\_even0,odd2\_even1,odd1\_even2,odd3\_even0,odd3\_even0

- We are defining the states on the basis of number of 0 and 1 we encounter, for eg odd2\_even1 means 2 bits are 1(odd) and 1 bit is 0(even)
- States :

```
IDLE = 4'b0000,
  odd0_even0 = 4'b1000,
  odd0_even1 = 4'b0010,
  odd1_even0 = 4'b0001,
  odd0_even2 = 4'b0110,
  odd1_even1 = 4'b0011,
  odd2_even0 = 4'b0101,
  odd0_even3 = 4'b1110,
  odd1_even2 = 4'b0111,
  odd2_even1 = 4'b1011,
  odd2_even1 = 4'b1011,
  odd3_even0 = 4'b1101;
```

- Initially, the clock is set 0 and reset is also set 0. Then 3-bit input is given which sends one-bit to the module parity\_gen each time the edge becomes positive in the clock.
- Initially, the state is defined as IDLE and depending upon the input the next state is determined.
- The input changes each time the edge becomes positive in the clock and at the end of the 3-bit input, output is given as 1 in case the number of 1's in the sequence is even, 0 in other case.

### Truth Table:-

| Inputs (3-bits) |   |   | Output |
|-----------------|---|---|--------|
| А               | В | С | 0      |
| 0               | 0 | 0 | 1      |
| 0               | 0 | 1 | 0      |
| 0               | 1 | 0 | 0      |
| 1               | 0 | 0 | 0      |
| 0               | 1 | 1 | 1      |
| 1               | 0 | 1 | 1      |
| 1               | 1 | 0 | 1      |

| 1 | 1 | 1 | 0 |
|---|---|---|---|
|   |   |   |   |

## K-Map

|   |   | BC |    |    |    |
|---|---|----|----|----|----|
|   |   | 00 | 01 | 11 | 10 |
| А | 0 | 1  | 0  | 1  | 0  |
|   | 1 | 0  | 1  | 0  | 1  |

Output = A'B'C' + AB'C + A'BC + ABC'  
= 
$$A \oplus (B \oplus C)$$
'

# Logic Ciruit:



## **Excitation Table:**

For any input with new (8-bit)input the state changes to IDLE\_state

| Previous State | Next State | Input | Output |
|----------------|------------|-------|--------|
| 0000           | 1000       | 0/1   | 0      |
| 1000           | 0001       | 1     | 0      |
| 1000           | 0010       | 0     | 0      |

| 0010 | 0110 | 0   | 0 |
|------|------|-----|---|
| 0010 | 0011 | 1   | 0 |
| 0001 | 0011 | 0   | 0 |
| 0001 | 0101 | 1   | 0 |
| 0110 | 1110 | 0   | 0 |
| 0110 | 0111 | 1   | 0 |
| 0011 | 0111 | 0   | 0 |
| 0011 | 1011 | 1   | 0 |
| 0101 | 1011 | 0   | 0 |
| 0101 | 1101 | 1   | 0 |
| 1110 | 0000 | 0/1 | 1 |
| 0111 | 0000 | 0/1 | 0 |
| 1011 | 0000 | 0/1 | 1 |
| 1101 | 0000 | 0/1 | 0 |

State diagram:



Moore state diagram of 3 bit parity generator

### Verilog code:

```
module parity_gen(clk,reset,in,out);
input clk,reset,in;
output out;
wire clk,reset;
wire in; //1-bit input
reg out; //1-bit output
parameter SIZE = 4; //setting parameter SIZE as 4

//setting parameters as different states
parameter IDLE = 4'b0000, //initial state
odd0_even0 = 4'b1000, //state when there are zero 1s and zero 0s
odd0_even1 = 4'b0010, //state when there are zero 1s and one 0s
odd1_even0 = 4'b0001, //state when there are one 1s and zero 0s
odd0_even2 = 4'b0110, //state when there are zero 1s and two 0s
```

```
{\sf odd1} {\sf even1} = 4'b0011, //state when there are one 1s and one 0s
odd2 even0 = 4'b0101, //state when there are two 1s and zero 0s
oddO even3 = 4'b1110, //state when there are zero 1s and three Os
odd1 even2 = 4'b0111, //state when there are one 1s and two 0s
odd2 even1 = 4'b1011, //state when there are two 1s and one 0s
odd3 even0 = 4'b1101; //state when there are three 1s and zero 0s
reg [SIZE-1:0] state; //current state
reg [SIZE-1:0] next state; //next state
initial begin
state = IDLE;
end
always @(state or in) begin
  next state= IDLE;
  case (state)
       IDLE: next state= odd0 even0;
           next state= odd1 even1;
        next state= odd0 even2;
```

```
next state= odd1 even1;
odd0 even2: if(in) begin
odd1 even1: if(in) begin
 next state= odd2 even1;
 next state= odd1 even2;
 next state= IDLE;
 next state= IDLE;
 next_state= IDLE;
```

```
next state= IDLE;
        next state= IDLE;
        next state= IDLE;
       odd3 even0: if(in) begin
        next state= IDLE;
        next state= IDLE;
       default: next state = IDLE;
end
always @(posedge clk ) begin
    state = #1 IDLE; //new (3-bit) input
end
always @(in or state ) begin
```

```
end
else begin
  out = #1 1'b0; //otherwise condition
end
end
end
```

#### Testbench:

```
module tstbnch();
reg clk,reset,inp,out;
reg [2:0] in; //input register
wire outp; //output wire
integer i;
always #1 clk = \simclk; //for clock oscillation
parity gen x(clk,reset,inp,outp);
initial begin
changing to 1 to get again IDLE state
  in = 3'b000;
   #10
  $display("input=%b parity bit=%b",in,outp);
  reset=1'b1;
   #5 reset=1'b0;
  in = 3'b001;
  $display("input=%b parity bit=%b",in,outp);
   reset=1'b1;
```

```
#5 reset=1'b0;
#10
$display("input=%b parity_bit=%b",in,outp);
reset=1'b1;
#5 reset=1'b0;
#10
$display("input=%b parity bit=%b",in,outp);
reset=1'b1;
#5 reset=1'b0;
in = 3'b100;
$display("input=%b parity bit=%b",in,outp);
#5 reset=1'b0;
in = 3'b101;
#10
$display("input=%b parity bit=%b",in,outp);
reset=1'b1;
#5 reset=1'b0;
in = 3'b110;
#10
$display("input=%b parity bit=%b",in,outp);
reset=1'b1;
#5 reset=1'b0;
#10
$display("input=%b parity bit=%b",in,outp);
#3$finish;
```

```
//giving input bit-wise whenever the 3-bit input changes
always @(in) begin
      #2
end
always @(outp) begin
end
endmodule
```