

## Scientific Discovery and Business Analytics

Driving an Insatiable Demand for More Computing Performance











# The End of Historic Scaling



Original data collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond and C. Batten Dotted line extrapolations by C. Moore



# "Moore's Law gives us more transistors... Dennard scaling made them useful."



Bob Colwell, DAC 2013, June 4, 2013



#### **TITAN**

18,688 NVIDIA Tesla K20X GPUs

27 Petaflops Peak: 90% of Performance from GPUs
17.59 Petaflops Sustained Performance on Linpack
Numerous real science applications

2.14GF/W - Most efficient accelerator



#### **TITAN**

18,688 NVIDIA Tesla K20X GPUs

27 Petaflops Peak: 90% of Performance from GPUs
17.59 Petaflops Sustained Performance on Linpack
Numerous real science applications
2.14GE/W - Most officient accolorator

2.14GF/W - Most efficient accelerator



#### You Are Here



2013



20PF 18,000 GPUs 10MW 2 GFLOPs/W ~10<sup>7</sup> Threads 2020



1,000PF (50x) 72,000HCNs (4x) 20MW (2x) 50 GFLOPs/W (25x) ~10<sup>10</sup> Threads (1000x)



#### **EFFICIENCY GAP**













# Simpler CoresEnergy Efficiency





## **CPU** 1690 pJ/flop

Optimized for Latency Caches



Westmere 32 nm

## **GPU** 140 pJ/flop

Optimized for Throughput
Explicit Management
of On-chip Memory



Kepler 28 nm







## Programmers, Tools, and Architecture Need to Play Their Positions





### Programmers, Tools, and Architecture Need to Play Their Positions













## An Enabling HPC Network



- <1μs Latency</li>
- Scalable bandwidth
- Small messages 50% @ 32B
- Global adaptive routing
- PGAS
- Collectives & Atomics
- MPI Offload



#### An Open HPC Network Ecosystem



#### Common:

- Software-NIC API
- NIC-Router Channel

Processor/NIC Vendors
System Vendors
Networking Vendors



#### Power

25x Efficiency with 2.2x from process



#### **Programming**

Parallelism
Heterogeneity
Hierarchy







## Backup





# In The Past, Demand Was Fueled by Moore's Law





#### ILP Was Mined Out in 2001





# Voltage Scaling Ended in 2005





### Summary

#### Moore's law is alive and well, but...

Instruction-level parallelism (ILP) was mined out in 2001

Voltage scaling (Dennard scaling) ended in 2005

Most power is spent on communication

What does this mean to you?



# The End of Historic Scaling



Original data collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond and C. Batten Dotted line extrapolations by C. Moore



#### In the Future

All performance is from parallelism

Machines are power limited (efficiency IS performance)

Machines are communication limited (locality IS performance)



#### Two Major Challenges

#### **Energy Efficiency**

25x in 7 years (~2.2x from process)

#### **Programming**

Parallel (10<sup>10</sup> threads)
Hierarchical
Heterogeneous







#### How is Power Spent in a CPU?





Natarajan [2003] (Alpha 21264)



## **Energy Shopping List**

| Processor Technology         | 40 nm  | 10nm   |
|------------------------------|--------|--------|
| Vdd (nominal)                | 0.9 V  | 0.7 V  |
| DFMA energy                  | 50 pJ  | 7.6 pJ |
| 64b 8 KB SRAM Rd             | 14 pJ  | 2.1 pJ |
| Wire energy (256 bits, 10mm) | 310 pJ | 174 pJ |

| Memory Technology            | 45 nm        | 16nm       |
|------------------------------|--------------|------------|
| DRAM interface pin bandwidth | 4 Gbps       | 50 Gbps    |
| DRAM interface energy        | 20-30 pJ/bit | 2 pJ/bit   |
| DRAM access energy           | 8-15 pJ/bit  | 2.5 pJ/bit |

FP Op lower bound = 4 pJ











#### **Latency-Optimized Core** (LOC) Branch Predict PC 1\$ Register Rename Instruction Window Register File ALU 2 ALU 3 ALU 4 ALU 1 Reorder Buffer

## Throughput-Optimized Core (TOC)







# Streaming Multiprocessor (SM)



## Hierarchical Register File







# Register File Caching (RFC)





Energy Savings from RF Hierarchy 54% Energy Reduction





## Two Major Challenges

### **Energy Efficiency**

25x in 7 years (~2.2x from process)

#### **Programming**

Parallel (10<sup>10</sup> threads)
Hierarchical
Heterogeneous



| Skills on LinkedIn   | Size (approx) | Growth (rel) |                                         |
|----------------------|---------------|--------------|-----------------------------------------|
| C++                  | 1,000,000     | -8%          | Mainstream<br>Programming               |
| Javascript           | 1,000,000     | -1%          |                                         |
| Python               | 429,000       | 7%           |                                         |
| Fortran              | 90,000        | -11%         |                                         |
| MPI                  | 21,000        | -3%          | Parallel and<br>Assembly<br>Programming |
| x86 Assembly         | 17,000        | -8%          |                                         |
| CUDA                 | 14,000        | 9%           |                                         |
| Parallel programming | 13,000        | 3%           |                                         |
| OpenMP               | 8,000         | 2%           |                                         |
| ТВВ                  | 389           | 10%          |                                         |
| 6502 Assembly        | 256           | -13%         |                                         |



## Parallel Programming is Easy

```
forall molecule in set: # 1E6 molecules
  forall neighbor in molecule.neighbors: # 1E2 neighbors ea
    forall force in forces: # several forces
    # reduction
    molecule.force += force(molecule, neighbor)
```



#### We Can Make It Hard

```
pid = fork(); // explicitly managing threads
```

```
lock(struct.lock); // complicated, error-prone synchronization
// manipulate struct
unlock(struct.lock);
```

code = send(pid, tag, &msg); // partition across nodes



# Programmers, Tools, and Architecture Need to Play Their Positions





# Programmers, Tools, and Architecture Need to Play Their Positions





# OpenACC: Easy and Portable

```
do i = 1, 20*128
do j = 1, 5000000
fa(i) = a * fa(i) + fb(i)
end do
end do Serial Code: SAXPY
```

```
!$acc parallel loop
do i = 1, 20*128
!dir$ unroll 1000
do j = 1, 5000000
fa(i) = a * fa(i) + fb(i)
end do
end do
```



## Conclusion



# The End of Historic Scaling





## Parallelism is the source of all performance Power limits all computing Communication dominates power



## Two Challenges

#### Power

25x Efficiency with 2.2x from process

### **Programming**

Parallelism
Heterogeneity
Hierarchy



#### Power

25x Efficiency with 2.2x from process



### **Programming**

Parallelism
Heterogeneity
Hierarchy







# Communication Takes More Energy Than Arithmetic





# Key to Parallelism: Independent operations on independent data

sum(map(multiply, x, x))

every pair-wise multiply is independent parallelism is permitted



# Key to Locality: Data decomposition should drive mapping

Flat computation

$$total = sum(x)$$

VS.

```
tiles = split(x)
partials = map(sum, tiles)
total = sum(partials)
```



# Key to Locality: Data decomposition should drive mapping

total = sum(x)

VS.

```
Explicit decomposition
```

```
tiles = split(x)
partials = map(sum, tiles)
total = sum(partials)
```

