# **VLSI** Lab

# LABORATORY MANUAL Spring 2019



# **LAB 07**

Title of Lab Experiment: Implementation of Transmission Gate Circuits Layout using available CAD Tools Engr. Rashid Karim

| STUDENT NAME | ROLL NO SEC                   |
|--------------|-------------------------------|
|              |                               |
|              |                               |
|              |                               |
|              | LAB ENGINEER SIGNATURE & DATE |
|              | MARKS AWARDED: /10            |
|              | MARKO AWARDED. / 10           |

NATIONAL UNIVERSITY OF COMPUTER AND EMERGING SCIENCES (NUCES), ISLAMABAD

Prepared by: Engr. Furqan Mehmood Version: 3.00
Last Edited by: Engr. Aneela Sabir Date: 12 March,2019

Verified by: Engr. Rashid Karim.

# Implementation of Transmission Gate Circuits Layout using available CAD Tools

**LAB:07** 

| LAB: | 07 | Implementation of Transmission Gate Circuits Layout |
|------|----|-----------------------------------------------------|
|      |    | using available CAD Tools                           |

# 1. Learning Objectives:

- a. Transmission Gate circuits
- b. Layout design using Transmission Gate.

# 2. Equipment Required:

Software: L-Edit

#### 3. Introduction:

#### **Pass Transistor Logic**



When B is "1", top device turns on and copies the input A to output F. When B is low, bottom device turns on and passes a "0". The presence of the switch driven by B is essential to ensure that the gate is static – a low-impedance path must exist to supply rails.

Adv.: Fewer devices to implement some functions. Example: AND2 requires 4 devices (including inverter to invert B) vs. 6 for complementary CMOS (lower total capacitance). NMOS is effective at passing a 0, but poor at pulling a node to Vdd. When the pass transistor a node high, the output only charges up to Vdd-Vtn.

#### **Issues with pass transistor**

1) Signal Degradation

| MICHAD    | NUCES ISLAMARAD  | D 2 - C 0   |
|-----------|------------------|-------------|
| VI NI LAB | NUCES, ISLAMABAD | Page 2 of 8 |

LAB:07

## Layout using available CAD Tools

There must be at least V<sub>TH</sub> between the gate and source for NMOS to conduct: What does it mean?



#### 2)Static power loss



 $V_X$  does not pull up to 1.8V, but 1.8V -  $V_{TN}$ Threshold voltage loss causes static power consumption

#### **Transmission Gate Logic**

A transmission gate is defined as an electronic element that will selectively block or pass a signal level from the input to the output. This solid-state switch is comprised of a pMOS transistor and nMOS transistor. The control gates are biased in a complementary manner so that both transistors are either on or off.

When the voltage on node A is a Logic 1, the complementary Logic 0 is applied to node active-low A, allowing both transistors to conduct and pass the signal at IN to OUT. When the voltage on node active-low A is a Logic 0, the complementary Logic 1 is applied to node A, turning both transistors off and forcing a high-impedance condition on both the IN and OUT nodes.

The schematic diagram (Figure 1) includes the arbitrary labels for IN and OUT, as the circuit will operate in an identical manner if those labels were reversed. This design provides true bidirectional connectivity without degradation of the input signal.

| TIT OT T A D                           | MILICEC ICLAMADAD | D 4 C0      |
|----------------------------------------|-------------------|-------------|
| \/ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | NUCES, ISLAMABAD  | Page 3 of 8 |
| VLOLLAD                                |                   | Page 3 of 8 |

# **LAB:07**

## Layout using available CAD Tools



Figure 1. Schematic representation of a transmission gate.

The common circuit symbol for a transmission gate depicts the bidirectional nature of the circuit's operation (Figure 2).



Figure 2. Circuit symbol.

### 4. Procedure:

Transmission gate AND.

#### Layout



**Metal 2** and **Metal 1** are connected using **via1** contact. Dimension of via1 Contact is **0.36x0.36** in Microns.

Please note that Metal 2 cannot be directly connected through Polysilicon.

#### **Layout Spice file:**

| TTT CTT 1 D | MIGEG IGI INCIDID | D 4 00                    |
|-------------|-------------------|---------------------------|
| VLSLLAB     | NUCES, ISLAMABAD  | Page <b>4</b> of <b>8</b> |

Layout using available CAD Tools

# 

#### **Layout Simulations results:**



#### 5. Task:

**Students with odd last digit of Student ID:** Make layout of XNOR using Transmission gate.

**Students with even last digit of Student ID:** Make layout of XOR using Transmission gate.

LAB:07

# **Layout using available CAD Tools**

VLSI LAB

| Submission Declaration by the Student:  In submitting this lab write-up to the Lab Engineer/Instructor, I hereby declare  I have performed all the practical work myself  I have noted down actual measurements in this writeup from my own work  I have written un-plagarised answers to various questions  I have/have not obtained the desired objectives of the lab.  Reasons of not obtaining objectoves (if applicable):                                                             |      |       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |       |
| Student's signature and Date                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |       |
| Student Evaluation by the Lab Engineer:  The Lab Engineer can separate this page from the writeup and keep it for his, own record. It must be signed by the student with date on it.  Lab Work: objectives achieved (correctness of measurements, calculations answers to questions posed, conclusion)  /30  Lab Writeup: Neatness, appropriateness, intime submission  /10  Troubleshooting: Were the student able to troubleshoot his/her work was purposedly changed?  /10  TOTAL:  /50 | ulat | tions |
| Feedback on student behaviour:  Encircle your choice2 means poorest/worst/extremely inadequate/irreviegives an average score, and +2 means best/most relevant/most adequate.                                                                                                                                                                                                                                                                                                               | eva  | nt, C |
| <ul><li>□ Did the student join the lab at the start/remained in lab?</li><li>0 1 2</li></ul>                                                                                                                                                                                                                                                                                                                                                                                               | -2   | -1    |
| <ul><li>□ Did the student remain focused on his/her work during lab?</li><li>0 1 2</li></ul>                                                                                                                                                                                                                                                                                                                                                                                               | -2   | -1    |
| Rate student's behaviour with fellows/staff/Lab Engineer? -2                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 -  | -1    |

NUCES, ISLAMABAD

Page **6** of **8** 

| Implementation of Transmission Gate Circuits                                                                                                                                                                                                                           | LAB:07                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| Layout using available CAD Tools                                                                                                                                                                                                                                       |                           |
| <ul><li>Did the student cause any distraction during the Lab?</li><li>0 1 2</li></ul>                                                                                                                                                                                  | -2 -1                     |
| <ul><li>Was the student found in any sort of plagiarism?</li><li>0 1 2</li></ul>                                                                                                                                                                                       | -2 -1                     |
| Additional comments (if any) by the Lab Engineer:                                                                                                                                                                                                                      |                           |
|                                                                                                                                                                                                                                                                        |                           |
|                                                                                                                                                                                                                                                                        |                           |
|                                                                                                                                                                                                                                                                        |                           |
|                                                                                                                                                                                                                                                                        |                           |
| Lab Engineer's sig                                                                                                                                                                                                                                                     | gnature and Date          |
| Student's feedback: [Separate this page; fill it; drop in the  Providing feedback for every lab session is optional. No feedbasatisified  The Lab Committee will consider only duly filled forms submittee after the lab  This feedabck is for LAB session: LAB Number | ack means you are         |
| General (to provide feedback on a persistent practice/ocurrenc  Your current CGPA is in the range 4.00 to 3.00/2.99 to 2.00/1  0.00                                                                                                                                    | ,                         |
| This feedback is:                                                                                                                                                                                                                                                      |                           |
| <ul><li>□ For a Particular</li><li>□ Who conducted the</li></ul>                                                                                                                                                                                                       | LAB?                      |
| Actual Start time: Total Dur                                                                                                                                                                                                                                           | ration of Lab:            |
| ☐ Instruction Duration: Prac                                                                                                                                                                                                                                           | etical Duration:          |
| □ LAB writeup available before LAB? <u>Yes/No</u> with the <u>Photocopie</u>                                                                                                                                                                                           | er/in LAB/in SLATE        |
| VLSI LAB NUCES, ISLAMABAD                                                                                                                                                                                                                                              | Page <b>7</b> of <b>8</b> |

# Implementation of Transmission Gate Circuits Layout using available CAD Tools

**LAB:07** 

□ Had the theory related to lab been covered in theory class? <u>Yes/No</u>

**Encircle** your choice. -2 means poorest/worst/extremely inadequate/irrevlevant, 0 gives an average score, and +2 means best/most relevant/most adequate.

|                                                     | Was duration of instruction associan adequate?                                             |          |    | _ | - 4 | - 0 |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------|----------|----|---|-----|-----|
|                                                     | Was duration of instruction session adequate?                                              | -2       | -1 | 0 | +1  | +2  |
| Instruction                                         | How much did you understand about the                                                      | -2       | -1 | 0 | +1  | +2  |
|                                                     | practical?                                                                                 |          |    |   |     |     |
| Session                                             | How much content was irrelevant to the                                                     | -2       | -1 | 0 | +1  | +2  |
|                                                     | practical?                                                                                 |          |    |   |     |     |
|                                                     | Did the instructor allowed Q/A and                                                         | -2       | -1 | 0 | +1  | +2  |
|                                                     | discussion?                                                                                |          |    | ı |     | 1   |
| Practical                                           | Did you get sufficient time for practical?                                                 | -2       | -1 | 0 | +1  | +2  |
|                                                     | Presence in lab at all time?                                                               | -2       | -1 | 0 | +1  | +2  |
|                                                     | Ability to convey?                                                                         | -2       | -1 | 0 | +1  | +2  |
| Lab                                                 | Readiness to help during practical?                                                        | -2       | -1 | 0 | +1  | +2  |
| Engineer                                            | Readiness to discuss theoretical aspects?                                                  | -2       | -1 | 0 | +1  | +2  |
|                                                     | Helps in troubleshooting?                                                                  | -2       | -1 | 0 | +1  | +2  |
|                                                     | Guides hows & whys of troubleshooting?                                                     | -2       | -1 | 0 | +1  | +2  |
| Staff                                               | How friendly was the lab staff?                                                            | -2<br>-2 | -1 | 0 | +1  | +2  |
| Stall                                               | Presence of staff throughout the lab session?                                              |          |    | 0 | +1  | +2  |
|                                                     | Impact of availability of staff on your practical?  Performance of Electronic Instruments? | -2       | -1 | 0 | +1  | +2  |
| Equipment                                           |                                                                                            | -2       | -1 | 0 | +1  | +2  |
| Equipment Performance of Breadboard/experiment kit? |                                                                                            | -2       | -1 | 0 | +1  | +2  |
| Overall                                             | Performance of circuit components esp. ICs?                                                | -2       | -1 | 0 | +1  | +2  |
| Overali                                             | Your overall rating for the whole lab session?                                             | -2       | -1 | 0 | +1  | +2  |
|                                                     |                                                                                            |          |    |   |     |     |
| Other comm                                          | nents:                                                                                     |          |    |   |     |     |
|                                                     |                                                                                            |          |    |   | _   |     |
|                                                     |                                                                                            |          |    |   |     |     |
|                                                     |                                                                                            |          |    |   |     |     |
|                                                     |                                                                                            |          |    |   |     |     |