# 计算机系统结构课程实验 总结报告

实验题目:静态流水线设计与性能分析

学号: 1951443

姓名:罗劲桐

指导教师: 陆有军

日期: 2021.11.21

# 一、实验环境部署与硬件配置说明

Artix-7 NEXYS 4 DDR FPGA 硬件测试环境 Vivado 2016.2 开发环境 ModelSim 模拟仿真软件

# 二、实验的总体结构

### 1、 静态流水线的总体结构

此次实验实现的 CPU 为 54 条 MIPS 静态流水线 CPU,实现算数操作、乘除法运算、存储器数据传送、内中断、中断返回、跳转、条件跳转指令,并且可侦测读写冲突、溢出错误、乘除法暂停。

静态流水线分为五段流水,分别为 IF、ID、EX、ME、WB 段。所有流水段均在时钟上升沿执行,写流水寄存器;时钟下降沿执行流水,指令向下传递一个流水段,写指令寄存器。

CPU 顶部模块 top\_parts 包含各分段子模块 if\_inst、id\_inst、ex\_inst、me\_inst、wb\_inst,流水控制器 flow\_control\_inst,以下详细介绍各子模块。

# 2、 静态流水线的分段结构

#### 1) IF 段

IF 段包含子模块指令存储器 imem,。PC 输入选择 mux\_Pc。
IF 段执行取指令操作:上升沿写 PC 寄存器,写入下一个周期要执行的指令地址,下降沿从 imem 取指令至 IR 寄存器。

#### 2) ID 段

ID 段包含子模块控制器 controller\_id,流水寄存器输入选择 mux\_ALUa、mux\_ALUb,扩展选择 ext\_id,寄存器模块 cpu\_ref, CPO 模块 cp0\_inst。

ID 段执行译码操作:主要包括从寄存器、CPO 寄存器,HI、LO 取值,中断执行和中断返回,转移指令成功的判断和地址的生成。上升沿写 ALUa、ALUb 算数流水寄存器,Rt 寄存器。下降沿将本段 IR 寄存器写入下一段的 IR 寄存器。组合逻辑生成寄存器取值地址,转移指令成功的判断和转移地址等。(转移地址提前到 ID 段生成,因此不需要预测和排空流水线,提高了 CPU 吞吐率)

#### 3) EX 段

EX 段包含子模块控制器 controller\_ex,乘除法器 calculator\_inst,ALU 算术单元 alu\_inst。

EX 段执行算数执行操作:主要从 ALUa、ALUb 取值并执行算数操作,写入下一段流水寄存器。上升沿乘除法输出写 HI、LO 寄存器,算术单元输出写 Z 寄存器,Rt 寄存器内容写到下一段 Rt 寄存器。组合逻辑输出算术逻辑输出。

#### 4) ME 段

ME 段包含子模块控制器 controller\_me,存储器 dmem\_inst,数据扩展 ext\_me。

ME 段执行存储交互操作: 上升沿使用 Rt 寄存器写到内存指定单元,或内存读出数据写道 MEM 流水寄存器,HI、LO、Z 寄存器内容写到下一段流水寄存器。组合逻辑生成数据有符号、无符号扩展结果。

#### 5) WB 段

WB 段包含子模块控制器 controller\_wb,寄存器写入地址选择 mux\_Rdc,寄存器写入选择 mux\_Rd。

WB 段执行寄存器写回操作:主要将内存读出的数值、计算的数值写回到寄存器、CP0、HI、LO。上升沿将写回地址 mux\_Rdc\_out,写回数值 mux\_Rd\_out 写到 ID 段中的寄存器、CP0、HI、LO 中。组合逻辑生成写回的地址和数值。

# 3、 静态流水线的总体结构图





# 4、 流水控制器的总体结构

包含时序逻辑当前状态寄存器 state,时钟上升沿更新。状态有FLOW\_NORMAL 所有流水正常执行、FLOW\_OVERFLOW 流水遇加减法溢出、FLOW\_MULDIV 流水遇乘除法、FLOW\_VIOLATE 流水遇读写冲突。

包含组合逻辑下一状态 nextstate, cond[0:4]5 段流水线流水状态控制。这些状态控制每一段流水继续进行,停止或排空流水段。状态有 PARTS\_COND\_FLOW 流水段正常执行、PARTS\_COND\_STALL 流水段停止、PARTS\_COND\_ZERO 流水段排空。

具体情况如下:

● 正常运行时

```
1. cond[0]<=`PARTS_COND_FLOW; //IF
2. cond[1]<=`PARTS_COND_FLOW; //ID
3. cond[2]<=`PARTS_COND_FLOW; //EX
4. cond[3]<=`PARTS_COND_FLOW; //ME
5. cond[4]<=`PARTS_COND_FLOW; //WB
6. nextstate<=`FLOW_NORMAL;
```

● 发生乘除法器暂停时,暂停32周期等待乘除法器运行结束

```
1. cond[0]<=`PARTS_COND_STALL; //IF
2. cond[1]<=`PARTS_COND_STALL; //ID
3. cond[2]<=`PARTS_COND_STALL; //EX
4. cond[3]<=`PARTS_COND_STALL; //ME
5. cond[4]<=`PARTS_COND_STALL; //WB
6. nextstate<=`FLOW_MULDIV;
```

● 发生溢出时,排空一个流水段

● 发生读写冲突时, ID 前流水段先暂停:

● 其他组合冲突的情况不再赘述,请参看 flow control.v

# 5、 七段数码管的总体结构

将寄存器#12,#13(表示摔的总次数、摔的总鸡蛋数)低位拼接输入到七段数码管的输入数据中。在七段数码管时钟上升沿时,保存输入到内部寄存器 i\_data\_store,并切换 o\_sel\_r 数码管选择。组合逻辑输出数码管 7 段选择 o\_seg\_r。

# 三、总体架构部件的解释说明

#### 静态流水线总体结构部件的解释说明 1、

1) 顶部模块

```
module top_parts(
                            //CPU 时钟信号
       input clk,
                            //CPU 复位信号,高电平有效
       input reset,
                            //PC 寄存器地址输出
       output [31:0] top pc,
                            //指令寄存器输出
       output [31:0] top ir,
       //for test_egg program out
       output [31:0] reg 12,
                           //#12 寄存器
                           //#13 寄存器
       output [31:0] reg_13,
                            //#14 寄存器
       output [31:0] reg 14
   );
2) IF 流水段模块
   module instruction fetch(
                               //CPU 时钟信号
       input clk,
                               //CPU 复位信号,高电平有效
       input reset,
       input [31:0] connect,
                               //i, jal 指令转移地址拼接输出
       input [31:0] npc ext,
                               //相对地址转移指令输出
                               //寄存器转移指令输出
       input [31:0] regfile Rs,
                               //CP0 返回地址
       input [31:0] cp0 EPC,
                               //CP0 中断地址
       input [31:0] cp0 intr addr,
       output [31:0] oNPC,
                               //NPC 地址
       output reg [31:0] rPC,
                               //当前指令地址 PC
                               //流水寄存器指令 IR
       output reg [31:0] rIR,
       //control signal
                               //流水执行状态
       input [1:0] cond,
       input [2:0] mux_pc_sel
                               //PC 寄存器输入选择
   );
3) ID 流水段模块
   module instruction decode(
                               //CPU 时钟信号
       input clk,
                               //CPU 复位信号,高电平有效
       input reset,
                               //流水寄存器 IR 输入
       input [31:0] if IR,
```

```
//流水寄存器 NPC 输入
       input [31:0] if NPC,
                               //寄存器(或 CPO)写入地址
       input [4:0] regfile Rdc,
                               //寄存器(或 CPO、HI、LO)写入数
       input [31:0] regfile Rd,
值
       input [31:0] Rd out for LO, //LO 寄存器写入(仅当乘除法指令
同时写入 HI、LO 时有效)
                               //流水寄存器 AlUa
       output reg [31:0] rALUa,
                               //流水寄存器 AlUb
       output reg [31:0] rALUb,
                               //流水寄存器 Rt
       output reg [31:0] rRt,
                               //流水寄存器 IR
       output reg [31:0] rIR,
       output [31:0] cp0 EPC,
                               //CP0 返回地址
       output [31:0] cp0 intr addr, //CP0 中断地址
                               //数据扩展输出(对应相对地址转移
       output [31:0] ext out,
指令)
                               //j, jal 指令转移地址拼接输出
       output [31:0] connect,
                               //寄存器 Rs 输出
       output [31:0] regfile Rs,
                               //寄存器 Rt 输出
       output [31:0] regfile Rt,
       //control signal
                               //流水执行状态
       input [1:0] cond,
       output [2:0] mux pc sel,
                               //PC 寄存器输入选择
       input hi w,
                               //HI 写入使能
       input lo w,
                               //LO 写入使能
                               //寄存器写入使能
       input regfile w,
                               //CP0 写入使能
       input cp0 w,
       output [6:0] flow raddr1,
                               //流水控制条件,读地址
                               //流水控制条件,读地址
       output [6:0] flow raddr2,
       //for test_egg program out
                               //#12 寄存器
       output [31:0] reg_12,
                               //#13 寄存器
       output [31:0] reg 13,
                               //#14 寄存器
       output [31:0] reg 14
   );
4) EX 流水段模块
   module execute(
                           //CPU 时钟信号
       input clk,
                           //CPU 复位信号,高电平有效
       input reset,
                           //算数部件输入
       input [31:0] alua,
       input [31:0] alub,
                           //算数部件输入
                           //流水寄存器 Rt 输入
       input [31:0] id Rt,
                            //流水寄存器 IR 输入
       input [31:0] id IR,
```

```
//流水寄存器 HI 乘除法输出
       output reg [31:0] rHI,
                           //流水寄存器 LO 乘除法输出
       output reg [31:0] rLO,
                           //流水寄存器 Z ALU 输出
       output reg [31:0] rZ,
                           //流水寄存器 Rt
       output reg [31:0] rRt,
       output reg [31:0] rIR,
                           //流水寄存器 IR
       //control signal
                              //流水执行状态
       input [1:0] cond,
                              //流水控制条件,乘除法暂停
       output mult div stall,
                              //流水控制条件,乘除法结束
       output cal finish,
       output overflow stall,
                              //流水控制条件,加减法溢出
       output [6:0] flow waddr
                              //流水控制条件,写地址
   );
5) ME 流水段模块
   module memory access(
       input clk,
                              //CPU 时钟信号
                              //CPU 复位信号,高电平有效
       input reset,
                              //流水寄存器 HI 输入
       input [31:0] ex HI,
       input [31:0] ex LO,
                              //流水寄存器 LO 输入
                              //流水寄存器 Z 输入
       input [31:0] ex Z,
       input [31:0] ex Rt,
                              //流水寄存器 Rt 输入
                              //流水寄存器 IR 输入
       input [31:0] ex IR,
       output reg [31:0] rHI,
                              //流水寄存器 HI
                              //流水寄存器 LO
       output reg [31:0] rLO,
       output reg [31:0] rZ,
                              //流水寄存器 Z
                              //流水寄存器 MEM,存储器输出
       output reg [31:0] rMEM,
                              //流水寄存器 IR
       output reg [31:0] rIR,
       //control signal
       input [1:0] cond,
                              //流水执行状态
       output [6:0] flow_waddr
                              //流水控制条件,写地址
   );
6) WB 流水段模块
   module write back(
                              //CPU 时钟信号
       input clk,
                              //CPU 复位信号,高电平有效
       input reset,
                              //流水寄存器 HI 输入
       input [31:0] me HI,
                              //流水寄存器 LO 输入
       input [31:0] me LO,
```

```
//流水寄存器 Z 输入
         input [31:0] me Z,
                              //流水寄存器 MEM 输入
         input [31:0] me_MEM,
                              //流水寄存器 IR 输入
         input [31:0] me IR,
                             //寄存器(或 CPO)写入地址
         output [4:0] mux Rdc out,
                             //寄存器(或 CPO、HI、LO)写入数
         output [31:0] mux Rd out,
  值
        output [31:0] Rd out for LO, //LO 寄存器写入(仅当乘除法指令
  同时写入 HI、LO 时有效)
        //control signal
         input [1:0] cond,
                              //流水执行状态
                              //HI 写入使能
         output hi w,
                              //LO 写入使能
         output lo w,
                              //CP0 写入使能
         output cp0_w,
                              //寄存器写入使能
         output regfile w,
         output [6:0] flow waddr
                              //流水控制条件,写地址
     );
     静态流水线控制器模块的解释说明
2、
  1) 流水控制模块
     module flow control(
         input clk,
         input reset,
                           //流水控制条件,读地址
         input [6:0] raddr1,
                           //流水控制条件,读地址
         input [6:0] raddr2,
                           //流水控制条件,写地址
         input [6:0] waddr1,
                           //流水控制条件,写地址
         input [6:0] waddr2,
                           //流水控制条件,写地址
         input [6:0] waddr3,
         input mult_div_stall,
                           //流水控制条件,乘除法暂停
         input mult div over,
                           //流水控制条件,乘除法结束
        input overflow stall,
                           //流水控制条件,加减法溢出
         /*----*/
         output [1:0] cond0,
                           //流水执行状态
         output [1:0] cond1,
                           //流水执行状态
         output [1:0] cond2,
                           //流水执行状态
                           //流水执行状态
         output [1:0] cond3,
         output [1:0] cond4
                           //流水执行状态
     );
  2) 组合控制逻辑模块
     module controller(
```

```
input [31:0] inst, //组合逻辑输入指令
         input judge beg, // BEQ BNE 跳转指令满足
         input judge bgez, // BGEZ 跳转指令满足
         /*----*/
         output reg [6:0] raddr1,output reg [6:0] raddr2,output reg [6:0]
                                    //流水控制条件,读、写地址
  waddr.
         /*----*/
         //ID
         output reg [2:0] mux pc sel, //PC 寄存器输入选择
         output reg [2:0] mux ALUa sel,output reg [1:0] mux ALUb sel, //流
  水寄存器输入选择
                                   //数据扩展输出选择
         output reg [2:0] ext sel,
         output reg cp0_exception,output reg cp0_eret,output reg [4:0]
                                    //CP0 指令输入,中断原因输入
  cp0_cause,
         //EX
         output reg [3:0] alu_sel,output reg [1:0] cal sel, //算数操作选择
         output reg cal ena/*also for stall*/,output reg use overflow, //算数
      操作控制 (乘除法器开始,使用溢出判断)
         //ME
         output reg dmem w,output reg [1:0] dmem width,output reg [2:0]
                                    //存储器写入使能、长度、扩展
  mem sel,
  方式
         //WB
         output reg [1:0] mux Rdc sel,output reg [1:0] mux Rd sel, //寄存
  器写会地址、数据选择
         output reg hi w,output reg lo w,output reg regfile w,output reg
  cp0_w
                                    //写回使能
     静态流水线子模块部件的解释说明
3、
  1) CPU 寄存器堆
   module regfile(
      input clk,
                      //时钟信号,上升沿写入
                      //复位信号
      input rst,
                      //写入使能,高电平有效
      input we,
      input [31:0] raddr1, //32 位 Rsc
      input [31:0] raddr2, //32 位 Rtc
      input [31:0] rdata1, //32 位 Rs
      input [31:0] rdata2, //32 位 Rt
      input [31:0] waddr, //32 位 Rdc
```

input [31:0] wdata //32 位 Rd

#### 2) ALU 算数逻辑单元

input [4:0] iData\_1,

```
module alu(
                       //32 位输入,操作数 1
     input [31:0] a,
     input [31:0] b,
                       //32 位输入,操作数 2
                       //4 位输入,控制 alu 的输出结果
     input [3:0] aluc,
     output reg [31:0] r, //32 位输出, a, b 经过 aluc 指定的操作生成
                       //0 标志位,不使用
     output reg zero,
                       //进位标志位,不使用
     output reg carry,
     output reg negative, //负数标志位,不使用
     output reg overflow //溢出标志位
     );
3) 数据选择器
                           //32 位 8 选 1 数据选择器
 module mux len32 sel8(
     input [2:0] sel,
     input [31:0] iData_1,
     input [31:0] iData 2,
     input [31:0] iData_3,
     input [31:0] iData 4,
     input [31:0] iData 5,
     input [31:0] iData 6,
     input [31:0] iData_7,
     input [31:0] iData 8,
     output reg [31:0] oData
     );
                           //32 位 4 选 1 数据选择器
 module mux len32 sel4(
     input [1:0] sel,
     input [31:0] iData 1,
     input [31:0] iData_2,
     input [31:0] iData 3,
     input [31:0] iData_4,
     output reg [31:0] oData
     );
 module mux_len32_sel2(
                           //32 位 2 选 1 数据选择器
     input sel,
     input [31:0] iData 1,
     input [31:0] iData 2,
     output reg [31:0] oData
     );
                           //5 位 4 选 1 数据选择器
 module mux len5 sel4(
     input [1:0] sel,
```

```
input [4:0] iData_2,
input [4:0] iData_3,
input [4:0] iData_4,
output reg [4:0] oData
);
```

#### 4) 外部存储器

```
module ram(
                            //时钟信号,posedge write-active
    input clk,
                               //片选信号 active-high
   input ena,
                            //写有效 high:write low:read
   input wena,
                            //存储结束信号 active-high
    output reg finish,
   input [1:0] width,
                           //数据宽度 0:word,1:hword,2:byte
                           //32 位地址
    input [31:0] addr,
                            //32 位数据输入, 宽度不足低位有效
   input [31:0] data_in,
    output reg [31:0] data out //32 位数据输出,宽度不足低位有效
   );
```

#### 5) CPO 协处理器

```
module CP0(
                           //时钟信号,posedge write-active
    input clk,
                           //复位信号,高电平有效
    input rst,
                           //cpu 指令 mfc0,high-active
    input mfc0,
                           //cpu 指令 mtc0,high-active
    input mtc0,
                           //32 位 pc 地址
    input [31:0] pc,
                           //选定 CP0 reg
    input [4:0] Rd,
    input [31:0] wdata,
                           //data from GP reg to place CP0 reg
    input exception,
                           //对应指令 syscall, break, teq, high-active
    input eret,
                           //指令 eret,high-active
    input [4:0] cause,
                           //中断原因
    input intr,
    output [31:0] rdata,
                           //data from CPO reg for GP reg
                           //中断禁止位置,low-active
    output [31:0] status,
                           //中断允许
    output reg timer int,
    output [31:0] exc addr
                          //32 位中断时 pc 位置
    );
```

#### 6) 乘除法器

```
//开始计算 high-active
    input ena,
                       //输出到 LO
    output reg [31:0] oLO,
                       //输出到 HI
    output reg [31:0] oHI,
                       //计算结束标志
    output sum finish
    );
7) 有符号除法器
module DIV(
                       //32 位无符号被除数
    input [31:0] dividend,
                       //32 位无符号除数
    input [31:0] divisor,
                       //读入数据开始执行, 高电平有效
    input start,
                       //时钟信号,上升沿有效
    input clock,
    input reset,
                       //复位信号,active-high
                       //32 位商输出
    output [31:0] q,
                       //32 位余数输出
    output [31:0] r,
                       //除法器正在执行指示位, 高电平有效
    output reg busy
    );
8) 无符号除法器
module DIVU(
                       //32 位无符号被除数
    input [31:0] dividend,
    input [31:0] divisor,
                       //32 位无符号除数
                       //读入数据开始执行, 高电平有效
    input start,
                       //时钟信号,上升沿有效
    input clock,
                       //复位信号, active-high
    input reset,
                       //32 位商输出
    output [31:0] q,
                       //32 位余数输出
    output [31:0] r,
                       //除法器正在执行指示位, 高电平有效
    output reg busy
    );
9) 有符号乘法器
module MULT(
    input clk,
                    //输入时钟信号,posedge write-active
                    //乘法器复位信号,active high
    input reset,
                    //读入数据开始执行,高电平有效
    input start,
    input [31:0] a,
                    //32 位被乘数 multiplicand
    input [31:0] b,
                    //32 位乘数 multiplier
    output reg [63:0] z, //64 位无符号乘法结果输出
                    //乘法器正在执行指示位, 高电平有效
    output reg busy
    );
10) 无符号乘法器
module MULTU(
                    //输入时钟信号,posedge write-active
    input clk,
```

```
input reset, //乘法器复位信号,active high input start, //读入数据开始执行,高电平有效 input [31:0] a, //32 位被乘数 multiplicand input [31:0] b, //32 位乘数 multiplier output reg [63:0] z, //64 位无符号乘法结果输出 output reg busy //乘法器正在执行指示位,高电平有效 );
```

# 4、 七段数码管部件的解释说明

1) 下板总顶部模块,连接 CPU 和七段数码管

2) 7段数码管模块

# 四、实验仿真过程

#### 1、测试样例说明

仿真测试的程序位摔鸡蛋模型程序,默认设置比萨塔层数 total\_level=987654321,耐摔值 break\_level=123456789。对应的结果为摔的次数 drop\_cnt=31,摔破的鸡蛋数 drop\_egg=4,最后一次的结果 drop\_final=0。前仿真过程采用波形图输出和寄存器输出到文件的方式查看结果。后仿真无法访问寄存器,因此只采用波形图形式。

# 2、 静态流水线的前仿真过程

1) 仿真结果



通过 if\_IR、id\_IR、ex\_IR、me\_IR 可观察各流水段流动和停止情况。



最终结果 reg\_12=0000001f(drop\_cnt),reg\_13=00000004(drop\_egg),reg\_14=0(egg\_break)。结果正确。

#### 2) 寄存器结果输出



# 3、 静态流水线的后仿真过程(后综合仿真)



最终结果 001f0004 (drop cnt 和 drop egg), egg break=0。结果正确。

# 4、 静态流水线的后仿真过程(后实现仿真)



最终结果 001f0004 (drop\_cnt 和 drop\_egg), egg\_break=0。结果正确。

#### 五、实验仿真的波形图及某时刻寄存器值的物理意义

# 静态流水线的波形图及某时刻寄存器值的物理意义

程序中用到的所有寄存器分为三部分。输入输出数据: \$10 比萨塔总层数 total\_level,\$11 鸡蛋耐摔值 break\_level,\$12 摔的次数 drop\_cnt,\$13 摔碎的鸡蛋数 drop\_egg,\$14 最后鸡蛋是否摔碎 drop\_final(drop\_final 为 0 表示最后一个鸡蛋摔碎了)。变量: \$2 二分法中逼近的下限 low,\$3 二分法中逼近的上限 high,\$4 二分查找时上下限中间值 center。中间结果寄存器: \$1 存储比较、跳转指令的临时变量。

程序开始时,初始化\$10、\$11 寄存器,分别赋值为比萨塔总层数 987654321 (0x3ade68b1)、鸡蛋耐摔值 123456789 (0x075bcd15),如下图。



运行结束时,七段数码管显示\$12、\$13 数值,得到摔的次数 31(0x1f),摔碎的鸡蛋数 4(0x4)。灯显示\$14 数值,最后鸡蛋是否摔碎 0(表示摔碎)。同时\$2、\$3 寄存器距离小于 1,达到二分结束条件退出循环。如下图。



# 六、实验验算数学模型及算法程序

#### 1) 算法模型

利用二分法查找耐摔值对应的位置,并在范围缩小到两层时停止。此时选择更高的一层测试摔鸡蛋,得出最终结果。

其中 drop\_cnt 表示摔的次数,drop\_egg 表示摔碎的鸡蛋数,drop\_final为 0 表示最后一个鸡蛋摔碎了。

#### 2) 算法 C 语言程序

```
1. int main()
2. {
3.
     int total_level = 987654321, break_level = 123456789;
4.
      int drop_cnt = 0, drop_egg = 0, drop_final;
5.
     int low = 0, high = total_level, center;
6.
7.
      while (1)
8.
9.
                if (low +1 == high){}
                          if (high > break_level)
10.
11.
```

```
12.
                                     drop_final = 0;
13.
                                     drop_egg++;
14.
                           }
15.
                           else
                                     drop_final = 1;
16.
17.
                           drop_cnt++;
18.
19.
                           break;
20.
                }
21.
                center = (low + high) / 2;
22.
                if (center > break_level) {
23.
                          high = center;
24.
                           drop_egg++;
25.
26.
                else
27.
                          low = center;
28.
29.
                drop_cnt++;
30. }
31. return 0;
32. }
```

#### 3) 算法 54 条指令 MIPS 程序

摔鸡蛋的次数,摔破的次数,最后一次摔的结果分别存储在\$12,\$13,\$14 寄存器中。

```
1. .text
2. sll $0,$0,0
3.
4. addiu $10,$0,987654321
                                    #total level
5. addiu $11,$0,123456789
                                    #break_level
6. addiu $12,$0,0
                        #drop_cnt
7. addiu $13,$0,0
                          #drop_egg
8. #addiu $14,$0,0
                          #drop_final
9.
10. addiu $2,$0,0
                          #low
11. addu $3,$0,$10
                          #high
12. #addu $4,$0,0
                          #center
13. loop:
14. addiu $1,$2,1
15. beq $1,$3,end loop
16.
17. #drop egg
18. addu $1,$2,$3
19. srl $4,$1,1
                          #center
20. sub $1,$11,$4
21. bgez $1,no_break
22.
23. #break
24. addu $3,$0,$4
25. addiu $13,$13,1
26. j end break
27. no break:
28. addu $2,$0,$4
29. end_break:
30. addiu $12,$12,1
31. j loop
```

```
32.
33. end_loop:
34. sub $1,$11,$3
35. bgez $1,final_no_break
37. #final_break
38. addiu $14,$0,0
                         #drop_final
39. addiu $13,$13,1
40. j final_end
41. final_no_break:
                         #drop_final
42. addiu $14,$0,1
43. final_end:
44. addiu $12,$12,1
45. exc:
            #jump_out
46. j exc
```

#### 4) 验证程序结果

#### C程序输出:



# 七、实验验算程序下板测试过程与实现

1) 综合、实现、下板的运行结果



#### 2) 下板结果



最终结果 001f0004 (drop\_cnt 和 drop\_egg), 左下角 V11 灯熄灭 (egg\_break=0)。 结果正确。

八、流水线的性能指标定性分析(包括:吞吐率、加速比、效率及相关与冲突分析)

# 1、 静态流水线的性能指标定性分析

吞吐率 $TP=n/T_m=295/7.01$ us =4.2083\* $10^7$ (s<sup>-1</sup>) 加速比 $S=T_0/T_m=295*5*10$ ns/7.01us=2.104 效率 E=n个任务占用的时空区/m个功能段的总的时空区=295\*5\*10ns/1.01us\*100.408

#### 2、 冲突分析

静态流水线只会产生先写后读冲突。其中 ID 段取数值,WB 段写回数值, 因此要保证 ID 段取值时不会与 EX、ME、WB 段指令产生先写后读冲突。 这里使用 raddr 和 waddr 组合逻辑来比较指令是否冲突,定义如下:

```
1. //judge read/write violation
2. `define VIOLATION_REGFILE_HEAD 2'b00
3. `define VIOLATION_CPOREG_HEAD 2'b01
4. `define VIOLATION_HI 7'b100_0000
5. `define VIOLATION_LO 7'b100_0001
6. `define VIOLATION_HILO 7'b100_0010
7. `define VIOLATION_NON 7'b110_0000
```

使用一个 7 位数据表示使用到的寄存器,对于使用通用寄存器和 CPO 寄存器的情况,前两位设置为 2′b00、2′b01,并在后五位填入对应的地址,使用 HI、LO 和不使用的情况对应后四项定义。判别逻辑如下。

```
    wire
        violation1=(waddr1!=`VIOLATION_NON)&&(raddr1==waddr1||raddr2==waddr1||(waddr1==`V
        IOLATION_HILO&&(raddr1==`VIOLATION_HI||raddr1==`VIOLATION_LO||raddr2==`VIOLATION_
        HI||raddr2==`VIOLATION_LO)));
    wire
        violation2=(waddr2!=`VIOLATION_NON)&&(raddr1==waddr2||raddr2==waddr2||(waddr2==`V
        IOLATION_HILO&&(raddr1==`VIOLATION_HI||raddr1==`VIOLATION_LO||raddr2==`VIOLATION_
        HI||raddr2==`VIOLATION_LO)));
    wire
        violation3=(waddr3!=`VIOLATION_NON)&&(raddr1==waddr3||raddr2==waddr3||(waddr3==`V
        IOLATION_HILO&&(raddr1==`VIOLATION_HI||raddr1==`VIOLATION_LO||raddr2==`VIOLATION_
        HI||raddr2==`VIOLATION_LO)));
    wire violation=violation1|violation2|violation3;
```

violation 发生时,暂停前两段流水段,并使后三段顺序流动一个周期,然后再判别冲突,控制信号如下。

# 九、总结与体会

在本次 CPU 设计实验中,设计并实现了顺序执行的 54 条 MIPS 静态流水线 CPU,实现算数操作、乘除法运算、存储器数据传送、内中断、中断返回、跳转、条件跳转指令,并且可侦测读写冲突、溢出错误、乘除法暂停。

除了原先设计的 ALU 算术单元、乘除法器、CPO 协处理器、REGFILES 通用寄存器堆、EXT 数据扩展模块,MUX 多路选择器、七段数码管的设计之外,新设计了静态流水线的五段流水结构模块、组合逻辑控制器和流水控制器,同时修改了乘除法器、七段数码管的信号输入输出以适配流水线 CPU 的时序逻辑。

另外,在书中介绍的五段流水线的基础上,我做出了部分修改,使转移指令的判断和地址生成提前到 ID 段进行,这样就不需要在预测失败时排空流水线,提高了 CPU 吞吐率、效率。

此外,因为测试程序的设计同时要考虑到显示,每个寄存器意义唯一,仅使用一个中间临时变量寄存器,如果将这些寄存器的使用分离开减少读写冲突,CPU 加速比和吞吐率会更高。

在本次 CPU 设计实验中,我学习到流水线 CPU 的流水处理方式。与 多周期 CPU 不同,流水线 CPU 各段可能有暂停、排空等操作,同时要侦测各种流水条件来控制各流水段的运行。这要求运行时同时考虑多条指令运行的兼容性,这与之前设计的 CPU 有很大的不同。

# 十、附件(所有程序)

# 1、 提交的所有文件

设计源码文件 17 个,分别为: alu.v、calculator.v、controller.v、cp0.v、cpu\_regfile.v、cpu\_top.v、DIV.v、DIVU.v、extend.v、flow\_control.v、MULT.v、MULTU.v、mux.v、parts.v、ram.v、seg7x16.v、seg7\_top.v

仿真测试文件: cpu\_simulation\_tb.v、cpu\_synthesis\_implementation\_tb.v 宏定义文件: define.vh

IP 核文件 3 个,分别为: dist\_mem\_gen\_v8\_0.v、imem.mif、imem.v XDC 管脚约束文件: icf.xdc

BIT 下板文件: seg7\_top.bit

验算程序 C 代码: test\_prog.c

验算程序 MIPS 汇编代码: test\_prog.asm 验算程序 COE 汇编结果: test\_prog.coe

#### 2、 静态流水线的设计程序

#### define.vh

```
1. //-----Instruction-----
2.
3. `define PARTS_COND_FLOW 2'b00
4. `define PARTS_COND_STALL 2'b01
5. `define PARTS_COND_ZERO 2'b10
6. `define PC_ADDR_INIT 32'h00400000
7. `define IR_NON 32'hffffffff
```

```
8. `define IR_NON_31_26 6'b111111
10. //-----Operation-----
12. `define CAL_MULTU 2'b00
13. `define CAL_MULT 2'b01
14. `define CAL_DIVU 2'b10
15. `define CAL DIV 2'b11
16.
17. //-----ALU-----
19. `define ALU ADDU 4'b0000
20. `define ALU_ADD 4'b0010
21. `define ALU_SUBU 4'b0001
22. `define ALU_SUB 4'b0011
23. `define ALU_AND 4'b0100
24. `define ALU_OR 4'b0101
25. `define ALU_XOR 4'b0110
26. `define ALU NOR 4'b0111
27. `define ALU_LUI 4'b1000
28. `define ALU_SLT 4'b1011
29. `define ALU_SLTU 4'b1010
30. `define ALU_SRA 4'b1100
31. `define ALU_SLL 4'b1110
32. `define ALU_SLA 4'b1111
33. `define ALU SRL 4'b1101
34. `define ALU_CLZ 4'b1001
36. //-----CP0-----
38. `define EXC_SYSCALL 4'b1000
39. `define EXC_BREAK 4'b1001
40. `define EXC_TEQ 4'b1101
41.
42. //-----Extend-----
43.
44. `define EXT5_Z 3'b000
45. `define EXT16_SL2_S 3'b001
46. `define EXT16_Z 3'b010
47. `define EXT16_S 3'b011
48. `define EXT8 Z 3'b100
49. `define EXT8_S 3'b101
50. `define EXT32_NON 3'b110
52. //-----Mux-----
54. `define MUX_PC_NPCEXT 3'b000
55. `define MUX PC RS 3'b001
56. `define MUX_PC_INTR_ADDR 3'b010
57. `define MUX_PC_EPC 3'b011
58. `define MUX_PC_CONNECT 3'b100
59. `define MUX_PC_NPC 3'b101
60.
61. `define MUX_ALUa_HI 3'b000
62. `define MUX_ALUa_LO 3'b001
63. `define MUX_ALUa_NPC 3'b010
64. `define MUX_ALUa_RS 3'b011
65. `define MUX_ALUa_EXT 3'b100
```

```
66. `define MUX ALUa CP0 3'b101
67. `define MUX_ALUa_IMM0 3'b110
68.
69. `define MUX_ALUb_IMM0 2'b00
70. `define MUX_ALUb_RT 2'b01
71. `define MUX_ALUb_EXT 2'b10
72.
73. `define MUX RDC IR 15 11 2'b00
74. `define MUX_RDC_IR_20_16 2'b01
75. `define MUX_RDC_IMM31 2'b10
77. `define MUX_RD_Z 2'b00
78. `define MUX_RD_MEM 2'b01
79. `define MUX_RD_HI 2'b10
80. `define MUX_RD_LO 2'b11
81.
82. //-----RAM-----
83.
84. `define RAM WIDTH 32 2'b00
85. `define RAM_WIDTH_16 2'b01
86. `define RAM_WIDTH_8 2'b10
87.
88. //-----CtrlUnit-----
89.
90. `define FLOW_NORMAL 2'b00
91. `define FLOW OVERFLOW 2'b01
92. `define FLOW MULDIV 2'b10
93. `define FLOW_VIOLATE 2'b11
95. //-----Others-----
97. //judge read/write violation
98. `define VIOLATION_REGFILE_HEAD 2'b00
99. `define VIOLATION_CPOREG_HEAD 2'b01
100. `define VIOLATION_HI 7'b100_0000
101. `define VIOLATION_LO 7'b100_0001
102. `define VIOLATION_HILO 7'b100_0010
103. `define VIOLATION_NON 7'b110_0000
```

#### 2) alu.v

```
1. `include "define.vh"
2.
3. module alu(
     input [31:0] a,
4.
5.
       input [31:0] b,
6.
     input [3:0] aluc,
     output reg [31:0] r,
7.
8.
     output reg zero,
     output reg carry,
9.
10.
      output reg negative,
11.
       output reg overflow
12.
      reg [1:0] carry2;
13.
14.
     reg [31:0] tmp;
15.
      always@(*)
16.
      begin
17.
       case(aluc)
18.
              `ALU_ADDU: //unsigned +
```

```
19.
               begin
20.
                   {carry,r[31:0]}={1'b0,a}+{1'b0,b};
21.
                    zero=(0==r)?1:0;
22.
                   negative=r[31];
23.
               end
24.
               `ALU_ADD:
                             //signed +
25.
               begin
26.
                   {carry2[0],r}={1'b0,a}+{1'b0,b};
27.
                   zero=(0==r)?1:0;
28.
                   negative=r[31];
29.
                   overflow=(r[31]+a[31]+b[31])^carry2[0];
30.
               end
31.
               `ALU_SUBU:
                              //unsigned -
               begin
32.
33.
                    {carry,r[31:0]}={1'b0,a}-{1'b0,b};
34.
                    zero=(0==r)?1:0;
                   negative=r[31];
35.
36.
               end
37.
               `ALU SUB:
                             //signed -
38.
               begin
                    {carry2[0],r}={1'b0,a}-{1'b0,b};
39.
40.
                    zero=(0==r)?1:0;
41.
                   negative=r[31];
42.
                   overflow=(r[31]+a[31]+b[31])^carry2[0];
43.
               end
44.
               `ALU AND:
45.
                             //and
46.
               begin
47.
                   r=a&b;
48.
                   zero=(0==r)?1:0;
49.
                   negative=r[31];
50.
               end
51.
               `ALU_OR:
                            //or
52.
               begin
53.
                   r=a|b;
                   zero=(0==r)?1:0;
54.
                   negative=r[31];
55.
56.
               end
               `ALU_XOR:
                             //xor
57.
58.
               begin
59.
                   r=a^b;
                   zero=(0==r)?1:0;
60.
61.
                   negative=r[31];
62.
               end
63.
                `ALU_NOR:
                             //nor
               begin
64.
65.
                   r=\sim(a|b);
66.
                   zero=(0==r)?1:0;
67.
                   negative=r[31];
68.
               end
69.
70.
               `ALU LUI:
                             //lui
71.
               begin
                   r={b[15:0],16'b0};
72.
73.
                   zero=(0==r)?1:0;
74.
                   negative=r[31];
75.
               end
                `ALU_SLT: //signed <
76.
```

```
77.
               begin
78.
                   {carry2[0],tmp}={a[31],a}-{b[31],b};
79.
                   zero=(a==b)?1:0;
80.
                   negative=carry2[0];
81.
                   r={31'b0,negative};
82.
               end
                             //unsigned <
83.
               `ALU_SLTU:
84.
               begin
                   carry=(a<b)?1:0;</pre>
85.
86.
                   zero=(a==b)?1:0;
87.
                   negative=0;
88.
                   r={31'b0,carry};
89.
               end
90.
               `ALU_SRA:
                            //shiftR arithmetic
91.
92.
               begin
93.
                   if(a[4:0]>0)
                   begin
94.
95.
                       carry=b[a[4:0]-1];
96.
                       tmp={32{b[31]}};
97.
                       r={tmp,b}>>a[4:0];
98.
                   end
99.
                   else
100.
                     begin
101.
                         carry=b[0];
102.
                         r=b;
                                //fix
103.
                     end
104.
                     zero=(0==r)?1:0;
105.
                     negative=r[31];
106.
                 end
107.
                  `ALU_SLL,`ALU_SLA:
                                        //shiftL
108.
                 begin
109.
                     if(a[4:0]>0)
110.
                         carry=b[32-a[4:0]];
111.
                     else
112.
                     begin
113.
                         carry=b[31];
114.
                         r=b; //fix
115.
                     end
116.
                     r=b<<a[4:0];
117.
                     zero=(0==r)?1:0;
118.
                     negative=r[31];
119.
                 end
120.
                  `ALU_SRL:
                              //shiftR logic
121.
                 begin
122.
                     if(a[4:0]>0)
123.
                         carry=b[a[4:0]-1];
124.
                     else
125.
                     begin
126.
                         carry=b[0];
127.
                         r=b;
                               //fix
128.
129.
                     r=b>>a[4:0];
130.
                     zero=(0==r)?1:0;
131.
                     negative=r[31];
132.
                 end
133.
                  `ALU_CLZ:
                              //count leading zero
134.
                 begin
```

```
135.
                     if(a==32'b0) begin
136.
                         r=32'd32;
137.
                     end
138.
                     else begin
139.
                         r[31:5]=27'b0;
140.
                         tmp[31:0]=a;
                         if(tmp[31:16]==16'b0) begin
141.
142.
                             r[4]=1;
143.
                         end
144.
                         else begin
145.
                             r[4]=0;
146.
                             tmp[15:0]=tmp[31:16];
147.
148.
                         if(tmp[15:8]==8'b0) begin
149.
                             r[3]=1;
150.
                         end
151.
                         else begin
152.
                             r[3]=0;
                             tmp[7:0]=tmp[15:8];
153.
154.
155.
                         if(tmp[7:4]==4'b0) begin
                             r[2]=1;
156.
157.
                         end
158.
                         else begin
159.
                             r[2]=0;
160.
                             tmp[3:0]=tmp[7:4];
161.
                         end
                         if(tmp[3:2]==2'b0) begin
162.
163.
                             r[1]=1;
164.
                         end
165.
                         else begin
166.
                             r[1]=0;
167.
                             tmp[1:0]=tmp[3:2];
168.
169.
                         r[0]=(tmp[1]==1'b0)?1:0;
                     end
170.
171.
                 end
172.
                  default:begin end
173.
             endcase
174.
          end
175. endmodule
```

#### 3) calculator.v

```
    include "define.vh"

2.
3. module calculator(
4.
       input clk,
5.
       input [31:0] a, //multiplicand/dividend
       input [31:0] b, //multiplier/divisor
6.
7.
       input [1:0] calc,
                        //high-active,at the beginning of test
8.
       input reset,
       input ena, //high-active
9.
10.
       output reg [31:0] oLO,
11.
       output reg [31:0] oHI,
12.
       output sum_finish
13.
       );
14.
15. reg start,busy,finish;
```

```
16.
        wire busyDivu,busyDiv,busyMult,busyMultu;
17.
        wire [63:0] oMult,oMultu,oDiv,oDivu;
18.
       always @(*) begin
19.
           case (calc)
               `CAL_MULTU: begin
20.
21.
                   oLO<=oMultu[31:0];
22.
                   oHI<=oMultu[63:32];
23.
                   busy<=busyMultu;</pre>
24.
               end
25.
               `CAL_MULT: begin
26.
                   oLO<=oMult[31:0];
                   oHI<=oMult[63:32];
27.
28.
                   busy<=busyMult;</pre>
29.
               end
30.
               `CAL_DIVU: begin
31.
                   oLO<=oDivu[31:0];
32.
                   oHI<=oDivu[63:32];
33.
                   busy<=busyDivu;</pre>
34.
               end
35.
               `CAL_DIV: begin
36.
                   oLO<=oDiv[31:0];
37.
                   oHI<=oDiv[63:32];
38.
                   busy<=busyDiv;</pre>
39.
40.
               default: begin end
41.
           endcase
42.
       end
43.
        assign sum_finish=finish;
44.
45.
       always @(negedge ena or negedge busy) begin
46.
           if(ena&!busy)
47.
               finish<=1;
48.
           else if (!ena)
49.
               finish<=0;
50.
       always @(posedge ena or posedge busy) begin
51.
52.
           if(ena&!busy)
53.
               start<=1;
           else if (busy)
54.
55.
               start<=0;</pre>
56.
57.
58.
59.
       MULT MULT_inst(
60.
61.
           .clk(clk),
                              //active high
62.
            .reset(reset),
63.
            .start(start&(calc==`CAL_MULT)),
64.
            .a(a), //multiplicand
            .b(b), //multiplier
65.
66.
            .z(oMult),
67.
            .busy(busyMult)
68.
       );
69.
       MULTU MULTU_inst(
70.
           .clk(clk),
71.
            .reset(reset),
                             //active high
72.
            .start(start&(calc==`CAL_MULTU)),
73.
            .a(a), //multiplicand
```

```
74.
           .b(b), //multiplier
75.
           .z(oMultu),
           .busy(busyMultu)
76.
77.
       );
       DIV DIV_inst(
78.
79.
           .dividend(a),
80.
           .divisor(b),
           .start(start&(calc==`CAL_DIV)),
81.
82.
           .clock(clk),
83.
           .reset(reset),
                           //active-high
84.
           .q(oDiv[31:0]),
85.
           .r(oDiv[63:32]),
           .busy(busyDiv)
86.
87.
       );
88.
       DIVU DIVU_inst(
89.
           .dividend(a),
90.
           .divisor(b),
91.
           .start(start&(calc==`CAL_DIVU)),
92.
           .clock(clk),
93.
           .reset(reset),
                           //active-high
94.
           .q(oDivu[31:0]),
95.
           .r(oDivu[63:32]),
96.
           .busy(busyDivu)
97.
       );
98. endmodule
```

#### 4) controller.v

```
    include "define.vh"

2.
3. module controller(
4.
       input [31:0] inst,
5.
       input judge_beq, //judge BEQ BNE condition to jump
6.
       input judge_bgez, //judge BGEZ condition to jump
7.
      /*----*/
8.
      output reg [6:0] raddr1,output reg [6:0] raddr2,output reg [6:0] waddr,
9.
10.
11.
      /*----*/
12.
      //ID
13.
       output reg [2:0] mux_pc_sel,
       output reg [2:0] mux_ALUa_sel,output reg [1:0] mux_ALUb_sel,output reg [2:0]
   ext sel,
15.
       output reg cp0_exception,output reg cp0_eret,output reg [4:0] cp0_cause,
16.
       //EX
       output reg [3:0] alu sel,output reg [1:0] cal sel,output reg cal ena/*also
   for stall*/,output reg use_overflow,
      //ME
18.
19.
       output reg dmem_w,output reg [1:0] dmem_width,output reg [2:0] mem_sel,
20.
21.
       output reg [1:0] mux_Rdc_sel,output reg [1:0] mux_Rd_sel,
       output reg hi_w,output reg lo_w,output reg regfile_w,output reg cp0_w
22.
23.
24.
25.
      always @(*) begin
26.
          case (inst[31:26])
27.
              `IR NON 31 26: begin
                                    //do nothing
28.
                 //FLOW
```

```
29.
    raddr1<=`VIOLATION_NON; raddr2<=`VIOLATION_NON; waddr<=`VIOLATION_NON;</pre>
30.
                    //IF
                    mux_pc_sel<=`MUX_PC_NPC;</pre>
31.
32.
                    //ID
33.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
                    cp0 exception<=1'b0;cp0 eret<=1'b0;cp0 cause<=`EXC BREAK;
34.
                    //EX
35.
36.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                    dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
37.
38.
                    mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
39.
40.
                    hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
41.
                end
                6'b000000: begin
42.
43.
                    case (inst[5:0])
44.
                        6'b100000: begin
                                             //add
45.
                            //FLOW
46.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
47.
                            //IF
48.
                            mux_pc_sel<=`MUX_PC_NPC;</pre>
49.
                            //ID
50.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT16_S;</pre>
51.
                            cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
52.
53.
    alu_sel<=`ALU_ADD;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b1;</pre>
54.
                            dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
55.
                            //WB
56.
                            mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
57.
                            hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
58.
59.
                        6'b100001: begin
                                             //addu
60
                            //FLOW
61.
    raddr1<={`VIOLATION REGFILE HEAD,inst[25:21]};raddr2<={`VIOLATION REGFILE HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
62.
                            //IF
                            mux_pc_sel<=`MUX_PC_NPC;</pre>
63.
64.
                            //ID
65.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT16_S;</pre>
                            cp0 exception<=1'b0;cp0 eret<=1'b0;cp0 cause<=`EXC BREAK;</pre>
66.
67.
                            //EX
68.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
69.
                            dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
                            //WB
70.
                            mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
71.
72.
                            hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
73.
                        end
                        6'b100010: begin
74.
                                             //sub
75.
                            //FLOW
```

```
76.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
77.
78.
                            mux_pc_sel<=`MUX_PC_NPC;</pre>
79.
                            //ID
80.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT16 S;</pre>
                            cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
81.
82.
                            //EX
    alu sel<=`ALU SUB;cal sel<=`CAL MULT;cal ena<=1'b0;use overflow<=1'b1;
84.
                            dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
85.
86.
                            mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
87.
                            hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
88.
                        end
89.
                        6'b100011: begin
                                             //subu
90.
                            //FLOW
91.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
                            //IF
92.
                            mux_pc_sel<=`MUX_PC_NPC;</pre>
93.
94.
                            //ID
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT16 S;</pre>
96
                            cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
97.
98.
    alu_sel<=`ALU_SUBU;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
99.
                            dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
100.
101.
                              mux Rdc sel<=`MUX RDC IR 15 11;mux Rd sel<=`MUX RD Z;</pre>
102.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
                          end
103.
104.
                          6'b100100: begin
                                               //and
                              //FLOW
105.
106
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
                              //IF
107.
108.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
109.
110.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT16_S;</pre>
111.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
112.
113.
    alu_sel<=`ALU_AND;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
114.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
115.
116.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
117.
118.
119.
                          6'b100101: begin
                                              //or
120.
                              //FLOW
```

```
121.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
122.
123.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
124.
                              //ID
125.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT16 S;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
126.
127
                              //EX
128.
    alu sel<=`ALU OR;cal sel<=`CAL MULT;cal ena<=1'b0;use overflow<=1'b0;
129.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
130.
131.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
132.
                              hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
133.
                          end
134.
                          6'b100110: begin
                                              //xor
135.
                              //FLOW
136.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
                              //IF
137.
138.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
139.
                              //ID
140.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT16 S;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
141
142.
                              //EX
143.
    alu_sel<=`ALU_XOR;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
144.
145.
146.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
147.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
                          end
148.
149.
                          6'b100111: begin
                                               //nor
                              //FLOW
150.
151.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
                              //IF
152.
153.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
154.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT16_S;</pre>
156.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
157.
158.
    alu_sel<=`ALU_NOR;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
159.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
160.
161.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
162.
163.
164.
                          6'b101010: begin
                                             //slt
165.
                              //FLOW
```

```
166.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
167.
168.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
169.
                              //ID
170.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT16 S;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
171.
172
                              //EX
173.
    alu_sel<=`ALU_SLT;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
174.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
175.
176.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
                              hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
177.
178
                          end
179.
                          6'b101011: begin
                                             //sltu
180.
                              //FLOW
181.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
                              //IF
182.
183.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
184.
                              //ID
185.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT16 S;</pre>
186
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
187.
                              //EX
188.
    alu_sel<=`ALU_SLTU;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
189.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
190.
191.
                              mux Rdc sel<=`MUX RDC IR 15 11;mux Rd sel<=`MUX RD Z;</pre>
192.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
                          end
193.
194.
                          6'b000000: begin
                                              //s11
                              //FLOW
195.
196
    raddr1<=`VIOLATION_NON;raddr2<={`VIOLATION_REGFILE_HEAD,inst[20:16]};waddr<={`VIO
    LATION REGFILE HEAD, inst[15:11]};
197.
                              //IF
198.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
199.
    mux_ALUa_sel<=`MUX_ALUa_EXT;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
201.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
202.
203.
    alu_sel<=`ALU_SLL;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
204.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
205.
206.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
207.
208.
209.
                          6'b000010: begin
                                             //srl
210.
                              //FLOW
```

```
211.
    raddr1<=`VIOLATION_NON;raddr2<={`VIOLATION_REGFILE_HEAD,inst[20:16]};waddr<={`VIO
    LATION_REGFILE_HEAD,inst[15:11]};
212.
213.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
214.
                              //ID
215.
    mux ALUa sel<=`MUX ALUa EXT;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT5 Z;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
216.
217
                              //EX
218.
    alu_sel<=`ALU_SRL;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
219.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
220.
221.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
222.
                              hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
223.
                          end
224.
                          6'b000011: begin
                                              //sra
225.
                              //FLOW
226.
    raddr1<=`VIOLATION_NON;raddr2<={`VIOLATION_REGFILE_HEAD,inst[20:16]};waddr<={`VIO
    LATION_REGFILE_HEAD,inst[15:11]};
                              //IF
227.
228.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
229.
                              //ID
230.
    mux ALUa sel<=`MUX ALUa EXT;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT5 Z;</pre>
231
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
232.
                              //EX
233.
    alu_sel<=`ALU_SRA;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
234.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
235.
236.
                              mux Rdc sel<=`MUX RDC IR 15 11;mux Rd sel<=`MUX RD Z;</pre>
237.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
                          end
238.
239.
                          6'b000100: begin
                                              //sllv
                              //FLOW
240.
241.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
                              //IF
242.
243.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
244.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
246.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
247.
248.
    alu_sel<=`ALU_SLL;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
249.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
250.
251.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
252.
253.
254.
                          6'b000110: begin
                                             //srlv
255.
                              //FLOW
```

```
256.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
257.
258.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
259.
                              //ID
260.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT5 Z;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
261.
262
                              //EX
263.
    alu_sel<=`ALU_SRL;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
264.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
265.
266.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
267.
                              hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
268.
                          end
269.
                          6'b000111: begin
                                              //srav
270.
                              //FLOW
271.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
                              //IF
272.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
273.
274.
                              //ID
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
276
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
277.
                              //EX
278.
    alu_sel<=`ALU_SRA;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
279.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
280.
                              mux Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
281.
282.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
                          end
283.
284.
                          6'b001000: begin
                                             //jr
                              //FLOW
285.
286
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<=`VIOL
    ATION NON;
287.
                              //IF
288.
                              mux_pc_sel<=`MUX_PC_RS;</pre>
289.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
291.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
292.
293.
    alu_sel<=`ALU_SLL;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
294.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
295.
296.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
297.
298.
299.
                          6'b011010: begin
                                             //div
300.
                              //FLOW
```

```
301.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<=`VIOLATION_HILO;</pre>
302.
                              //IF
303.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
304.
                              //ID
305.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT5 Z;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
306.
307
                              //EX
308.
    alu_sel<=`ALU_SLL;cal_sel<=`CAL_DIV;cal_ena<=1'b1;use_overflow<=1'b0;</pre>
309.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
310.
311.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_HI;</pre>
312.
                              hi w<=1'b1;lo w<=1'b1;regfile w<=1'b0;cp0 w<=1'b0;
313.
                          end
314.
                          6'b011011: begin
                                             //divu
315.
                              //FLOW
316.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<=`VIOLATION_HILO;</pre>
                              //IF
317.
318.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
319.
                              //ID
320.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT5 Z;</pre>
321
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
322.
                              //EX
323.
    alu_sel<=`ALU_SLL;cal_sel<=`CAL_DIVU;cal_ena<=1'b1;use_overflow<=1'b0;</pre>
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
324.
325.
326.
                              mux Rdc sel<=`MUX RDC IR 15 11;mux Rd sel<=`MUX RD HI;</pre>
                              hi_w<=1'b1;lo_w<=1'b1;regfile_w<=1'b0;cp0_w<=1'b0;
327.
                          end
328.
329.
                          6'b011001: begin
                                               //multu
                              //FLOW
330.
331.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<=`VIOLATION HILO;</pre>
332.
                              //IF
333.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
334.
335.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
336.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
337.
338.
    alu_sel<=`ALU_SLL;cal_sel<=`CAL_MULTU;cal_ena<=1'b1;use_overflow<=1'b0;</pre>
339.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
340.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_HI;</pre>
341.
                              hi_w<=1'b1;lo_w<=1'b1;regfile_w<=1'b0;cp0_w<=1'b0;
342.
343.
344.
                          6'b001001: begin
                                              //jarl
345.
                              //FLOW
```

```
346.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<={`VIO
    LATION_REGFILE_HEAD,inst[15:11]};
347.
348.
                              mux_pc_sel<=`MUX_PC_RS;</pre>
349.
                              //ID
350.
    mux ALUa sel<=`MUX ALUa NPC;mux ALUb sel<=`MUX ALUb IMM0;ext sel<=`EXT5 Z;</pre>
                              cp0 exception<=1'b0;cp0 eret<=1'b0;cp0 cause<=`EXC BREAK;</pre>
351.
352
                              //EX
353.
    alu sel<=`ALU ADDU; cal sel<=`CAL MULT; cal ena<=1'b0; use overflow<=1'b0;
354.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
355.
356.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
357.
                              hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
358.
                          end
359.
                          6'b001101: begin
                                              //break
360.
                              //FLOW
361.
    raddr1<={`VIOLATION_CP0REG_HEAD,5'd12};raddr2<=`VIOLATION_NON;waddr<=`VIOLATION_N
362.
                              //IF
363.
                              mux_pc_sel<=`MUX_PC_INTR_ADDR;</pre>
364.
                              //ID
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
366
                              cp0_exception<=1'b1;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
367.
368.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
369.
370.
371.
                              mux Rdc sel<=`MUX RDC IMM31;mux Rd sel<=`MUX RD Z;</pre>
372.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
                          end
373.
374.
                          6'b001100: begin
                                              //syscall
                              //FLOW
375.
376.
    raddr1<={`VIOLATION_CP0REG_HEAD,5'd12};raddr2<=`VIOLATION_NON;waddr<=`VIOLATION_N
    ON;
377.
                              //IF
378.
                              mux_pc_sel<=`MUX_PC_INTR_ADDR;</pre>
379.
380.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
381.
    cp0 exception<=1'b1;cp0 eret<=1'b0;cp0 cause<=`EXC SYSCALL;</pre>
                              //EX
382.
383.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
384.
                              dmem w<=1'b0;dmem width<=`RAM WIDTH 16;mem sel<=`EXT8 Z;</pre>
                              //WB
385.
                              mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
386.
387.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
388.
                          end
                          6'b010000: begin
389.
                                               //mfhi
390.
                              //FLOW
```

```
391.
    raddr1<=`VIOLATION HI;raddr2<=`VIOLATION NON;waddr<={`VIOLATION REGFILE HEAD,inst
392.
                              //IF
393.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
394.
                              //ID
395.
    mux ALUa sel<=`MUX ALUa HI;mux ALUb sel<=`MUX ALUb IMM0;ext sel<=`EXT5 Z;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
396.
397
                              //EX
398.
    alu sel<=`ALU ADDU;cal sel<=`CAL MULTU;cal ena<=1'b0;use overflow<=1'b0;</pre>
399.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
400.
401.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
402.
                              hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
403.
                          end
404.
                          6'b010010: begin
                                             //mflo
405.
                              //FLOW
406.
    raddr1<=`VIOLATION_LO;raddr2<=`VIOLATION_NON;waddr<={`VIOLATION_REGFILE_HEAD,inst
    [15:11]};
407.
                              //IF
408.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
409.
                              //ID
410.
    mux ALUa sel<=`MUX ALUa LO;mux ALUb sel<=`MUX ALUb IMM0;ext sel<=`EXT5 Z;</pre>
411
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
412.
                              //EX
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
414.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
415.
416.
                              mux Rdc sel<=`MUX RDC IR 15 11;mux Rd sel<=`MUX RD Z;</pre>
417.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
                          end
418.
419.
                          6'b010001: begin
                                              //mthi
                              //FLOW
420.
421
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<=`VIOL
    ATION HI;
422.
                              //IF
423.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
424.
425.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_IMM0;ext_sel<=`EXT5_Z;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
426.
427.
428.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
429.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
430.
                              mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
431.
                              hi_w<=1'b1;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
432.
433.
434.
                          6'b010011: begin //mtlo
435.
                              //FLOW
```

```
436.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<=`VIOL
    ATION_LO;
437.
                              //IF
438.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
439.
                              //ID
440.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb IMM0;ext sel<=`EXT5 Z;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
441.
442
                              //EX
443.
    alu sel<=`ALU ADDU;cal sel<=`CAL MULTU;cal ena<=1'b0;use overflow<=1'b0;
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
444.
445.
446.
                              mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
447.
                              hi w<=1'b0;lo w<=1'b1;regfile w<=1'b0;cp0 w<=1'b0;
448.
                          end
449.
                          6'b110100: begin
                                              //teq
450.
                              //FLOW
451.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<=`VIOLATION_NON;
                              //IF
452.
453.
                              mux_pc_sel<=`MUX_PC_INTR_ADDR;</pre>
454.
                              //ID
455.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT5 Z;</pre>
456.
    cp0_exception<=judge_beq;cp0_eret<=1'b0;cp0_cause<=`EXC_TEQ;</pre>
457.
                              //EX
458.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
459.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
460.
                              //WB
                              mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
461.
462.
                              hi w<=1'b0;lo w<=1'b0;regfile w<=1'b0;cp0 w<=1'b0;
463.
                          default: begin
                                             //do nothing
464.
                              //FLOW
465
466.
    raddr1<=`VIOLATION NON; raddr2<=`VIOLATION NON; waddr<=`VIOLATION NON;
467.
                              //TF
468.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
469.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
471.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
472.
473.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
474.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
475.
                              mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
476.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
477.
478.
                          end
479.
                      endcase
480.
                  end
                  6'b001000: begin //addi
481.
```

```
482.
                      //FLOW
483.
    raddr1<={\VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=\VIOLATION_NON;waddr<={\VIO
    LATION_REGFILE_HEAD, inst[20:16]};
484.
                      //IF
485.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
486.
                      //ID
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 S;</pre>
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
488.
489.
490.
    alu_sel<=`ALU_ADD;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b1;</pre>
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
491.
492.
493.
                      mux Rdc sel<=`MUX RDC IR 20 16;mux Rd sel<=`MUX RD Z;</pre>
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
494.
495.
                  end
                  6'b001001: begin
496.
                                       //addiu
497.
                      //FLOW
498.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<={`VIO
    LATION_REGFILE_HEAD, inst[20:16]};
499.
                      //IF
500.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
501.
                      //ID
502.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_EXT;ext_sel<=`EXT16_S;</pre>
503.
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
504.
505.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
506.
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
507.
                      //WB
508.
                      mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_Z;</pre>
509.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
510.
511.
                  6'b001100: begin
                                       //andi
512
                      //FLOW
513.
    raddr1<={`VIOLATION REGFILE HEAD,inst[25:21]};raddr2<=`VIOLATION NON;waddr<={`VIO
    LATION_REGFILE_HEAD, inst[20:16]};
514.
                      //IF
515.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
516.
                      //ID
517.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_EXT;ext_sel<=`EXT16_Z;</pre>
                      cp0 exception<=1'b0;cp0 eret<=1'b0;cp0 cause<=`EXC BREAK;</pre>
518.
519.
                      //EX
520.
    alu_sel<=`ALU_AND;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
521.
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
                      //WB
522.
                      mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_Z;</pre>
523.
524.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
525.
                  end
                  6'b001101: begin
526.
                                       //ori
527.
                      //FLOW
```

```
528.
    raddr1<={\VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=\VIOLATION_NON;waddr<={\VIO
    LATION_REGFILE_HEAD, inst[20:16]};
529.
                      //IF
530.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
531.
                      //ID
532.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 Z;</pre>
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
533.
534.
                      //EX
535.
    alu_sel<=`ALU_OR;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
536.
                     dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
537.
                      //WB
538.
                      mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_Z;</pre>
539.
                      hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
540.
                 end
541.
                  6'b001110: begin
                                     //xori
542.
                     //FLOW
543.
    raddr1<={\VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=\VIOLATION_NON;waddr<={\VIO
    LATION_REGFILE_HEAD, inst[20:16]};
544.
                      //IF
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
545.
546.
                      //ID
547.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 Z;</pre>
548
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
549.
                      //EX
550.
    alu_sel<=`ALU_XOR;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
551.
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
552.
                      mux Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_Z;</pre>
553.
554.
                     hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
555.
                  end
                  6'b001111: begin
                                     //lui
556.
                     //FLOW
557.
558
    raddr1<=`VIOLATION_NON;raddr2<=`VIOLATION_NON;waddr<={`VIOLATION_REGFILE_HEAD,ins
    t[20:16]};
                      //IF
559.
560.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
561.
562.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_EXT;ext_sel<=`EXT16_Z;</pre>
563.
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
564.
565.
    alu_sel<=`ALU_LUI;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
567.
568.
                      mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_Z;</pre>
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
569.
570.
571.
                  6'b100011: begin
                                     //lw
572.
                      //FLOW
```

```
573.
    raddr1<={\VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=\VIOLATION_NON;waddr<={\VIO
    LATION_REGFILE_HEAD, inst[20:16]};
574.
575.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
576.
                      //ID
577.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 S;</pre>
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
578.
579
                      //EX
580.
    alu sel<=`ALU ADD;cal sel<=`CAL MULTU;cal ena<=1'b0;use overflow<=1'b0;
581.
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_32;mem_sel<=`EXT32_NON;</pre>
582.
                      //WB
583.
                      mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_MEM;</pre>
584.
                      hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
585.
                  end
586.
                  6'b101011: begin
                                       //sw
587.
                      //FLOW
588.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in</pre>
    st[20:16]};waddr<=`VIOLATION_NON;
                      //IF
589.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
590.
591.
                      //ID
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 S;</pre>
593
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
594.
                      //EX
595.
    alu_sel<=`ALU_ADD;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use overflow<=1'b0;</pre>
                      dmem_w<=1'b1;dmem_width<=`RAM_WIDTH_32;mem_sel<=`EXT32_NON;</pre>
596.
597.
598.
                      mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_MEM;</pre>
599.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
600.
                  end
601.
                  6'b000100: begin
                                       //beq
                      //FLOW
602.
603
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in</pre>
    st[20:16]}; waddr<=`VIOLATION NON;
604.
                      //IF
                      mux_pc_sel<=judge_beq?`MUX_PC_NPCEXT:`MUX_PC_NPC;</pre>
605.
606.
607.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT16_SL2_S;</pre>
608.
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
609.
610.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
612.
                      mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
613.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
614.
615.
616.
                  6'b000101: begin
                                     //bne
617.
                      //FLOW
```

```
618.
        raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
        st[20:16]};waddr<=`VIOLATION_NON;</pre>
619.
                                            //IF
620.
                                           mux_pc_sel<=judge_beq?`MUX_PC_NPC:`MUX_PC_NPCEXT;</pre>
621.
                                           //ID
622.
        mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT16 SL2 S;</pre>
                                            cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
623.
624.
                                           //EX
625.
        alu sel<=`ALU ADDU;cal sel<=`CAL MULTU;cal ena<=1'b0;use overflow<=1'b0;
626.
                                           dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
627.
                                           //WB
628.
                                           mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
629.
                                           hi w<=1'b0;lo w<=1'b0;regfile w<=1'b0;cp0 w<=1'b0;
630.
                                   end
631.
                                   6'b001010: begin
                                                                         //slti
632.
                                           //FLOW
633.
        raddr1<={\VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=\VIOLATION_NON;waddr<={\VIO
        LATION_REGFILE_HEAD, inst[20:16]};
634.
                                           //IF
                                           mux_pc_sel<=`MUX_PC_NPC;</pre>
635.
636.
                                           //ID
        mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 S;</pre>
638
                                           cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
639.
                                            //EX
640.
       alu_sel<=`ALU_SLT;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                                           dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
641.
642.
                                           mux Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_Z;</pre>
643.
644.
                                           hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
645.
                                   end
646.
                                    6'b001011: begin
                                                                          //sltiu
                                          //FLOW
647.
648.
        raddr1<={\bigcit{VIOLATION_REGFILE_HEAD,inst[25:21]}};raddr2<=\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATION_NON;waddr<={\bigcit{VIOLATion_NON;waddr<={\bigcit{VIOLATion_NON;waddr<={\bigcit{VIOLATion_NON;waddr<={\big
        LATION REGFILE_HEAD, inst[20:16]};
649.
                                           //IF
650.
                                           mux_pc_sel<=`MUX_PC_NPC;</pre>
651.
652.
       mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_EXT;ext_sel<=`EXT16_Z;</pre>
653.
                                            cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
654.
655.
        alu_sel<=`ALU_SLTU;cal_sel<=`CAL_MULT;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                                           dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
657.
658.
                                           mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_Z;</pre>
                                           hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
659.
660.
661.
                                    6'b000010: begin
                                                                          //i
662.
                                           //FLOW
```

```
663.
    raddr1<=`VIOLATION_NON; raddr2<=`VIOLATION_NON; waddr<=`VIOLATION_NON;
664.
                      //IF
665.
                      mux_pc_sel<=`MUX_PC_CONNECT;</pre>
666.
                      //ID
667.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
                      cp0 exception<=1'b0;cp0 eret<=1'b0;cp0 cause<=`EXC BREAK;</pre>
668.
669.
670.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
671.
672.
                      mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
673.
674.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
675.
                  end
                  6'b000011: begin
676.
                                       //jal
677.
                      //FLOW
678.
    raddr1<={`VIOLATION_REGFILE_HEAD,5'd31};raddr2<=`VIOLATION_NON;waddr<=`VIOLATION_</pre>
    NON:
679.
                      //IF
680.
                      mux_pc_sel<=`MUX_PC_CONNECT;</pre>
                      //ID
681.
682.
    mux ALUa sel<=`MUX ALUa NPC;mux ALUb sel<=`MUX ALUb IMM0;ext sel<=`EXT5 Z;</pre>
683.
                      cp0 exception<=1'b0;cp0 eret<=1'b0;cp0 cause<=`EXC BREAK;</pre>
                      //EX
684
685.
    alu sel<=`ALU ADDU;cal sel<=`CAL MULTU;cal ena<=1'b0;use overflow<=1'b0;
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
686.
687.
688.
                      mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
689.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
690.
                  end
                  6'b000001: begin
691.
                                       //bgez
692.
                      //FLOW
693.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<=`VIOL
    ATION NON;
694.
695.
                      mux_pc_sel<=judge_bgez?`MUX_PC_NPCEXT:`MUX_PC_NPC;</pre>
696.
                      //ID
697.
    mux_ALUa_sel<=`MUX_ALUa_NPC;mux_ALUb_sel<=`MUX_ALUb_IMM0;ext_sel<=`EXT16_SL2_S;</pre>
698.
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
699.
                      //EX
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
701
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
702.
                      //WB
                      mux Rdc sel<=`MUX RDC IMM31;mux Rd sel<=`MUX RD Z;</pre>
703.
704.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
                  end
705.
706.
                  6'b100100: begin
                                       //1bu
707.
                     //FLOW
```

```
708.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<={`VIO
    LATION_REGFILE_HEAD, inst[20:16]};
709.
                      //IF
710.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
711.
                      //ID
712.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 S;</pre>
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
713.
714
                      //EX
715.
    alu sel<=`ALU ADD;cal sel<=`CAL MULTU;cal ena<=1'b0;use overflow<=1'b0;
716.
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_8;mem_sel<=`EXT8_Z;</pre>
717.
                      //WB
718.
                      mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_MEM;</pre>
719.
                      hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
720.
                  end
721.
                  6'b100101: begin
                                     //1hu
722.
                      //FLOW
723.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<={`VIO
    LATION_REGFILE_HEAD,inst[20:16]};
724.
                      //IF
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
725.
726.
                      //ID
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 S;</pre>
728
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
729.
                      //EX
730.
    alu_sel<=`ALU_ADD;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT16_Z;</pre>
731.
732.
733.
                      mux Rdc sel<=`MUX RDC IR 20 16;mux Rd sel<=`MUX RD MEM;</pre>
734.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
735.
                  end
736.
                  6'b100000: begin
                                     //1b
                      //FLOW
737.
738.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<={`VIO
    LATION REGFILE HEAD, inst[20:16]};
739.
                      //IF
740.
                      mux_pc_sel<=`MUX_PC_NPC;</pre>
741.
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_EXT;ext_sel<=`EXT16_S;</pre>
743.
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
744.
745.
    alu_sel<=`ALU_ADD;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
746.
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_8;mem_sel<=`EXT8_S;</pre>
747.
                      mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_MEM;</pre>
748.
                      hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
749.
750.
751.
                  6'b100001: begin
                                     //1h
752.
                      //FLOW
```

```
753.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<={`VIO
    LATION_REGFILE_HEAD, inst[20:16]};
754.
755.
                     mux_pc_sel<=`MUX_PC_NPC;</pre>
756.
                     //ID
757.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 S;</pre>
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
758.
759.
                     //EX
760.
    alu sel<=`ALU ADD;cal sel<=`CAL MULTU;cal ena<=1'b0;use overflow<=1'b0;
761.
                     dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT16_S;</pre>
762.
                     //WB
763.
                     mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_MEM;</pre>
                     hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
764.
765.
                 end
766.
                  6'b101000: begin
                                     //sb
767.
                     //FLOW
768.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<=`VIOLATION_NON;
                     //IF
769.
770.
                     mux_pc_sel<=`MUX_PC_NPC;</pre>
771.
                     //ID
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb EXT;ext sel<=`EXT16 S;</pre>
773
                     cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
774.
                      //EX
   alu_sel<=`ALU_ADD;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                     dmem_w<=1'b1;dmem_width<=`RAM_WIDTH_8;mem_sel<=`EXT8_S;</pre>
776.
777.
                     mux Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_MEM;</pre>
778.
779.
                     hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
780.
                  end
                  6'b101001: begin
                                     //sh
781.
                     //FLOW
782.
783
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<=`VIOLATION_NON;
784.
                     //IF
785.
                     mux_pc_sel<=`MUX_PC_NPC;</pre>
786.
787.
   mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_EXT;ext_sel<=`EXT16_S;</pre>
788.
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
789.
790.
    alu_sel<=`ALU_ADD;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
791.
                     dmem_w<=1'b1;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT16_S;</pre>
792.
793.
                     mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_MEM;</pre>
                     hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
794.
795.
796.
                  6'b010000: begin
797.
                     case (inst[25:21])
798.
                         5'b10000: begin
                                            //eret
```

```
799.
                              //FLOW
800.
    raddr1<={`VIOLATION_CP0REG_HEAD,5'd14};raddr2<=`VIOLATION_NON;waddr<=`VIOLATION_N
801.
                              //IF
802.
                              mux_pc_sel<=`MUX_PC_EPC;</pre>
803.
                              //ID
804.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT5 Z;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b1;cp0_cause<=`EXC_BREAK;
805.
806.
807.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
808.
809.
810.
                              mux Rdc sel<=`MUX RDC IMM31;mux Rd sel<=`MUX RD Z;</pre>
811.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
812.
                          end
                          5'b00000: begin
813.
                                               //mfc0
814.
                              //FLOW
815.
    raddr1<={`VIOLATION_CP0REG_HEAD,inst[15:11]};raddr2<=`VIOLATION_NON;waddr<={`VIOL
    ATION_REGFILE_HEAD, inst[20:16]};
816.
                              //IF
817.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
818.
                              //ID
819.
    mux_ALUa_sel<=`MUX_ALUa_CP0;mux_ALUb_sel<=`MUX_ALUb_IMM0;ext_sel<=`EXT5_Z;</pre>
820.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;
821.
                              //FX
822.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
823.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
824.
                              //WB
825.
                              mux_Rdc_sel<=`MUX_RDC_IR_20_16;mux_Rd_sel<=`MUX_RD_Z;</pre>
826.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
827.
828.
                          5'b00100: begin
                                               //mtc0
829
                              //FLOW
830.
    raddr1<={`VIOLATION REGFILE HEAD,inst[20:16]};raddr2<=`VIOLATION NON;waddr<={`VIO
    LATION_CPOREG_HEAD,inst[15:11]};
831.
                              //IF
832.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
833.
                              //ID
834.
    mux_ALUa_sel<=`MUX_ALUa_IMM0;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
                              cp0 exception<=1'b0;cp0 eret<=1'b0;cp0 cause<=`EXC BREAK;</pre>
835.
                              //EX
836.
837
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
838.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
                              //WB
839.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
840.
841.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b1;
842.
                          end
                          default: begin
843.
                                             //do nothing
844.
                              //FLOW
```

```
845.
    raddr1<=`VIOLATION NON;raddr2<=`VIOLATION NON;waddr<=`VIOLATION NON;
846.
                              //IF
847.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
848.
                              //ID
849.
    mux ALUa sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
                              cp0 exception<=1'b0;cp0 eret<=1'b0;cp0 cause<=`EXC BREAK;</pre>
851.
                              //EX
852.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
853.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
854.
                              mux_Rdc_sel<=`MUX_RDC_IMM31;mux_Rd_sel<=`MUX_RD_Z;</pre>
855.
856.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
857.
                          end
858.
                      endcase
859.
                  end
                  6'b011100: begin
860.
861.
                      case (inst[5:0])
                          6'b000010: begin
                                              //mul
862.
863.
                              //FLOW
864.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<={`VIOLATION_REGFILE_HEAD,in
    st[20:16]};waddr<={`VIOLATION_REGFILE_HEAD,inst[15:11]};</pre>
865.
                              //IF
866.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
867
                              //ID
868.
    mux ALUa sel<=`MUX ALUa RS;mux ALUb sel<=`MUX ALUb RT;ext sel<=`EXT5 Z;</pre>
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
869.
870.
                              //EX
871.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULT;cal_ena<=1'b1;use_overflow<=1'b0;</pre>
872.
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
                              //WB
873.
874.
                              mux Rdc sel<=`MUX RDC IR 15 11;mux Rd sel<=`MUX RD LO;</pre>
875.
                              hi w<=1'b0;lo w<=1'b0;regfile w<=1'b1;cp0 w<=1'b0;
876
                          end
877.
                          6'b100000: begin
                                             //clz
878.
                              //FLOW
879.
    raddr1<={`VIOLATION_REGFILE_HEAD,inst[25:21]};raddr2<=`VIOLATION_NON;waddr<={`VIO
    LATION_REGFILE_HEAD, inst[15:11]};
880.
                              //IF
881.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
882.
                              //ID
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
884
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;
885.
                              //EX
886.
    alu_sel<=`ALU_CLZ;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
887.
888.
889.
                              mux_Rdc_sel<=`MUX_RDC_IR_15_11;mux_Rd_sel<=`MUX_RD_Z;</pre>
890.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b1;cp0_w<=1'b0;
891.
                          end
```

```
892.
                          default: begin
                                             //do nothing
                              //FLOW
893.
894.
    raddr1<=`VIOLATION_NON;raddr2<=`VIOLATION_NON;waddr<=`VIOLATION_NON;</pre>
895.
                              //IF
896.
                              mux_pc_sel<=`MUX_PC_NPC;</pre>
897.
                              //ID
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
899.
                              cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
900.
901.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
                              dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
902.
903.
904.
                              mux Rdc sel<=`MUX RDC IMM31;mux Rd sel<=`MUX RD Z;</pre>
905.
                              hi_w<=1'b0;lo_w<=1'b0;regfile_w<=1'b0;cp0_w<=1'b0;
906.
                          end
907.
                      endcase
908.
                  end
                  default: begin
909.
                                     //do nothing
910.
                      //FLOW
911.
    raddr1<=`VIOLATION_NON; raddr2<=`VIOLATION_NON; waddr<=`VIOLATION_NON;</pre>
912.
913.
                      mux pc sel<=`MUX PC NPC;</pre>
                      //ID
914.
915
    mux_ALUa_sel<=`MUX_ALUa_RS;mux_ALUb_sel<=`MUX_ALUb_RT;ext_sel<=`EXT5_Z;</pre>
916.
                      cp0_exception<=1'b0;cp0_eret<=1'b0;cp0_cause<=`EXC_BREAK;</pre>
917.
                      //EX
918.
    alu_sel<=`ALU_ADDU;cal_sel<=`CAL_MULTU;cal_ena<=1'b0;use_overflow<=1'b0;</pre>
919.
                      dmem_w<=1'b0;dmem_width<=`RAM_WIDTH_16;mem_sel<=`EXT8_Z;</pre>
920.
921.
                      mux Rdc sel<=`MUX RDC IMM31;mux Rd sel<=`MUX RD Z;</pre>
922.
                      hi w<=1'b0;lo w<=1'b0;regfile w<=1'b0;cp0 w<=1'b0;
923.
                  end
924
              endcase
925.
          end
926. endmodule
```

# 5) cp0.v

```
    include "define.vh"

2.
3. module CP0(
4.
       input clk,
5.
       input rst,
       input mtc0, //cpu instruction mtc0,high-active
6.
7.
       input [31:0] pc,
8.
9.
       input [4:0] waddr, //specifies CP0 reg to write
10.
       input [31:0] wdata, //data from GP reg to place CPO reg
11.
       input exception,
                          //instruction syscall,break,teq,high-active
12.
       input eret, //instruction eret, high-active
13.
       input [4:0] cause,
14.
15.
       input [4:0] raddr, //specifies CPO reg to read
```

```
16.
        output [31:0] rdata, //data from CPO reg for GP reg
17.
        output [31:0] status, //mask,low-active
18.
        output [31:0] exc_addr, //address for PC at the beginning of an exception
19.
        output [31:0] intr_addr //exception check
20.
        );
21.
22.
        reg [31:0] cp0_reg[31:0]; //regfiles
       wire [31:0] status_left,status_right;
23.
24.
       assign status_left=cp0_reg[12]<<5;</pre>
25.
       assign status_right=cp0_reg[12]>>5;
       assign status=cp0_reg[12];
26.
27.
       assign exc_addr=cp0_reg[14];
28.
       assign rdata=cp0_reg[raddr];
29.
30.
   timer_int=exception&&((cause[3:0]==`EXC_SYSCALL&&status[1]&&status[0])||(cause[3:
    0]==`EXC_BREAK&&status[2]&&status[0])||(cause[3:0]==`EXC_TEQ&&status[3]&&status[0]
31.
        assign intr addr=timer int?32'h00400004:pc;
32.
33.
        always@(posedge clk,posedge rst) begin
34.
           if(rst) begin
35.
               cp0_reg[0]<=32'b0;
36.
               cp0_reg[1]<=32'b0;</pre>
37.
               cp0_reg[2]<=32'b0;
38.
               cp0 reg[3]<=32'b0;
39.
               cp0_reg[4]<=32'b0;
40.
               cp0_reg[5]<=32'b0;
41.
               cp0_reg[6]<=32'b0;
42.
               cp0 reg[7]<=32'b0;
43.
               cp0_reg[8]<=32'b0;
44.
               cp0_reg[9]<=32'b0;
45.
               cp0_reg[10]<=32'b0;
46.
               cp0_reg[11]<=32'b0;</pre>
47.
               cp0_reg[12]<=32'h0000_000f;</pre>
                                                     //reg_status
48.
               cp0_reg[13]<=32'h0;</pre>
                                             //reg_cause
49.
               cp0 reg[14]<=32'h0;
                                            //reg_epc
50.
               cp0_reg[15]<=32'b0;</pre>
51.
               cp0_reg[16]<=32'b0;
52.
               cp0_reg[17]<=32'b0;</pre>
53.
               cp0_reg[18]<=32'b0;
54.
               cp0_reg[19]<=32'b0;</pre>
55.
               cp0_reg[20]<=32'b0;
               cp0_reg[21]<=32'b0;
56.
57.
               cp0_reg[22]<=32'b0;
58.
               cp0_reg[23]<=32'b0;</pre>
59.
               cp0_reg[24]<=32'b0;
60.
               cp0 reg[25]<=32'b0;
               cp0_reg[26]<=32'b0;
61.
               cp0_reg[27]<=32'b0;
62.
63.
               cp0_reg[28]<=32'b0;
64.
               cp0_reg[29]<=32'b0;
65.
               cp0_reg[30]<=32'b0;</pre>
66.
               cp0_reg[31]<=32'b0;</pre>
67.
68.
            else if(eret) begin
69.
               cp0_reg[12]<=status_right;</pre>
70.
            end
```

```
71.
            else if(exception) begin
72.
                case(cause[3:0])
                    `EXC_SYSCALL: if(status[1]&status[0]) begin //syscall
73.
74.
                       cp0_reg[12]<=status_left;</pre>
75.
                       cp0_reg[13][6:2]=cause;
76.
                       cp0_reg[14]<=pc-32'h4;
77.
                   end
78.
                    `EXC BREAK: if(status[2]&status[0]) begin //break
                       cp0_reg[12]<=status_left;</pre>
79.
80.
                       cp0_reg[13][6:2]=cause;
81.
                       cp0_reg[14]<=pc-32'h4;
82.
                   end
83.
                    `EXC_TEQ: if(status[3]&status[0]) begin //teq
84.
                       cp0_reg[12]<=status_left;</pre>
85.
                       cp0_reg[13][6:2]=cause;
86.
                       cp0_reg[14]<=pc-32'h4;
87.
                   end
88.
                   default: begin end
89.
               endcase
90.
           end
91.
            else if(mtc0) begin
92.
                cp0_reg[waddr]<=wdata;</pre>
93.
            end
94.
            else begin end
95.
        end
96. endmodule
```

## 6) cpu\_regfile.v

```
module regfile(
2.
        input clk, //posedge write-active
3.
        input rst, //active-high asynchronous
4.
        input we, //high:write low:read
5.
        input [31:0] raddr1,
        input [31:0] raddr2,
6.
7.
        output [31:0] rdata1,
8.
        output [31:0] rdata2,
9.
        input [31:0] waddr,
10.
        input [31:0] wdata,
11.
12.
       //for test_egg program out
13.
        output [31:0] reg_12,
14.
        output [31:0] reg_13,
15.
        output [31:0] reg_14
16.
        );
17.
        // (* DONT_TOUCH = "TRUE" *)
18.
        reg [31:0] array_reg[31:0]; //regfiles
19.
20.
       always @(posedge clk or posedge rst) begin
21.
22.
           if(rst) begin
23.
               array_reg[0]<=32'b0;
24.
               array_reg[1]<=32'b0;
25.
               array_reg[2]<=32'b0;
26.
               array_reg[3]<=32'b0;
27.
               array_reg[4]<=32'b0;
28.
               array_reg[5]<=32'b0;
29.
               array_reg[6]<=32'b0;
30.
               array_reg[7]<=32'b0;
```

```
31.
               array_reg[8]<=32'b0;
32.
               array_reg[9]<=32'b0;
33.
               array_reg[10]<=32'b0;
34.
               array_reg[11]<=32'b0;
               array_reg[12]<=32'b0;
35.
               array_reg[13]<=32'b0;
36.
37.
               array_reg[14]<=32'b0;
38.
               array_reg[15]<=32'b0;
39.
               array_reg[16]<=32'b0;
40.
               array_reg[17]<=32'b0;
41.
               array_reg[18]<=32'b0;
42.
               array_reg[19]<=32'b0;
43.
               array_reg[20]<=32'b0;
44.
               array_reg[21]<=32'b0;
45.
               array_reg[22]<=32'b0;
46.
               array_reg[23]<=32'b0;
47.
               array_reg[24]<=32'b0;
48.
               array_reg[25]<=32'b0;
49.
               array_reg[26]<=32'b0;
               array_reg[27]<=32'b0;
50.
51.
               array_reg[28]<=32'b0;
52.
               array_reg[29]<=32'b0;
53.
               array_reg[30]<=32'b0;
54.
               array_reg[31]<=32'b0;
55.
           end
           else if(we&&waddr) begin
                                        //cannot modify $0
56.
               array_reg[waddr]<=wdata;</pre>
57.
58.
           end
59.
       end
60.
61.
       assign rdata1=array_reg[raddr1];
62.
       assign rdata2=array_reg[raddr2];
63.
64.
       //for test_egg program out
65.
       assign reg_12=array_reg[12];
66.
       assign reg_13=array_reg[13];
       assign reg_14=array_reg[14];
68. endmodule
```

## 7) cpu\_top.v

```
`include "define.vh"
2.
3. module top_parts(
4.
       input clk, //posedge write-active
5.
                       //active-high asynchronous
       input reset,
       output [31:0] top_pc,
6.
7.
       output [31:0] top_ir,
8.
9.
       //for test_egg program out
10.
       output [31:0] reg_12,
       output [31:0] reg_13,
11.
12.
       output [31:0] reg 14
13.
       );
14.
       wire [1:0] cond0,cond1,cond2,cond3,cond4;
15.
16.
       wire [6:0] flow raddr1,flow raddr2,flow waddr1,flow waddr2,flow waddr3;
17.
18.
       wire [31:0] connect,npc_ext,regfile_Rs,cp0_EPC,cp0_intr_addr;
```

```
19.
       wire [31:0] if_NPC, if_IR;
20.
       wire [2:0] mux_pc_sel;
21.
       assign top_ir=if_IR;
22.
       instruction_fetch if_inst(
23.
24.
           .clk(clk), //posedge write-active
25.
           .reset(reset),
                            //active-high asynchronous
26.
           .connect(connect),
27.
           .npc_ext(npc_ext),
28.
           .regfile_Rs(regfile_Rs),
29.
           .cp0_EPC(cp0_EPC),
30.
           .cp0_intr_addr(cp0_intr_addr),
           .oNPC(if_NPC),
31.
32.
           .rPC(top_pc),
33.
           .rIR(if_IR),
34.
           .cond(cond0),
35.
           .mux_pc_sel(mux_pc_sel)
36.
       );
37.
38.
       wire hi_w,lo_w,cp0_w,regfile_w;
39.
       wire [4:0] regfile_Rdc;wire [31:0] regfile_Rd,Rd_out_for_LO;
40.
       wire [31:0] id_ALUa,id_ALUb,id_Rt,id_IR,ext_out;
41.
       assign npc_ext = ext_out+if_NPC;
42.
43.
       instruction_decode id_inst(
44.
           .clk(clk),
45.
           .reset(reset),
46.
           .if_IR(if_IR),
47.
           .if_NPC(if_NPC),
48.
           .regfile_Rdc(regfile_Rdc), //also cp0
49.
           .regfile_Rd(regfile_Rd),
                                       //also cp0
50.
           .Rd_out_for_LO(Rd_out_for_LO),
51.
           .rALUa(id_ALUa),
52.
           .rALUb(id_ALUb),
53.
           .rRt(id_Rt),
           .rIR(id_IR),
54.
55.
           .cp0 EPC(cp0 EPC),
56.
           .cp0_intr_addr(cp0_intr_addr),
57.
           .ext_out(ext_out),
58.
           .connect(connect),
59.
           .regfile_Rs(regfile_Rs),
           .regfile_Rt(),
60.
61.
           .cond(cond1),
62.
           .mux_pc_sel(mux_pc_sel),
63.
           .hi_w(hi_w),
64.
           .lo_w(lo_w),
65.
           .regfile_w(regfile_w),
           .cp0 w(cp0 w),
66.
67.
           .flow raddr1(flow raddr1),
68.
           .flow_raddr2(flow_raddr2),
69.
70.
           //for test_egg program out
71.
           .reg_12(reg_12),
72.
           .reg_13(reg_13),
73.
           .reg_14(reg_14)
74.
       );
75.
76.
       wire [31:0] ex_HI,ex_LO,ex_Z,ex_Rt,ex_IR;
```

```
77.
        wire mult_div_stall,cal_finish,overflow_stall;
78.
79.
        execute ex_inst(
80.
           .clk(clk),
81.
           .reset(reset),
82.
            .alua(id_ALUa),
83.
            .alub(id_ALUb),
84.
            .id Rt(id Rt),
85.
            .id_IR(id_IR),
86.
           .rHI(ex_HI),
87.
           .rL0(ex_L0),
88.
           .rZ(ex_Z),
89.
            .rRt(ex_Rt),
90.
            .rIR(ex_IR),
91.
            .cond(cond2),
92.
            .mult_div_stall(mult_div_stall),
                                              //cause controller to stall 32 periods
93.
            .cal_finish(cal_finish),
94.
            .overflow_stall(overflow_stall),
95.
            .flow_waddr(flow_waddr1)
96.
       );
97.
98.
        wire [31:0] me_HI,me_LO,me_Z,me_MEM,me_IR;
99.
100.
          memory_access me_inst(
101.
            .clk(clk),
102.
             .reset(reset),
103.
              .ex_HI(ex_HI),
104.
              .ex_L0(ex_L0),
105.
              .ex_Z(ex_Z),
106.
              .ex_Rt(ex_Rt),
107.
              .ex_IR(ex_IR),
108.
             .rHI(me_HI),
109.
             .rLO(me_LO),
110.
             .rZ(me_Z),
111.
              .rMEM(me_MEM),
112.
              .rIR(me_IR),
113.
              .cond(cond3),
114.
              .flow_waddr(flow_waddr2)
115.
         );
116.
         write_back wb_inst(
117.
118.
             .clk(clk),
119.
              .reset(reset),
120.
              .me_HI(me_HI),
121.
              .me_LO(me_LO),
122.
              .me_Z(me_Z),
123.
             .me_MEM(me_MEM),
124.
             .me IR(me IR),
125.
             .mux_Rdc_out(regfile_Rdc),
126.
              .mux_Rd_out(regfile_Rd),
127.
              .Rd_out_for_LO(Rd_out_for_LO),
128.
              .cond(cond4),
129.
              .hi_w(hi_w),
130.
              .lo_w(lo_w),
131.
              .cp0_w(cp0_w),
132.
              .regfile_w(regfile_w),
133.
              .flow_waddr(flow_waddr3)
134.
          );
```

```
135.
136.
        flow_control flow_control_inst(
137.
            .clk(clk),.reset(reset),
138.
            .raddr1(flow_raddr1),.raddr2(flow_raddr2),.waddr1(flow_waddr1),.waddr2(
   flow_waddr2),.waddr3(flow_waddr3),
            .mult_div_stall(mult_div_stall),.mult_div_over(cal_finish),.overflow_st
139.
   all(overflow_stall),
140.
            /*----*/
141.
            .cond0(cond0),.cond1(cond1),.cond2(cond2),.cond3(cond3),.cond4(cond4)
142.
        );
143. endmodule
```

#### 8) DIV.v

```
module DIV(
       input [31:0] dividend,
2.
       input [31:0] divisor,
3.
4.
       input start,
5.
       input clock,
6.
       input reset,
                      //active-high
7.
       output [31:0] q,
8.
       output [31:0] r,
9.
       output reg busy
10.
       );
11.
       reg sign_dnd,sign_vsr;
12.
13.
       wire [31:0] udividend, udivisor;
14.
       wire [31:0] uq,ur;
15.
       assign udividend=dividend[31]?(~dividend+1'b1):dividend;
16.
       assign udivisor=divisor[31]?(~divisor+1'b1):divisor;
17.
       assign q=(sign_dnd^sign_vsr)?(~uq+1'b1):uq;
       assign r=sign_dnd?(~ur+1'b1):ur;
18.
19.
20.
       reg [5:0] cnt;
       reg [32:0] inner_sr;
21.
22.
       reg [31:0] rmdr; //remainder
       reg [31:0] qtnt;
23.
                            //quotient
24.
       reg sign;
25.
       wire [32:0] inner_complement_sr;
26.
       assign inner_complement_sr=~inner_sr+1'b1;
27.
28.
       wire [32:0] add;
29.
       assign add={rmdr,qtnt[31]}+(sign?inner_complement sr:inner_sr);
30.
31.
       assign ur=rmdr;
32.
       assign uq=qtnt;
33.
       always@(posedge(clock) or posedge(reset)) begin
34.
35.
           if(reset==1) begin
36.
               cnt<=0;
37.
               busy<=0;
38.
               rmdr<=0;
39.
               qtnt<=0;
40.
               inner sr<=0;</pre>
41.
               sign<=0;</pre>
42.
43.
               sign dnd<=0;
44.
               sign_vsr<=0;</pre>
45.
           end
```

```
46.
            else begin
47.
                if(start) begin
48.
                     rmdr<=0;
49.
                     qtnt<=udividend;</pre>
                     inner_sr<={1'b0,udivisor};</pre>
50.
51.
                     busy<=1;</pre>
52.
                     cnt<=1;</pre>
53.
                     sign<=1;</pre>
54.
55.
                     sign_dnd<=dividend[31];</pre>
56.
                     sign_vsr<=divisor[31];</pre>
57.
                end
58.
                else if(busy) begin
59.
                     case(cnt)
60.
    1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30,
    31: begin
61.
                             {rmdr,qtnt}<={add[31:0],qtnt[30:0],~add[32]};
                             sign<=~add[32];</pre>
62.
63.
                             cnt<=cnt+1;</pre>
64.
                         end
65.
                         32: begin
    {rmdr,qtnt} < = {add[31:0],qtnt[30:0],~add[32]} + (add[32]?{inner\_sr[31:0],32'b0}:64'b)
67.
                             sign<=~add[32];</pre>
68.
                             cnt<=cnt+1;</pre>
69
                             busy<=0;
70.
                         end
71.
                         default: begin end
72.
                     endcase
73.
                 end
74.
            end
75.
        end
76. endmodule
```

#### 9) DIVU.v

```
    module DIVU(

2.
       input [31:0] dividend,
3.
       input [31:0] divisor,
4.
       input start,
       input clock,
6.
       input reset,
                      //active-high
7.
       output [31:0] q,
8.
       output [31:0] r,
9.
       output reg busy
10.
       );
11.
12.
       reg [5:0] cnt;
13.
       reg [32:0] inner_sr;
14.
       reg [31:0] rmdr;
                         //remainder
15.
       reg [31:0] qtnt;
                           //quotient
16.
       reg sign;
17.
18.
       wire [32:0] inner_complement_sr;
19.
       assign inner_complement_sr=~inner_sr+1'b1;
20.
       wire [32:0] add;
21.
       assign add={rmdr,qtnt[31]}+(sign?inner_complement_sr:inner_sr);
```

```
22.
23.
                           assign r=rmdr;
24.
                           assign q=qtnt;
25.
                           always@(posedge(clock) or posedge(reset)) begin
26.
27.
                                         if(reset==1) begin
                                                      cnt<=0;
28.
29.
                                                      busy<=0;
30.
                                                      rmdr<=0;
31.
                                                     qtnt<=0;
32.
                                                     inner_sr<=0;</pre>
33.
                                                     sign<=0;
34.
                                        end
35.
                                        else begin
36.
                                                    if(start) begin
37.
                                                                  rmdr<=0;
38.
                                                                   qtnt<=dividend;</pre>
                                                                   inner_sr<={1'b0,divisor};</pre>
39.
40.
                                                                   busy<=1;
41.
                                                                   cnt<=1;</pre>
42.
                                                                   sign<=1;</pre>
43.
                                                      end
                                                      else if(busy) begin
44.
45.
                                                                   case(cnt)
46.
              1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30,
              31: begin
47.
                                                                                              {rmdr,qtnt}<={add[31:0],qtnt[30:0],~add[32]};
48.
                                                                                              sign<=~add[32];</pre>
49.
                                                                                              cnt<=cnt+1;</pre>
50.
                                                                                end
51.
                                                                                32: begin
52.
              {\rm rmdr,qtnt} <= {\rm add[31:0],qtnt[30:0],\sim add[32]} + {\rm (add[32],qtnt_sr[31:0],32'b0}:64'b) = {\rm (add[31:0],qtnt_sr[31:0],32'b0}:64'b) = {\rm (add[31:0],qtnt_sr[30:0],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],add[32],ad
              0);
53.
                                                                                              sign<=~add[32];</pre>
54.
                                                                                              cnt<=cnt+1;</pre>
55.
                                                                                              busy<=0;
56.
57.
                                                                                default: begin end
58.
                                                                   endcase
59.
                                                      end
                                         end
60.
61.
                            end
62. endmodule
```

## 10) extend.v

```
    include "define.vh"

2.
3. module ext(
       input [2:0] ext_switch,
4.
5.
       input [4:0] iData len5,
6.
7.
       input [7:0] iData_len8,
       input [15:0] iData_len16,
8.
9.
       input [31:0] iData len32,
10.
       output reg [31:0] oData
11.);
```

```
12.
13. always @(*) begin
       case (ext_switch)
           `EXT5_Z: oData<={27'b0,iData_len5};</pre>
15.
16.
           `EXT16_SL2_S:
   oData=iData_len16[15]?{14'h3fff,iData_len16,2'b0}:{14'b0,iData_len16,2'b0};
17.
           `EXT16_Z: oData<={16'b0,iData_len16};
           `EXT16_S: oData<={{16{iData_len16[15]}},iData_len16};
18.
           `EXT8_Z: oData<={24'b0,iData_len8};</pre>
19.
20.
           `EXT8_S: oData<={{24{iData_len8[7]}},iData_len8};
21.
           `EXT32_NON: oData<=iData_len32;
22.
           default: oData<=32'b0;</pre>
23.
       endcase
24. end
25. endmodule
```

#### 11) flow control.v

30.

end

```
    include "define.vh"

2.
3. module flow_control(
4.
       input clk, input reset,
5.
       input [6:0] raddr1,input [6:0] raddr2,input [6:0] waddr1,input [6:0]
    waddr2,input [6:0] waddr3,
       input mult div stall, input mult div over, input overflow stall,
6.
7.
       /*----*/
8.
       output [1:0] cond0,output [1:0] cond1,output [1:0] cond2,output [1:0]
    cond3,output [1:0] cond4
10.
       );
11.
12.
       reg [1:0] cond[0:4];
13.
       assign cond0=cond[0];
14.
      assign cond1=cond[1];
       assign cond2=cond[2];
15.
       assign cond3=cond[3];
16.
17.
       assign cond4=cond[4];
18.
19.
       reg [1:0] state,nextstate;reg [4:0] cnt;
20.
    violation1=(waddr1!=`VIOLATION_NON)&&(raddr1==waddr1||raddr2==waddr1||(waddr1==`V
    IOLATION_HILO&&(raddr1==`VIOLATION_HI||raddr1==`VIOLATION_LO||raddr2==`VIOLATION_
    HI | raddr2==`VIOLATION LO)));
21.
    violation2=(waddr2!=`VIOLATION NON)&&(raddr1==waddr2||raddr2==waddr2||(waddr2==`V
    IOLATION HILO&&(raddr1==`VIOLATION HI||raddr1==`VIOLATION LO||raddr2==`VIOLATION
    HI | raddr2==`VIOLATION LO)));
22.
    violation3=(waddr3!=`VIOLATION_NON)&&(raddr1==waddr3||raddr2==waddr3||(waddr3==`V
    IOLATION HILO&&(raddr1==`VIOLATION HI||raddr1==`VIOLATION LO||raddr2==`VIOLATION
    HI | raddr2==`VIOLATION_LO)));
23.
       wire violation=violation1|violation2|violation3;
24.
25.
       always @(posedge clk or posedge reset) begin
26.
           if(reset)
27.
               state<=`FLOW_NORMAL;</pre>
28.
29.
               state<=nextstate;</pre>
```

```
31.
32.
        always @(*) begin
33.
            case (state)
                `FLOW_NORMAL: begin
34.
35.
                     if (overflow_stall) begin
36.
                         if (violation) begin
                             cond[0]<=`PARTS_COND_FLOW; //IF</pre>
37.
                             cond[1]<=`PARTS_COND_ZERO;</pre>
38.
                             cond[2]<=`PARTS_COND_ZERO;</pre>
39.
                                                             //FX
                             cond[3]<=`PARTS_COND_FLOW;</pre>
40.
                                                             //ME
41.
                             cond[4]<=`PARTS_COND_FLOW;</pre>
42.
                             nextstate<=`FLOW_NORMAL;</pre>
43.
                         end else begin
                             cond[0]<=`PARTS_COND_FLOW; //IF</pre>
44.
45.
                             cond[1]<=`PARTS_COND_FLOW;</pre>
                             cond[2]<=`PARTS_COND_ZERO; //EX
46.
                             cond[3]<=`PARTS_COND_FLOW; //ME</pre>
47.
48.
                             cond[4]<=`PARTS_COND_FLOW; //WB
49.
                             nextstate<=`FLOW NORMAL;</pre>
50.
                         end
51.
                     end
52.
                     else if (!mult_div_over&mult_div_stall) begin
53.
                         cond[0]<=`PARTS_COND_STALL; //IF</pre>
                         cond[1]<=`PARTS_COND_STALL; //ID</pre>
54.
55.
                         cond[2]<=`PARTS_COND_STALL; //EX</pre>
                         cond[3]<=`PARTS COND STALL; //ME</pre>
56.
                         cond[4]<=`PARTS_COND_STALL; //WB</pre>
57.
                         nextstate<=`FLOW_MULDIV;</pre>
58.
59.
                     end
60.
                     else if (violation) begin
                         cond[0]<=`PARTS_COND_STALL; //IF</pre>
61.
                         cond[1]<=`PARTS_COND_ZERO; //ID</pre>
62.
63.
                         cond[2]<=`PARTS_COND_FLOW; //EX
64.
                         cond[3]<=`PARTS_COND_FLOW; //ME</pre>
65.
                         cond[4]<=`PARTS_COND_FLOW; //WB</pre>
66.
                         nextstate<=`FLOW_NORMAL;</pre>
67.
                     end else begin
                         cond[0]<=`PARTS_COND_FLOW; //IF</pre>
68.
69.
                         cond[1]<=`PARTS_COND_FLOW; //ID</pre>
70.
                         cond[2]<=`PARTS_COND_FLOW;</pre>
71.
                         cond[3]<=`PARTS_COND_FLOW; //ME</pre>
                         cond[4]<=`PARTS_COND_FLOW; //WB</pre>
72.
                         nextstate<=`FLOW_NORMAL;</pre>
73.
74.
                     end
75.
                 end
                 `FLOW_MULDIV: begin
76.
77.
                     if (mult_div_over) begin
78.
                         if (violation) begin
79.
                             cond[0]<=`PARTS_COND_STALL; //IF</pre>
                             cond[1]<=`PARTS_COND_ZERO; //ID</pre>
80.
81.
                             cond[2]<=`PARTS_COND_FLOW; //EX</pre>
82.
                             cond[3]<=`PARTS_COND_FLOW;</pre>
                             cond[4]<=`PARTS_COND_FLOW; //WB</pre>
83.
84.
                             nextstate<=`FLOW_NORMAL;</pre>
85.
                         end else begin
                             cond[0]<=`PARTS_COND_FLOW; //IF</pre>
86.
                             cond[1]<=`PARTS_COND_FLOW; //ID</pre>
87.
88.
                             cond[2]<=`PARTS_COND_FLOW; //EX</pre>
```

```
89.
                              cond[3]<=`PARTS_COND_FLOW; //ME</pre>
90.
                              cond[4]<=`PARTS_COND_FLOW; //WB</pre>
91.
                              nextstate<=`FLOW_NORMAL;</pre>
92.
                         end
93.
                     end else begin
94.
                         cond[0]<=`PARTS_COND_STALL; //IF</pre>
95.
                         cond[1]<=`PARTS_COND_STALL; //ID</pre>
                         cond[2]<=`PARTS_COND_STALL; //EX</pre>
96.
97.
                         cond[3]<=`PARTS_COND_STALL; //ME</pre>
98.
                         cond[4]<=`PARTS_COND_STALL; //WB</pre>
99.
                         nextstate<=`FLOW_MULDIV;</pre>
100.
                       end
                   end
101.
102.
                   default: begin
103.
                        cond[0]<=`PARTS_COND_FLOW; //IF</pre>
104.
                        cond[1]<=`PARTS_COND_FLOW; //ID</pre>
105.
                        cond[2]<=`PARTS_COND_FLOW; //EX</pre>
106.
                        cond[3]<=`PARTS_COND_FLOW; //ME</pre>
                        cond[4]<=`PARTS_COND_FLOW; //WB</pre>
107.
                       nextstate<=`FLOW_NORMAL;</pre>
108.
109.
                   end
110.
               endcase
111.
           end
112. endmodule
```

#### 12) MULT.v

```
module MULT(
2.
        input clk,
3.
                        //active high
        input reset,
4.
        input start,
        input [31:0] a, //multiplicand
5.
        input [31:0] b, //multiplier
6.
7.
        output [63:0] z,
8.
        output reg busy
9.
        );
10.
11.
        reg [5:0] cnt;
        reg [32:0] multa, multb;
12.
13.
        reg [32:0] multpart;
14.
        reg shiftr;
15.
        wire [32:0] add;
16.
        wire [32:0] complementa;
17.
18.
        assign complementa=~multa+1'b1;
19.
20.
        assign z={multpart,multb[32:2]};
21.
    add=multpart+(multb[1]==1?(multb[0]==1?33'b0:complementa):(multb[0]==1?multa:33'b
22.
        always@(posedge clk or posedge reset)
23.
        begin
24.
           if(reset) begin
25.
               cnt<=0;
                multa<=0;
26.
27.
                multb<=0;</pre>
28.
                multpart<=0;</pre>
29.
                busy<=0;</pre>
30.
            end
```

```
31.
            else begin
32.
                if(start) begin
33.
                    cnt<=1;
34.
                    multa<={a[31],a};</pre>
                    multb<={b,1'b0};
35.
36.
                    multpart<=0;</pre>
37.
                    busy<=1;
38.
                end else if(busy) begin
39.
                    case(cnt)
40.
    1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30,
    31: begin
41.
                             {multpart,multb,shiftr}<={add[32],add,multb};</pre>
42.
                             cnt<=cnt+1;</pre>
43.
                        end
44.
                        32: begin
45.
                             {multpart,multb}<={add,multb};</pre>
46.
                             cnt<=cnt+1;</pre>
47.
                             busy<=0;
48.
                        end
49.
                        default: begin end
50.
                    endcase
51.
                end
52.
            end
53.
        end
54. endmodule
```

## 13) MULTU.v

```
module MULTU(
2.
        input clk,
        input reset,
                        //active high
3.
4.
        input start,
5.
        input [31:0] a, //multiplicand
6.
        input [31:0] b, //multiplier
7.
        output [63:0] z,
8.
        output reg busy
9.
10.
11.
        reg [5:0] cnt;
12.
        reg [31:0] multa, multb;
13.
        reg [31:0] multpart;
14.
        reg shiftr;
        wire cf;
15.
        wire [31:0] add;
16.
17.
        assign z={multpart,multb};
18.
        assign {cf,add}={1'b0,multpart}+{1'b0,(multb[0]?multa:32'b0)};
19.
20.
        always@(posedge clk or posedge reset)
21.
        begin
22.
            if(reset) begin
23.
                cnt<=0;</pre>
24.
                multa<=0;
25.
                multb<=0;</pre>
26.
                multpart<=0;</pre>
27.
                busy<=0;</pre>
28.
29.
            else begin
30.
                if(start) begin
```

```
31.
                     cnt<=1;</pre>
32.
                     multa<=a;</pre>
33.
                     multb<=b;</pre>
34.
                     multpart<=0;</pre>
35.
                     busy<=1;</pre>
36.
                 end else if(busy) begin
37.
                     case(cnt)
    1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30,
    31: begin
39.
                              {multpart,multb,shiftr}<={cf,add,multb};</pre>
40.
                              cnt<=cnt+1;</pre>
41.
                         end
42.
                         32: begin
43.
                              {multpart,multb,shiftr}<={cf,add,multb};</pre>
44.
                              cnt<=cnt+1;</pre>
45.
                              busy<=0;
46.
                         end
47.
                         default: begin end
48.
                     endcase
49.
                 end
50.
            end
        end
51.
52. endmodule
```

#### 14) mux.v

```
1. module mux_len32_sel8(
2.
        input [2:0] sel,
3.
        input [31:0] iData_1,
4.
        input [31:0] iData_2,
5.
        input [31:0] iData_3,
        input [31:0] iData_4,
6.
7.
        input [31:0] iData_5,
8.
        input [31:0] iData 6,
9.
        input [31:0] iData_7,
10.
        input [31:0] iData_8,
11.
        output reg [31:0] oData
12.
        );
13.
14.
        //reg oData; //wire in implementation
15.
       always @(*) begin
16.
17.
           case(sel)
               3'b000: oData<=iData_1;</pre>
18.
19.
                3'b001: oData<=iData_2;
20.
               3'b010: oData<=iData 3;
               3'b011: oData<=iData_4;</pre>
21.
22.
               3'b100: oData<=iData_5;</pre>
23.
               3'b101: oData<=iData_6;
24.
               3'b110: oData<=iData_7;</pre>
25.
                3'b111: oData<=iData_8;</pre>
26.
                default: begin end
27.
            endcase
28.
        end
29. endmodule
30.
31.
32. module mux_len32_sel4(
```

```
33.
       input [1:0] sel,
34.
       input [31:0] iData_1,
35.
       input [31:0] iData_2,
36.
       input [31:0] iData_3,
       input [31:0] iData_4,
37.
38.
       output reg [31:0] oData
39.
40.
41.
       //reg oData; //wire in implementation
42.
43.
       always @(*) begin
          case(sel)
44.
45.
              2'b00: oData<=iData_1;
               2'b01: oData<=iData_2;
46.
47.
               2'b10: oData<=iData_3;
48.
              2'b11: oData<=iData 4;
49.
               default: begin end
50.
           endcase
51.
       end
52. endmodule
53.
54. // module mux_len32_sel2(
55. //
          input sel,
          input [31:0] iData_1,
56. //
57. //
          input [31:0] iData_2,
58. //
          output reg [31:0] oData
59. //
60.
61. //
          //reg oData; //wire in implementation
62.
63. //
          always @(*) begin
64. //
              case(sel)
65. //
                 1'b0: oData<=iData_1;
66. //
                 1'b1: oData<=iData_2;</pre>
67. //
                  default: begin end
68. //
              endcase
69. //
70. // endmodule
71.
72.
73. module mux_len5_sel4(
74.
       input [1:0] sel,
75.
       input [4:0] iData_1,
76.
       input [4:0] iData_2,
       input [4:0] iData_3,
77.
78.
       input [4:0] iData_4,
79.
       output reg [4:0] oData
80.
       );
81.
82.
       //reg oData; //wire in implementation
83.
84.
       always @(*) begin
85.
           case(sel)
86.
              2'b00: oData<=iData_1;</pre>
87.
               2'b01: oData<=iData_2;
88.
              2'b10: oData<=iData_3;
               2'b11: oData<=iData_4;
89.
90.
               default: begin end
```

```
91. endcase
92. end
93. endmodule
```

### 15) parts.v

```
    include "define.vh"

2.
3. module instruction_fetch(
       input clk, //posedge write-active
5.
       input reset, //active-high asynchronous
6.
7.
       input [31:0] connect,
8.
       input [31:0] npc_ext,
9.
       input [31:0] regfile_Rs,
10.
       input [31:0] cp0_EPC,
11.
       input [31:0] cp0_intr_addr,
12.
13.
       output [31:0] oNPC,
14.
       output reg [31:0] rPC,
15.
       output reg [31:0] rIR,
16.
17.
       //control signal
18.
       input [1:0] cond,
19.
       input [2:0] mux_pc_sel
20.
       );
21.
       wire [31:0] imem_out,mux_pc_out;
22.
23.
       assign oNPC=rPC+32'h4;
24.
25.
       mux_len32_sel8 mux_Pc(
          .sel(mux_pc_sel),
26.
          .iData_1(npc_ext),
27.
28.
          .iData_2(regfile_Rs),
29.
          .iData 3(cp0 intr addr),
30.
          .iData_4(cp0_EPC),
          .iData_5(connect),
31.
32.
           .iData_6(oNPC),
33.
          .oData(mux_pc_out)
34.
      );
       // ram imem(
35.
36.
       // .clk(clk), //posedge read/write-active
37.
      //
            .wena(1'b0), //high:write low:read
       //
            .width(`RAM_WIDTH_32), //0:word,1:hword,2:byte
38.
39.
       //
             .addr(rPC),
40.
       //
              .data in(32'b0), //use zero side
       //
41.
              .data_out(imem_out) //use zero side
42.
       // );
43.
       wire [31:0] imem_addr=(rPC-32'h00400000)>>2;
44.
       imem imem_inst(
45.
           .a(imem_addr[10:0]),
46.
           .spo(imem_out)
47.
       );
48.
49.
       always @(posedge clk or posedge reset) begin
                                                       //execute
50.
          if (reset) begin
51.
              rPC<=`PC ADDR INIT;
52.
           end else begin
53.
              case (cond)
```

```
54.
                   `PARTS_COND_FLOW: rPC<=mux_pc_out;
55.
                   `PARTS_COND_STALL: rPC<=rPC;
                   `PARTS_COND_ZERO: rPC<=`PC_ADDR_INIT;
56.
57.
                  default: begin end
58.
               endcase
59.
           end
60.
       end
61.
       always @(negedge clk or posedge reset) begin
62.
                                                        //flow
63.
           if (reset) begin
64.
               rIR<=`IR_NON;
           end else begin
65.
66.
               case (cond)
                   `PARTS_COND_FLOW: rIR<=imem_out;
67.
68.
                   `PARTS_COND_STALL: rIR<=rIR;
69.
                   `PARTS_COND_ZERO: rIR<=`IR_NON;
70.
                  default: begin end
71.
               endcase
72.
           end
73.
       end
74.
75. endmodule
76.
77. module instruction_decode(
78.
       input clk,
79.
       input reset,
80.
81.
       input [31:0] if_IR, //to read
82.
       input [31:0] if_NPC,
83.
       input [4:0] regfile Rdc,
                                   //also cp0
84.
       input [31:0] regfile_Rd,
                                   //also cp0,hi,lo
       input [31:0] Rd_out_for_LO, //add for lo *only when hi also write
85.
86.
87.
       output reg [31:0] rALUa,
       output reg [31:0] rALUb,
88.
       output reg [31:0] rRt,
89.
90.
       output reg [31:0] rIR,
91.
       output [31:0] cp0_EPC,
92.
       output [31:0] cp0_intr_addr,
93.
       output [31:0] ext_out,
       output [31:0] connect,
94.
95.
       output [31:0] regfile_Rs,
96.
       output [31:0] regfile_Rt,
97.
98.
       //control signal
99.
       input [1:0] cond,
100.
         output [2:0] mux_pc_sel,
101.
         input hi w,
102.
         input lo_w,
103.
         input regfile_w,
104.
         input cp0_w,
         output [6:0] flow_raddr1,
105.
106.
         output [6:0] flow_raddr2,
107.
108.
         //for test_egg program out
109.
         output [31:0] reg_12,
110.
         output [31:0] reg_13,
111.
         output [31:0] reg_14
```

```
112.
         );
113.
114.
         assign connect={if_NPC[31:28],if_IR[25:0],2'b0};
115.
116.
         reg [31:0] rHI,rLO;
117.
118.
         wire mux_lo_sel,mux_hi_sel;
119.
         wire [31:0] cal_lo_out,cal_hi_out,mux_lo_out,mux_hi_out;
120.
         wire [31:0] alua,alub;
121.
         wire [31:0] cp0_out; wire [4:0] cp0_cause;
122.
123.
         wire [2:0] mux_ALUa_sel;wire [1:0] mux_ALUb_sel;wire [2:0] ext_sel;
124.
         wire cp0_eret,cp0_exception;
125.
126.
         wire judge_beq,judge_bgez;
127.
         assign judge_beq=(regfile_Rs==regfile_Rt);
128.
         assign judge_bgez=(regfile_Rs[31]==1'b0);
129.
        controller controller id(
130.
131.
             .inst(if_IR),
132.
             .judge_beq(judge_beq), //judge BEQ BNE condition to jump
133.
             .judge_bgez(judge_bgez), //judge BGEZ condition to jump
134.
            /*----*/
135.
136.
            .raddr1(flow_raddr1),.raddr2(flow_raddr2),
137.
            /*----*/
138.
            //ID
139.
             .mux_pc_sel(mux_pc_sel),
140.
             .mux_ALUa_sel(mux_ALUa_sel),.mux_ALUb_sel(mux_ALUb_sel),.ext_sel(ext_se
   1),
141.
             .cp0_exception(cp0_exception),.cp0_eret(cp0_eret),.cp0_cause(cp0_cause)
142.
         );
143.
144.
         mux_len32_sel8 mux_ALUa(
145.
            .sel(mux_ALUa_sel),
             .iData_1(rHI),
146.
147.
             .iData 2(rLO),
148.
            .iData_3(if_NPC),
149.
            .iData_4(regfile_Rs),
150.
            .iData_5(ext_out),
151.
            .iData_6(cp0_out),
152.
            .iData_7(32'b0),
153.
             .oData(alua)
154.
         );
155.
         mux_len32_sel4 mux_ALUb(
156.
            .sel(mux_ALUb_sel),
157.
            .iData_1(32'd0),
            .iData 2(regfile Rt),
158.
159.
            .iData_3(ext_out),
160.
             .oData(alub)
161.
         );
162.
         ext ext id(
163.
            .ext_switch(ext_sel),
164.
            .iData_len5(if_IR[10:6]),
165.
            .iData_len8(),
166.
            .iData_len16(if_IR[15:0]),
             .iData_len32(),
167.
168.
             .oData(ext_out)
```

```
169.
         );
170.
171.
172.
         regfile cpu_ref(
173.
             .clk(clk), //posedge write-active
             .rst(reset), //active-high asynchronous
174.
175.
             .we(regfile_w), //high:write low:read
             .raddr1({27'b0,if_IR[25:21]}),
176.
             .raddr2({27'b0,if_IR[20:16]}),
177.
178.
             .rdata1(regfile_Rs),
179.
             .rdata2(regfile_Rt),
180.
             .waddr({27'b0,regfile_Rdc}),
181.
             .wdata(regfile_Rd),
182.
183.
             //for test_egg program out
184.
             .reg_12(reg_12),
185.
             .reg_13(reg_13),
186.
             .reg_14(reg_14)
187.
         );
188.
         CP0 cp0_inst(
189.
             .clk(clk),
190.
             .rst(reset),
191.
             .mtc0(cp0_w), //cpu instruction mtc0,high-active
192.
             .pc(if_NPC),
193.
             .waddr(regfile_Rdc), //specifies CP0 reg to write
194.
             .wdata(regfile Rd), //data from GP reg to place CP0 reg
195.
             .exception(cp0_exception&&(cond==`PARTS_COND_FLOW)),
                                                                      //instruction
   syscall, break, teq, high-active
             .eret(cp0_eret&&(cond==`PARTS_COND_FLOW)), //instruction eret,high-
196.
   active
197.
             .cause(cp0_cause),
198.
             .raddr(if_IR[15:11]), //specifies CP0 reg to read
199.
             .rdata(cp0_out),
                                 //data from CP0 reg for GP reg
200.
             .exc_addr(cp0_EPC), //address for PC at the beginning of an exception
201.
             .intr_addr(cp0_intr_addr)
202.
         );
203.
204.
         always @(posedge clk or posedge reset) begin
                                                          //execute
205.
             if (reset) begin
206.
                 rALUa<=32'b0;
207.
                 rALUb<=32'b0;
208.
                 rRt<=32'b0;
209.
                 rHI<=32'b0;
210.
                 rL0<=32'b0;
211.
             end else begin
212.
                 case (cond)
                     `PARTS_COND_FLOW: begin
213.
                        rALUa<=alua;
214.
215.
                        rALUb<=alub;
216.
                         rRt<=regfile_Rt;
217.
                     `PARTS_COND_STALL: begin
218.
219.
                        rALUa<=rALUa;
220.
                        rALUb<=rALUb;
221.
                        rRt<=rRt;
222.
                     end
223.
                     `PARTS_COND_ZERO: begin
224.
                        rALUa<=32'b0;
```

```
225.
                         rALUb<=32'b0;
226.
                         rRt<=32'b0;
227.
                     end
228.
                     default: begin end
229.
                 endcase
230.
                 rHI<=hi_w?regfile_Rd:rHI;
231.
                 rLO<=lo_w?(hi_w?Rd_out_for_LO:regfile_Rd):rLO;
232.
             end
233.
         end
234.
235.
         always @(negedge clk or posedge reset) begin
236.
             if (reset) begin
237.
                 rIR<=`IR_NON;
             end else begin
238.
239.
                 case (cond)
240.
                     `PARTS_COND_FLOW: rIR<=if_IR;
241.
                     `PARTS_COND_STALL: rIR<=rIR;
                     `PARTS_COND_ZERO: rIR<=`IR_NON;</pre>
242.
243.
                     default: begin end
244.
                 endcase
245.
             end
246.
          end
247. endmodule
248.
249. module execute(
250.
         input clk,
251.
         input reset,
252.
         input [31:0] alua,
253.
254.
         input [31:0] alub,
255.
         input [31:0] id_Rt,
256.
         input [31:0] id_IR,
257.
258.
         output reg [31:0] rHI,
259.
         output reg [31:0] rLO,
260.
         output reg [31:0] rZ,
261.
         output reg [31:0] rRt,
262.
         output reg [31:0] rIR,
263.
264.
         //control signal
265.
         input [1:0] cond,
266.
         output mult_div_stall,
                                   //cause controller to stall 32 periods
267.
         output cal_finish,
268.
         output overflow_stall,
                                    //next IR_NON
269.
         output [6:0] flow_waddr
270.
         );
271.
272.
         wire [31:0] cal lo, cal hi;
273.
         wire [1:0] cal_sel;wire cal_ena;
274.
         wire [31:0] alu_z;
275.
         wire [3:0] alu_sel;
276.
         wire use_overflow;
277.
         assign mult_div_stall=cal_ena;
278.
279.
         assign overflow_stall=use_overflow&alu_overflow;
280.
281.
         controller controller_ex(
282.
             .inst(id_IR),
```

```
283.
             .judge_beq(1'b0), //judge BEQ BNE condition to jump
284.
             .judge_bgez(1'b0), //judge BGEZ condition to jump
             /*----*/
285.
286.
             .waddr(flow_waddr),
287.
             /*----*/
288.
             //EX
             .alu_sel(alu_sel),.cal_sel(cal_sel),.cal_ena(cal_ena)/*also for
289.
   stall*/,.use_overflow(use_overflow)
290.
         );
291.
292.
         calculator calculator_inst(
293.
             .clk(!clk), //negedge calculate
294.
             .a(alua), //multiplicand/dividend
             .b(alub), //multiplier/divisor
295.
296.
             .calc(cal_sel),
                                //high-active,at the beginning of test
297.
             .reset(reset),
298.
             .ena(cal_ena), //high-active
299.
             .oLO(cal_lo),
300.
             .oHI(cal hi),
301.
             .sum_finish(cal_finish)
302.
         );
303.
304.
         alu alu_inst(
305.
             .a(alua),
306.
             .b(alub),
307.
             .aluc(alu sel),
308.
             .r(alu_z),
309.
             .overflow(alu_overflow)
310.
311.
312.
         always @(posedge clk or posedge reset) begin
                                                         //execute
313.
            if (reset) begin
314.
                rHI<=32'b0;
315.
                rL0<=32'b0;
                rZ<=32'b0;
316.
                rRt<=32'b0;
317.
318.
             end else begin
319.
                case (cond)
320.
                    `PARTS_COND_FLOW: begin
321.
                        rHI<=cal_hi;
                        rLO<=cal lo;
322.
323.
                        rZ<=alu_z;
324.
                        rRt<=id_Rt;</pre>
325.
                    end
                    `PARTS_COND_STALL: begin
326.
327.
                        rHI<=rHI;
328.
                        rLO<=rLO;
329.
                        rZ<=rZ;
330.
                        rRt<=rRt;
331.
332.
                    `PARTS_COND_ZERO: begin
333.
                        rHI<=32'b0;
334.
                        rL0<=32'b0;
                        rZ<=32'b0;
335.
336.
                        rRt<=32'b0;
337.
338.
                    default: begin end
339.
                 endcase
```

```
340.
             end
341.
         end
342.
343.
         always @(negedge clk or posedge reset) begin
                                                        //flow
344.
            if (reset) begin
345.
                rIR<=`IR_NON;
346.
             end else begin
347.
                case (cond)
348.
                    `PARTS_COND_FLOW: rIR<=id_IR;
349.
                    `PARTS_COND_STALL: rIR<=rIR;
350.
                    `PARTS_COND_ZERO: rIR<=`IR_NON;
                    default: begin end
351.
352.
                endcase
353.
             end
354.
         end
355. endmodule
356.
357. module memory_access(
         input clk,
358.
359.
         input reset,
360.
361.
         input [31:0] ex_HI,
362.
         input [31:0] ex_LO,
363.
         input [31:0] ex_Z,
364.
         input [31:0] ex_Rt,
365.
         input [31:0] ex IR,
366.
         output reg [31:0] rHI,
367.
368.
         output reg [31:0] rLO,
369.
         output reg [31:0] rZ,
370.
         output reg [31:0] rMEM,
         output reg [31:0] rIR,
371.
372.
373.
         //control signal
374.
         input [1:0] cond,
         output [6:0] flow_waddr
375.
376.
         );
377.
         wire dmem_w;wire [1:0] dmem_width;wire [31:0] dmem_out,ext_out;wire [2:0]
378.
   mem_sel;
379.
380.
         controller controller_me(
381.
             .inst(ex_IR),
382.
             .judge_beq(1'b0), //judge BEQ BNE condition to jump
             .judge_bgez(1'b0), //judge BGEZ condition to jump
383.
384.
             /*----*/
385.
             .waddr(flow_waddr),
                     ----*/
386.
387.
             //ME
388.
             .dmem_w(dmem_w),.dmem_width(dmem_width),.mem_sel(mem_sel)
389.
         );
390.
391.
         ram dmem_inst(
392.
             .clk(clk), //posedge read/write-active
393.
             .wena(dmem_w), //high:write low:read
394.
             .width(dmem_width), //0:word,1:hword,2:byte
395.
             .addr(ex_Z-32'h10010000),
396.
             .data_in(ex_Rt), //use zero side
```

```
397.
              .data_out(dmem_out) //use zero side
398.
         );
399.
400.
         ext ext_me(
401.
             .ext_switch(mem_sel),
402.
             .iData_len5(),
             .iData_len8(dmem_out[7:0]),
403.
404.
             .iData_len16(dmem_out[15:0]),
405.
             .iData_len32(dmem_out),
406.
             .oData(ext_out)
407.
408.
409.
         always @(posedge clk or posedge reset) begin
                                                           //execute
             if (reset) begin
410.
411.
                 rHI<=32'b0;
412.
                 rL0<=32'b0;
413.
                 rZ<=32'b0;
                 rMEM<=32'b0;
414.
415.
             end else begin
416.
                 case (cond)
                     `PARTS_COND_FLOW: begin
417.
418.
                         rHI<=ex_HI;
419.
                         rLO<=ex_LO;
420.
                         rZ<=ex_Z;
421.
                         rMEM<=ext_out;
422.
                     `PARTS_COND_STALL: begin
423.
424.
                         rHI<=rHI;
425.
                         rLO<=rLO;
426.
                         rZ<=rZ;
427.
                         rMEM<=rMEM;</pre>
428.
                     end
429.
                     `PARTS_COND_ZERO: begin
430.
                         rHI<=32'b0;
431.
                         rL0<=32'b0;
432.
                         rZ<=32'b0;
433.
                         rMEM<=32'b0;
434.
                     end
435.
                     default: begin end
436.
                 endcase
437.
             end
438.
         end
439.
440.
         always @(negedge clk or posedge reset) begin
                                                            //flow
441.
             if (reset) begin
442.
                 rIR<=`IR_NON;
             end else begin
443.
444.
                 case (cond)
445.
                     `PARTS_COND_FLOW: rIR<=ex_IR;
446.
                     `PARTS_COND_STALL: rIR<=rIR;
                     `PARTS_COND_ZERO: rIR<=`IR_NON;</pre>
447.
448.
                     default: begin end
449.
                 endcase
450.
             end
451.
          end
452. endmodule
453.
454. module write_back(
```

```
455.
         input clk,
456.
         input reset,
457.
458.
         input [31:0] me_HI,
459.
         input [31:0] me_LO,
460.
         input [31:0] me_Z,
461.
         input [31:0] me_MEM,
462.
         input [31:0] me_IR,
463.
464.
         output [4:0] mux_Rdc_out,
465.
         output [31:0] mux_Rd_out,
466.
         output [31:0] Rd_out_for_LO,
467.
468.
         //control signal
469.
         input [1:0] cond,
470.
         output hi w,
471.
         output lo_w,
472.
         output cp0_w,
473.
         output regfile w,
474.
         output [6:0] flow_waddr
475.
         );
476.
         assign Rd_out_for_LO=me_LO;
477.
478.
         wire [1:0] mux_Rdc_sel,mux_Rd_sel;
479.
         wire hi_w_in,lo_w_in,cp0_w_in,regfile_w_in;
480.
         wire write ena=(cond==`PARTS COND FLOW);
481.
         assign hi_w=write_ena&hi_w_in;
482.
         assign lo_w=write_ena&lo_w_in;
483.
         assign cp0_w=write_ena&cp0_w_in;
484.
         assign regfile_w=write_ena®file_w_in;
485.
486.
         controller controller_wb(
487.
             .inst(me_IR),
488.
             .judge_beq(1'b0), //judge BEQ BNE condition to jump
489.
             .judge_bgez(1'b0), //judge BGEZ condition to jump
490.
491.
             /*----*/
492.
             .waddr(flow_waddr),
493
             /*----*/
494.
             //WB
             .mux_Rdc_sel(mux_Rdc_sel),.mux_Rd_sel(mux_Rd_sel),
495.
496.
             .hi_w(hi_w_in),.lo_w(lo_w_in),.regfile_w(regfile_w_in),.cp0_w(cp0_w_in)
497.
         );
498.
499.
         mux_len5_sel4 mux_Rdc(
500.
             .sel(mux_Rdc_sel),
501.
             .iData_1(me_IR[15:11]),
             .iData_2(me_IR[20:16]),
502.
503.
             .iData_3(5'd31),
504.
             .oData(mux_Rdc_out)
505.
         mux len32 sel4 mux Rd(
506.
507.
             .sel(mux_Rd_sel),
508.
             .iData_1(me_Z),
509.
             .iData_2(me_MEM),
510.
             .iData_3(me_HI),
511.
             .iData_4(me_L0),
512.
             .oData(mux_Rd_out)
```

```
513. );
514. endmodule
```

### 16) ram.v

```
`include "define.vh"
2.
3.
   module ram(
        input clk, //posedge read/write-active
4.
5.
        input wena, //high:write low:read
6.
        input [1:0] width, //0:word,1:hword,2:byte
7.
        input [31:0] addr,
9.
        input [31:0] data in, //use zero side
        output reg [31:0] data_out //use zero side
10.
11.
12.
       reg [31:0] memory [0:4095]; //16KB
13.
14.
        wire [31:0] ram_addr;
15.
        assign ram_addr=addr>>2;
16.
17.
        always @(posedge clk) begin
18.
           if(wena) begin
19.
               case (width)
20.
                    `RAM_WIDTH_32: memory[ram_addr]<=data_in;
                                                                  //addr[1:0]=00
                    `RAM_WIDTH_16: begin
21.
                                             //addr[0]=0
22.
                       if(addr[1]==1'b0)
                           memory[ram_addr][15:0]<=data_in[15:0];</pre>
23.
24.
                       else
25.
                           memory[ram_addr][31:16]<=data_in[15:0];</pre>
26.
                    `RAM_WIDTH_8: begin
27.
28.
                       case (addr[1:0])
29.
                           2'b00: memory[ram_addr][7:0]<=data_in[7:0];</pre>
                           2'b01: memory[ram_addr][15:8]<=data_in[7:0];
30.
31.
                           2'b10: memory[ram_addr][23:16]<=data_in[7:0];</pre>
32.
                           2'b11: memory[ram_addr][31:24]<=data_in[7:0];
33.
                           default: begin end
34.
                       endcase
35.
                   end
36.
                   default: begin end
37.
               endcase
38.
           end
39.
        end
40.
41.
        always @(*) begin
            case (width)
42.
                RAM_WIDTH_32: data_out[31:0]<=memory[ram_addr];</pre>
                                                                     //addr[1:0]=00
43.
44.
                `RAM_WIDTH_16: begin
                                          //addr[0]=0
45.
                    if(addr[1]==1'b0)
                       data_out<={16'b0,memory[ram_addr][15:0]};</pre>
46.
47.
                   else
48.
                       data out<={16'b0,memory[ram addr][31:16]};</pre>
49.
               end
                `RAM_WIDTH_8: begin
50.
51.
                   case (addr[1:0])
                       2'b00: data_out<={24'b0,memory[ram_addr][7:0]};</pre>
52.
53.
                       2'b01: data_out<={24'b0,memory[ram_addr][15:8]};</pre>
54.
                       2'b10: data_out<={24'b0,memory[ram_addr][23:16]};
```

## 17) seg7x16.v

```
module seg7x16(
       input clk,
2.
3.
      input reset,
4.
      input cs,
5.
      input [31:0] i_data,
6.
      output [7:0] o_seg,
7.
      output [7:0] o_sel
8.
      );
9.
10.
       reg [12:0] cnt;
11.
       always @ (posedge clk, posedge reset)
12.
         if (reset)
13.
           cnt <= 0;
14.
         else
15.
           cnt <= cnt + 1'b1;</pre>
16.
17.
       wire seg7_clk = cnt[12];
18.
19.
       reg [2:0] seg7_addr;
20.
21.
       always @ (posedge seg7_clk, posedge reset)
22.
        if(reset)
23.
                  seg7_addr <= 0;</pre>
24.
                else
25.
                  seg7_addr <= seg7_addr + 1'b1;</pre>
26.
27.
       reg [7:0] o_sel_r;
28.
29.
       always @ (*)
30.
         case(seg7_addr)
                  7 : o sel r = 8'b01111111;
31.
                  6 : o_sel_r = 8'b10111111;
32.
                  5 : o_sel_r = 8'b11011111;
33.
34.
                  4 : o_sel_r = 8'b11101111;
35.
                  3 : o_sel_r = 8'b11110111;
                  2 : o_sel_r = 8'b11111011;
36.
37.
                  1 : o_sel_r = 8'b111111101;
38.
                  0 : o_sel_r = 8'b11111110;
39.
                endcase
40.
41.
       reg [31:0] i data store;
42.
       always @ (posedge clk, posedge reset)
43.
         if(reset)
44.
                  i_data_store <= 0;</pre>
45.
                else if(cs)
46.
                  i_data_store <= i_data;</pre>
47.
```

```
48.
      reg [7:0] seg_data_r;
49.
      always @ (*)
50.
      case(seg7_addr)
51.
                 0 : seg_data_r = i_data_store[3:0];
                 1 : seg_data_r = i_data_store[7:4];
52.
53.
                 2 : seg_data_r = i_data_store[11:8];
                 3 : seg_data_r = i_data_store[15:12];
54.
55.
                 4 : seg_data_r = i_data_store[19:16];
56.
                5 : seg_data_r = i_data_store[23:20];
57.
                6 : seg_data_r = i_data_store[27:24];
58.
                7 : seg_data_r = i_data_store[31:28];
59.
               endcase
60.
      reg [7:0] o_seg_r;
61.
62.
     always @ (posedge clk, posedge reset)
63.
        if(reset)
64.
                 o_seg_r <= 8'hff;</pre>
65.
               else
66.
                 case(seg_data_r)
                  4'h0 : o_seg_r <= 8'hC0;
67.
            4'h1 : o_seg_r <= 8'hF9;
68.
69.
            4'h2 : o_seg_r <= 8'hA4;
70.
            4'h3 : o_seg_r <= 8'hB0;
71.
            4'h4 : o_seg_r <= 8'h99;
72.
           4'h5 : o_seg_r <= 8'h92;
73.
           4'h6 : o seg r <= 8'h82;
74.
           4'h7 : o_seg_r <= 8'hF8;
75.
           4'h8 : o_seg_r <= 8'h80;
76.
            4'h9 : o_seg_r <= 8'h90;
77.
            4'hA : o_seg_r <= 8'h88;
78.
            4'hB : o_seg_r <= 8'h83;
79.
            4'hC : o_seg_r <= 8'hC6;
80.
            4'hD : o_seg_r <= 8'hA1;
81.
           4'hE : o_seg_r <= 8'h86;
            4'hF : o_seg_r <= 8'h8E;
82.
83.
                 endcase
84.
85.
      assign o_sel = o_sel_r;
      assign o_seg = o_seg_r;
86.
87.
88. endmodule
```

# 18) seg7\_top.v

```
    'define CLK PERIOD 3

2.
3. module seg7 top(
4.
     input clk_in,
5.
   input reset,
6.
   output [7:0] o_seg,
7.
    output [7:0] o_sel,
8.
      output egg_break
9.
      // output [31:0] test pc,
10.
11.
      // output [31:0] test_ir
       );
12.
13.
14.
       wire [31:0] test_pc,test_ir;
15.
```

```
16.
       wire clk_cpu, clk_seg7,clk_100mhz;
17.
       assign clk_100mhz=clk_in;
18.
19.
       reg [`CLK_PERIOD-1:0] counter;
20.
       wire [31:0] seg7_idata;
21.
       assign clk_cpu=counter[`CLK_PERIOD-3];
       assign clk_seg7=counter[`CLK_PERIOD-1];
22.
23.
       always @(posedge clk_100mhz or posedge reset) begin
24.
25.
           if(reset) begin
26.
               counter<=0;
27.
           end
28.
           else begin
29.
               counter<=counter+1'b1;</pre>
30.
31.
       end
32.
33.
       wire [31:0] reg_12, reg_13, reg_14;
       assign seg7_idata={reg_12[15:0],reg_13[15:0]};
34.
35.
       assign egg_break=reg_14[0];
36.
37.
       seg7x16 seg7x16_inst(
          .clk(clk_cpu),
38.
39.
         .reset(reset),
40.
         .cs(1'b1),
41.
         .i_data(seg7_idata),
42.
         .o_seg(o_seg),
43.
         .o_sel(o_sel)
44.
45.
46.
       top_parts cpu_inst(
47.
           .clk(clk_cpu), //posedge write-active
48.
           .reset(reset),
                             //active-high asynchronous
49.
           .top_pc(test_pc),
50.
           .top_ir(test_ir),
51.
           //for test_egg program out
52.
53.
           .reg_12(reg_12),
54.
           .reg_13(reg_13),
55.
           .reg_14(reg_14)
56.
       );
57. endmodule
```

# 3、 静态流水线的仿真程序

## 1) cpu\_simulation\_tb.v

```
1. module cpu tb();
2.
       reg clk,reset;
3.
       wire [31:0] inst,pc;
4.
       reg [31:0] pc_history[0:4],inst_history[0:4];
       wire [31:0] reg_12,reg_13,reg_14;
5.
6.
7.
       top_parts uut(
           clk, //posedge write-active
9.
           reset,
                     //active-high asynchronous
10.
           pc,
11.
           inst,
12.
```

```
13.
           reg_12,
14.
           reg_13,
15.
           reg_14
16.
       );
17.
18.
19.
       integer file_output;
20.
       integer counter=0;
21.
22.
       initial begin
23.
           file_output=$fopen("output.txt");
24.
    //$readmemh("C:/DigitalLogic/DLProject/project_51/test.hex",cpu_tb.uut.mem.memory
25.
           pc_history[0]=32'h0000_0000;
26.
           clk=0;
27.
           reset=1;
28.
           #275;
29.
           reset=0;
30.
       end
31.
32.
       always begin
33.
           #4;
34.
           clk=~clk;
35.
           #1;
36.
           if(clk==1'b0&&reset==0) begin
37.
   if(counter==1000/*||(inst_history[3]===32'h00000000&pc_history[3]!=32'h00400000)
    */) begin
38.
                   $fclose(file_output);
39.
                   $finish;
40.
               end
41.
               else if(pc_history[0]!=pc) begin
42.
                  pc_history[4]=pc_history[3];
43.
                  pc_history[3]=pc_history[2];
44.
                  pc_history[2]=pc_history[1];
45.
                  pc_history[1]=pc_history[0];
46.
                  pc_history[0]=pc;
47.
48.
                  inst_history[4]=inst_history[3];
                  inst_history[3]=inst_history[2];
49.
                  inst_history[2]=inst_history[1];
50.
51.
                  inst_history[1]=inst_history[0];
52.
                  inst_history[0]=inst;
53.
                  if (pc_history[4]!=32'h0000_0000) begin
54.
55.
                      counter=counter+1;
                      $fdisplay(file output,"pc: %h",pc history[4]);
56.
57.
                      $fdisplay(file_output,"instr: %h",inst_history[4]);
58.
   $fdisplay(file_output,"regfile0: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[0]);
59.
   $fdisplay(file_output,"regfile1: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[1]);
60.
   $fdisplay(file_output,"regfile2: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[2]);
61.
   $fdisplay(file_output,"regfile3: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[3]);
```

```
62.
   $fdisplay(file_output,"regfile4: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[4]);
63.
   $fdisplay(file_output,"regfile5: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[5]);
64.
   $fdisplay(file_output,"regfile6: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[6]);
   $fdisplay(file output,"regfile7: %h",cpu tb.uut.id inst.cpu ref.array reg[7]);
66.
   $fdisplay(file_output,"regfile8: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[8]);
67.
   $fdisplay(file_output,"regfile9: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[9]);
68.
   $fdisplay(file_output,"regfile10: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[10]);
69.
   $fdisplay(file_output,"regfile11: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[11]);
70.
   $fdisplay(file_output,"regfile12: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[12]);
   $fdisplay(file_output,"regfile13: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[13]);
   $fdisplay(file_output,"regfile14: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[14]);
   $fdisplay(file_output,"regfile15: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[15]);
   $fdisplay(file output, "regfile16: %h", cpu tb.uut.id inst.cpu ref.array reg[16]);
75.
   $fdisplay(file_output,"regfile17: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[17]);
76.
   $fdisplay(file_output,"regfile18: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[18]);
77.
   $fdisplay(file_output,"regfile19: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[19]);
78.
   $fdisplay(file_output,"regfile20: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[20]);
   $fdisplay(file output, "regfile21: %h", cpu tb.uut.id inst.cpu ref.array reg[21]);
   $fdisplay(file_output,"regfile22: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[22]);
81.
   $fdisplay(file_output,"regfile23: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[23]);
82.
   $fdisplay(file_output,"regfile24: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[24]);
83.
   $fdisplay(file_output,"regfile25: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[25]);
84.
   $fdisplay(file_output,"regfile26: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[26]);
85.
   $fdisplay(file output, "regfile27: %h", cpu tb.uut.id inst.cpu ref.array reg[27]);
86.
   $fdisplay(file_output,"regfile28: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[28]);
   $fdisplay(file_output,"regfile29: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[29]);
88.
   $fdisplay(file_output,"regfile30: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[30]);
89.
   $fdisplay(file_output,"regfile31: %h",cpu_tb.uut.id_inst.cpu_ref.array_reg[31]);
90.
91.
               end
```

```
92. end
93. end
94. endmodule
```

2) cpu\_synthesis\_implementation\_tb.v

```
1. module cpu_tb();
      reg clk,reset;
2.
       wire [7:0] o_seg,o_sel;
3.
4.
       wire egg_break;
5.
     seg7_top top_inst(
6.
          clk,
         reset,
7.
8.
         o_seg,
9.
         o_sel,
10.
          egg_break
11.
       );
12.
13.
      initial begin
14.
          clk=0;
15.
          reset=1;
          #1000;
16.
17.
         reset=0;
18.
19.
20.
       always begin
21.
         #5;
22.
          clk=~clk;
23.
       end
24. endmodule
25.
```