

# HW/SW Co-design



# Exercise 2

Building SoPC designs on a FPGA platform (Xilinx Zynq - ZYBO)



### HSC1 – Exercise 2 – Building SoPC designs on a FPGA platform

### **Description**:

In this exercise you will learn how to develop embedded designs with the ZYBO platform building customized hardware and software.

You must install Xilinx Vivado version 2014.4 in advance by following the guidelines in "TIHSC1\_Vivado\_Installation.pdf".

After installation you must follow the below instructions:

#### Setup hardware

Connect ZYBO

- a. Set the power supply jumper to USB so the board can be powered up and laboratory assignments can be carried out using single micro-usb cable.
- b. Set jumber JP5 to position JTAG.
- c. Connect micro USB cable between PROG UART port of ZYBO and PC.

#### **Install ZYBO platform support**

Copy the **zybo.zip** file and extract it in the

<Vivado\_2014\_4\_install\_dir>\Vivado\2014.4\data\boards\board\_parts\zynq.

This directory is the board files directory and having it in the specified directory will allow you to select Zybo board during the design creation (refer to Lab1 of EmbeddedSystem\_labs).

2



Mandatory exercise for hand-in: 3, 4, 5 and 7 in journal form. The journal should have focus on discussing the results and obtained learning's.

#### Goals:

- Learn about Xilinx Design Tools including Vivado, SDK and HLS.
- Learn the design flow for system on a programmable chip.
- Learn about configuring the Processing System (PS).
- Learn about the Programmable Logic (PL) and connecting to the PS.
- Learn about interface driver for USB-UART, GPIO and TIMER.
- Construct a simple command line parser to control hardware.
- Learn how to add Custom IPs to your design.
- Learn how to use High Level Synthesis to simulate C/SystemC and generate HDL code.

# 1.) Building a Complete Embedded SoPC System

Follow the lab guides in directory **EmbeddedSystem\_labs**:

"lab1\_2\_EmbeddedSystem.pdf", here you will learn to build your first complete embedded SoPC system with the Zync processing system.

"lab3\_ EmbeddedSystem.pdf", here you will learn how to add custom IP and BRAM to the system.

# 2.) Writing Basic Software Application

Follow the lab guide in directory **EmbeddedSystem\_labs**:

**"lab4\_EmbeddedSystem.pdf"**, here you will learn to write a basic software application and use a custom IP.



# 3.) Create a Console Application

This exercise builds on the hardware and software platform created in **exercise 2**. Change the Linker Script back to use the **ps7\_ram\_0\_S\_AIX\_BASEADDER** for the Heap and Stack section.

- 1. Write a C-application that implements a command language interpreter, controlled via the USB-UART interface. The following commands must be implemented:
- 1 Sets the binary value from 0-15 on the red led's by reading switch input (SW0-SW3)
- 2 Counts binary the red led's using a timer of 1 sec.

```
Problems Tasks Console Debug [Xilinx C/C++ application (GDB)] C:\IHAK\XilinxZBoard\AdvancedEmbeddedDesign\label{CDB} -- Start of the Program -- Enter choice: 1 (SW->Leds), 2 (Timer->Leds), 3 (Matrix), 4 (Exit) CMD:> 2 -- Timer test --
```

#### **HINTS:**

#### **Input interpreter:**

*Use the inbyte() function to get input character from the USB-UART.* 

#### Example:

```
xil_printf("CMD:> ");
/* Read an input value from the console. */
value = inbyte();
skip = inbyte(); //CR
skip = inbyte(); //LF
switch (value)
{
    case '1':
```

#### To use timer include "XScuTimer.h":

Select the **system.mss** tab in the BSP. Open the <u>Documentation</u> for **scutimer** on the **Files** link related API functions and data structures are documented for the timer. Example code is listed below for how to initialize the timer and use it.



```
ConfigPtr = XScuTimer_LookupConfig (XPAR_PS7_SCUTIMER_0_DEVICE_ID);
Status = XScuTimer_CfgInitialize (TimerInstancePtr, ConfigPtr->BaseAddr);
If (Status != XST_SUCCESS){
    xil_printf("Timer init() failed\r\n");
    return XST_FAILURE;
}
// Load timer with delay in multiple of ONE_SECOND
XScuTimer_LoadTimer(TimerInstancePtr, ONE_SECOND);
// Set AutoLoad mode
XScuTimer_EnableAutoReload(TimerInstancePtr);
// Start the timer
XScuTimer_Start(TimerInstancePtr);
// Check timer expired
if(XScuTimer_IsExpired(TimerInstancePtr)) {
   // clear status bit
   XScuTimer_ClearInterruptStatus(TimerInstancePtr);
}
// Stop the timer
XScuTimer_Stop(TimerInstancePtr);
```



# 4.) Create a Matrix Multiplication

```
// Matrix size
#define MSIZE 4
typedef union {
  unsigned char comp[MSIZE];
  unsigned int vect;
                                                                        Use these
  } vectorType;
                                                                        interfaces for
typedef vectorType VectorArray[MSIZE];
                                                                        the functions
                                                                        described
void setInputMatrices(VectorArray A, VectorArray B);
                                                                        below
void displayMatrix(VectorArray input);
void multiMatrixSoft(VectorArray A, VectorArray B, VectorArray P);
void multiMatrixHard(VectorArray A, VectorArray B, VectorArray P);
```

- 1. Create three global variables of the data structure *vectorArray* called *pInst*, *aInst* and *bTInst*.
- 2. Implement a function called *setInputMatrices* that fills out the data structures with the input matrix values below:

$$aInst = \begin{bmatrix} 1 & 2 & 3 & 4 \\ 5 & 6 & 7 & 8 \\ 9 & 10 & 11 & 12 \\ 13 & 14 & 15 & 16 \end{bmatrix}; bTInst = \begin{bmatrix} 1 & 1 & 1 & 1 \\ 2 & 2 & 2 & 2 \\ 3 & 3 & 3 & 3 \\ 4 & 4 & 4 & 4 \end{bmatrix}$$

#### **HINT:**

A[0].comp[2] = 3; sets element on row 0 and column 2 to the value 2 for the matrix A.

- 3. Implement a function called *displayMatrix* that displays a 4x4 matrix via the USB-UART interface. Test it on matrix *AInst* or *BTinst*.
- 4. Implement a function called *multiMatrixSoft* that computes the 4x4 matrix product of the expression:  $P = A \times B^T$ .

#### HINT:

Use two nested for loops to iterate through all combinations of  $P_{ij}$  to calculate the sum of products of each element in P.





5. Add a command called *mult* that multiplies *AInst* and *BTinst* matrices with the values above. Display the result P and the execution time (in clock ticks) of the function *multiMatrixSoft* in the USB UART window.



# 5.) Create a Hardware IP Acceleration.

1. Study the implemented VHDL **matrix\_ip** component in *matrix\_ip\_v1\_0\_S\_AXI.vhd* (included in exercise zip file).

All components in VHDL have a number of input and output ports described in the **entity** part of the code. The **architecture** part of the VHDL code describes the implementation the component functionality.

The *matrix\_ip* component is adding numbers as illustrated in the figure below.



Remark that all code between **begin** and **end** in the **architecture** part is executed in parallel. VHDL is a strong type language and it is only possible to multiply and add on **unsigned**, **signed or integer** types. That's why the slv\_reg0 and slv\_reg1 is casted to **unsigned** and back again to **std\_logic\_vector** as illustrated in the code snippet below.



- 2. Use the guide **'lab3\_ EmbeddedSystem.pdf'** to create a new IP and add it to the hardware design.
  - In step 1-2-4 name the IP **matrix\_ip**.
  - Skip steps 1-3 and copy *matrix\_ip\_v1\_0\_S\_AXI.vhd* to replace the same generated file in **matrix ip 1.0\hdl**.
  - Package and add the new **matrix\_ip** as described in step 1-4, but skip step 1-4-9 and 1-4-10 since no parameters or external connections are needed.
- 3. Create a new function called *multiMatrixHard* that computes the matrix product of the expression:  $P = A \times B^T$  but use the new IP core **matrix\_ip** to perform part of the matrix multiplication. The C syntax for using the **matrix ip** is:

```
Xil_Out32(XPAR_MATRIX_IP_0_S_AXI_BASEADDR + MATRIX_IP_S_AXI_SLV_REG0_OFFSET, A[row].vect);
Xil_Out32(XPAR_MATRIX_IP_0_S_AXI_BASEADDR + MATRIX_IP_S_AXI_SLV_REG1_OFFSET, B[col].vect);
P[row].comp[col] = Xil_In32(XPAR_MATRIX_IP_0_S_AXI_BASEADDR + MATRIX_IP_S_AXI_SLV_REG2_OFFSET);
```

Here parameters A and B are written to the **matrix\_ip** in register REG0 and REG1. The result is returned in register REG2.

#### **HINT:**

The multiply and add custom instruction can replace the calculations within the inner loop of the matrix product calculation function. Use the A[i] vect notation of the union structure to read the complete row (four bytes) of the matrix instead of A[i] comp[j] that only reads every matrix element (one byte).

4. Display result P and the execution time (in clock ticks) of the function *multiMatrixHard* in the USB UART window and compare it to *multiMatrixSoft*. The ARM processor (PS) runs at 650 Mhz and the hardware matrix multiplication (PL) is clocking at 100 Mhz. The timer is running at half of the PS clock (325 Mhz). Evaluate the computation speed of software vs. hardware implementation based on measured execution time and clock speeds.



# 6.) HLS exercise

Follow the lab guides in directory **HLS\_labs**:

"lab1\_HLS.pdf", here you will learn to simulate and synthesis C-code for HDL code generation. Step 7 of the lab exercise is optional. (Matrix multiplication)

Choose between below labs:

"lab2\_HLS.pdf", here you will learn to optimize a design using compiler directives. (YUV image filter)

"lab4\_HLS.pdf", here you will learn how to create an IP core that will be inserted into a SoPC design. The design is processing audio stereo music and the HLS IP core performs filtering.

# 7.) HLS exercise with SystemC

In this exercise you will learn how to use SystemC in writing IP cores controlled by software using the AXI4 Lite interface. The figure below shows an advanced input/output (ADVIOS) controller. It should be able to control the 4 leds on the ZYBO board based on the 4 switch input and a memory mapped register (ctrl) that can be controlled from software. The interface to the ADVIOS IP core is shown below as a SysML block.

|                                           | «block»                        |  |
|-------------------------------------------|--------------------------------|--|
| ADVIOS                                    |                                |  |
|                                           | ports                          |  |
| In clk:bool                               |                                |  |
| In reset:bo                               | ool                            |  |
| In ctrl:sc_uint <num_bits></num_bits>     |                                |  |
| In inSwitch:sc_uint <num_bits></num_bits> |                                |  |
| out outle                                 | ds:sc uint <num bits=""></num> |  |

By writing a bit pattern the ctrl register the function of the ADVIOS IP core should behave as described in the table below. The clk input should be connected to a 100 Mhz clock and reset is active high. (NUM\_BITS = 4)

| Ctrl value | Behavior                                                                                                                                             |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0        | The outLeds are incremented by a second counter and cleared by inSwitch.  outLeds = increments every 1 seconds  if inSwitch = 0x8 then clear outLeds |
| 0x1 - 0f   | The value of outLeds are masked by ctrl register and inSwitch.  outLeds = ctrl AND inSwitch                                                          |



It is possible to simulate and synthesis SystemC code with Vivado HLS, see the Vivado Design Suite User guide<sup>1</sup> page 386, 394 – 395 for how to use SC\_CTHREAD with clock and reset. Study the example of writing a test bench as be found on page 390-392. Read about how to interface the AXI4 bus with SystemC on page 157, 160-161.

1. Write the ADVIOS IP core and a testbench in SystemC.

**Hint**: Use a CTHREAD to generate a 1 sec. pulse based on the clk input and another CTHREAD to control the outLeds port based on ctrl, inSwitch and the generated 1 sec. pulse.

- 2. Document and verify the result of simulation and synthesis using Vivado HLS.
- 3. Connect the ctrl port to the AXI4Lite interface by using pragma as described in UG902, p. 161 by inserting:

#pragma HLS resource core=AXI4LiteS metadata"-bus\_bundle slv0" variable=ctrl
Export the RTL core as a VHDL code.

4. Create a Vivado project (Use guide from **lab1\_2\_EmbeddedSystem.pdf**) and add the ADVIOS IP core and connect it to the LEDS and SWITCHES on the ZYBO board.

In Vivado -> Project Settings -> IP -> Add Repository and browse for the directory: **ADVIO\solution1\imp\\ip** and it will be possible to select and add the ADVIOS IP core from **Add IP**.

Add the contrains file **constraints.xdc** that specifies connection to the ZYBO board.

5. Write a program with the Xilinx SDK that verifies the functionality of the IP core and document the results.



<sup>&</sup>lt;sup>1</sup> Search for UG902 May 30, 2014 Vivado Design Suite User Guide High-Level Synthesis (Copy on BB)