

























Transcript =====

```
----- 1) WE RECEIVE COMMAND -----
# RX Done:Time=6270822100 P DATA reg=000000dd and---> Expected=000000dd
# synchronizer Done: Time=6270830000 out=11011101 and---> Expected=11011101
 -----2) WE RECEIVE FUN ------
RX Done: Time=6281238700 P DATA reg = 2 and---> Expected= 2
synchronizer Done: Time=6281246000 out=00000010 and---> Expected=00000010
 ----- 3) here we check alu operation through golden model ------
ALU Done: Time=6281248000 DATA= 500 and---> Expected= 500
 -----4) here we check that data moved from ALU to FIFO ------
FIFO Done: Time=6281252000 DATA= 500 and--> Expected= 500
 ----- 5) here we check that Data is sent through TX ------
TX DONE: Time=6293299800 DATA=11110100 and---> Expected=11110100
TX DONE: Time=6293299800 parity=0 and---> Expected=0
TX DONE: Time=6303716200 DATA=1 and---> Expected=1
TX DONE: Time=6303716200 parity=0 and---> Expected=0
      -----ALU Operation command with No operand ---/config/--- parity enable=1 ,parity type=1
   ----- 1) WE RECEIVE COMMAND ------
RX Done:Time=6314224800 P DATA reg=000000dd and---> Expected=000000dd
synchronizer Done: Time=6314232000 out=11011101 and---> Expected=11011101
 ----- 2) WE RECEIVE FUN ------
RX Done:Time=6324641400 P DATA reg= 3 and---> Expected= 3
synchronizer Done:Time=6324648000 out=00000011 and---> Expected=00000011
 ----- 3) here we check alu operation through golden model ------
ALU Done: Time=6324650000 DATA= 5 and---> Expected= 5
 ----- 4) here we check that data moved from ALU to FIFO -----
FIFO Done:Time=6324654000 DATA= 5 and---> Expected= 5
```

TB IS SELF CHECKING INCLUDING ALL CASES ALSO 4 CONFIG WITH ALL POSSIBLE INPUTS

```
Transcript =
# FIFO Done:Time=7572916000 DATA= 2 and---> Expected=
# ----- 5) here we check that Data is sent through TX -------
# TX DONE:Time=7584931400 DATA=10 and---> Expected=10
# TX DONE: Time=7584931400 parity=0 and---> Expected=0
# TX DONE: Time=7595347800 DATA=0 and---> Expected=0
# TX DONE: Time=7595347800 parity=1 and---> Expected=1
# Finish:Time=7595472500 error count=
                                                                  1763
                                            0 correct count=
# ** Note: $stop : SYS TOP tb.sv(705)
# Time: 75954725 ns Iteration: 1 Instance: /SYS TOP tb
# Break in Module SYS TOP tb at SYS TOP tb.sv line 705
VSIM 2>
```



