# Digital System Project (ASIC Flow) M.B. Kareem Atef

# **Final System**



# 1. Spyglass

## a. Linting Step

|     | 362 (7) : Unequal length in arithmetic comparison operator                                                                    |                        |    |
|-----|-------------------------------------------------------------------------------------------------------------------------------|------------------------|----|
| -4  | For operator (==), left expression: "edge_cnt" width 6 should match right expression: "half_edges_plus1" width 5 [Hierarchy:  | /rtl/uart_rx_fsm.v     | 78 |
|     | :SYSTEM_TOP:U0_UART@UART:U0_RX@UART_RX:fsm_inst@uart_rx_fsm"                                                                  |                        |    |
| -4  | For operator (==), left expression: "edge_cnt" width 6 should match right expression:  "half_edges_plus1" width 5 [Hierarchy: | /rtl/uart_rx_fsm.v     | 80 |
|     | "SYSTEM_TOP:U0_UART@UART:U0_RX@UART_RX:fsm_inst@uart_rx_fsm"                                                                  |                        |    |
| -4  | For operator (==), left expression: "edge_cnt" width 6 should match right expression: "half_edges_plus1" width 5 [Hierarchy:  | /rtl/uart_rx_fsm.v     | 81 |
|     | ':SYSTEM_TOP:U0_UART@UART:U0_RX@UART_RX:fsm_inst@uart_rx_fsm"                                                                 |                        |    |
| -4  | For operator (==), left expression: "edge_cnt" width 6 should match right expression: "half_edges_plus1" width 5 [Hierarchy:  | /rtl/uart_rx_fsm.v     | 83 |
|     | ':SYSTEM_TOP:U0_UART@UART:U0_RX@UART_RX:fsm_inst@uart_rx_fsm"                                                                 |                        |    |
| - 1 | For operator (==), left expression: "edge_cnt" width 6 should match right expression:                                         | /rtl/data_sampling.v   | 27 |
|     | "half_edges_neg1" width 5 [Hierarchy: ':SYSTEM_TOP:U0_UART@UART:U0_RX@UART_RX:samp_inst@data_sampling"]                       |                        |    |
| - 4 | For operator (==), left expression: "edge_cnt" width 6 should match right expression: "half_edges" widt                       | th/rtl/data_sampling.v | 28 |
|     | 5 [Hierarchy: ':SYSTEM_TOP:U0_UART@UART:U0_RX@UART_RX:samp_inst@data_sampling']                                               | (att/data assessing a  | 20 |
| -4  | For operator (==), left expression: "edge_cnt" width 6 should match right expression: "half_edges_plus1" width 5 [Hierarchy:  | /rtl/data_sampling.v   | 29 |
|     | :SYSTEM_TOP:U0_UART@UART:U0_RX@UART_RX:samp_inst@data_sampling]                                                               |                        |    |
|     |                                                                                                                               |                        |    |

 Some width mismatch problems in sub modules [uart\_rx\_fsm.v, data\_sampling.v] in top module UART\_RX.



Some Latches inferred:

In the **uart\_rx\_fsm** there was no initial states for some enable signals, so the problem solved by adding them before the case statement as shown:

```
// output logic
always @(*) begin

counter_en = 1'b0;
data_samp_en = 1'b0;
par_chk_en = 1'b0;
strt_chk_en = 1'b0;
stp_chk_en = 1'b0;
deser_en = 1'b0;
data_valid = 1'b0;

case(cs)
IDLE: begin
```

#### **Violations Window After Solving Linting problems**

#### b. CDC\_CHECKS

At first the constraints.sgdc file is created:

```
1
2 # define top_module
3 current_design SYSTEM_TOP
4
5 # define all the clock sources in top_module with their port_names in the rtl
6 clock -name "REF_CLK" -edge {"0" "5"} -period 10
7 clock -name "UART_CLK" -edge {"0" "135.633"} -period 271.267
8
9 # define any generated_clk as the TX_CLK
generated_clock -name "TX_CLK" -source "UART_CLK" -divide_by 32
11 reset -name "RST" -value 0
12
13 # define the in_s/out_s in the top_module and their clk_domains
14 input -name RX_IN -clock TX_CLK
15 output -name TX_OUT -clock TX_CLK
```

 Secondly, the .prj file must be updated with the following parameters to support the generated\_clks under the ##Common Options Section

```
read_file -type verilog ../rtl/strt_check.v
read_file -type verilog ../rtl/SYS_CTRL.v
read_file -type verilog ../rtl/SYSTEM_TOP.v
read_file -type verilog ../rtl/UART.v
read_file -type verilog ../rtl/UART_RX.v
read_file -type verilog ../rtl/uart_rx_fsm.v
read_file -type verilog ../rtl/UART_TX.v
read_file -type sgdc ../cons/constraints.sgdc
##Common Options Section
set_option projectwdir .
set option language mode mixed
set_option designread_enable_synthesis no
set_option designread_disable_flatten no
set_option active_methodology $SPYGLASS_HOME/GuideWare/latest/block/rtl_handoff
# Set parameters to enable generated clocks
set_parameter sdc_generated_clocks yes
set_parameter enable_generated_clocks yes
##Goal Setup Section
current_methodology $SPYGLASS_HOME/GuideWare/latest/block/rtl_handoff
current_goal lint/lint_rtl -alltop
read_file -type awl ./spyglass-1/lint/lint_rtl/spyglass-1_waiver_file.awl set_goal_option default_waiver_file ./spyglass-1/lint/lint_rtl/spyglass-1_waiver_file.awl
```

 cdc\_setup\_check showed no errors or problems, which ensures setup correctness and completeness.



▲ ID M Unsynchronized Crossing: destination flop

SYSTEM TOP.U0 UART.U0 TX.U0 PARITY CALC.par bit. clocked by

It shows that there are unshychronized crossing, but these paths are all due to the UART\_CONFIG bus which is sent from the REG\_FILE to the UART but since this register is a configuration register which changes rarely, and it does remains stable during data\_paths operations, so we can waivers these violations easily.

../rtl/parity\_calc.v

#### C. RDC CHECKS

rdc\_verify\_struct

since we added 2 RST\_SYNC for the 2 clock domains in the system the rdc\_verify check showed no violations.



# 2. Synthesis

- Note: ASIC Implementation of the system is performed on SAED90nm technology.
- The main problem I faced is that I had setup violation in the divider block which was the critical path while when working on TSMC 130nm showed no violations, so since SAED90 was more realistic and aggressive than larger technologies, I simplified the division operation in the design to perform only on 4-bit operands and therefore this relaxed the timing.



#### **Violations Faced:**

max\_transition

|             | Requir               | ed     | Actual   |       |            |
|-------------|----------------------|--------|----------|-------|------------|
| Net         | Transit              | ion Tr | ansition | Slack |            |
|             |                      |        |          |       | -          |
| U0_REG_FILE | /n23 0.5             | 0      | 0.52     | -0.02 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U5/S     | 0.50   | 0.52     | -0.02 | (VIOLATED) |
|             | U0_REG_FILE/U225/INP |        |          | -0.02 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U6/S     | 0.50   | 0.52     | -0.02 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U48/INP  | 0.50   | 0.52     | -0.02 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U402/QN  |        |          |       | (VIOLATED) |
| U0_REG_FILE | /n27 0.5             | 0      | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U385/INP | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U11/S    | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U14/S    | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U49/INP  | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | UO_REG_FILE/U390/QN  | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| U0_REG_FILE | /n28 0.5             | 0      | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U50/INP  | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U12/S    | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U19/S    | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0 REG FILE/U224/INP | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U398/QN  | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| U0_REG_FILE | /n31 0.5             | 0      | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U52/INP  | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U16/S    | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U21/S    | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0 REG FILE/U223/INP | 0.50   | 0.51     | -0.01 | (VIOLATED) |
| PIN :       | U0_REG_FILE/U397/QN  | 0.50   | 0.51     | -0.01 | (VIOLATED) |
|             |                      |        |          |       |            |
| Total       | 4                    |        | 0.06     |       | -          |
| TOTAL       | 4                    |        | -0.06    |       |            |

• Some violations resulted from the command set\_max\_transition.

#### **Area report:**

```
Library(s) Used:
      saed90nm max (File: /home/ICer/Downloads/Lib/synopsys/models/saed90nm max.db)
      saed90nm_max_cg (File: /home/ICer/Downloads/Lib/synopsys/models/clock_gating/saed90nm_max_cg.db)
Number of ports:
Number of nets:
Number of cells:
Number of combinational cells:
                                                           1770
Number of sequential cells:
                                                            360
Number of macros/black boxes:
Number of buf/inv:
                                                             585
Number of references:

      Combinational area:
      17432.063975

      Buf/Inv area:
      3587.788849

      Noncombinational area:
      10924.646774

      Macro/Black Box area:
      0.000000

      Net Interconnect area:
      571.924429

Total cell area:
                                                28356.710749
Total area:
                                                28928.635178
```

#### **Power Report:**

```
Global Operating Voltage = 0.7
Power-specific unit information:
   Voltage Units = 1V
   Capacitance Units = 1.000000ff
   Time Units = 1ns
   Dynamic Power Units = 1uW (derived from V,C,T units)
   Leakage Power Units = 1pW

Cell Internal Power = 5.6260 uW (17%)
   Net Switching Power = 26.8772 uW (83%)

Total Dynamic Power = 32.5032 uW (100%)

Cell Leakage Power = 97.5032 uW
```

| Power Group                                                             | Internal<br>Power                                                      | Switching<br>Power                                                      | Leakage<br>Power                                                               | Total<br>Power (                                                                    | % ) Attrs                                                             |
|-------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| io_pad memory black_box clock_network register sequential combinational | 0.0000<br>0.0000<br>0.0000<br>2.5245<br>2.5523e-02<br>0.0000<br>3.0759 | 0.0000<br>0.0000<br>0.0000<br>24.2527<br>1.1592e-02<br>0.0000<br>2.6128 | 0.0000<br>0.0000<br>0.0000<br>5.0071e+05<br>2.6707e+07<br>0.0000<br>7.0296e+07 | 0.0000 (<br>0.0000 (<br>0.0000 (<br>27.2780 (<br>26.7441 (<br>0.0000 (<br>75.9843 ( | 0.00%)<br>0.00%)<br>0.00%)<br>20.98%)<br>20.57%)<br>0.00%)<br>58.45%) |
| Total<br>1                                                              | 5.6260 uW                                                              | 26.8772 uW                                                              | 9.7503e+07 pW                                                                  | 130.0064 uW                                                                         |                                                                       |

### **Clocks Report**

```
Attributes:
   d - dont touch network
    f - fix hold
    p - propagated clock
    G - generated clock
    g - lib generated clock
              Period Waveform Attrs Sources
Clock
-----
ALU_CLK 10.00 {0 5} G {U0_CLK_GATE/GATED_CLK} FUN_REF_CLK 10.00 {0 5} d {FUN_REF_CLK} FUN_RX_CLK 271.27 {0 135.633} G {RX_CLK_DIV/o_div_clk} FUN_TX_CLK 8680.54 {0 4340.27} G {TX_CLK_DIV/o_div_clk} FUN_UART_CLK 271.27 {0 135.633} d {FUN_UART_CLK}
Generated Master Generated Master Waveform
Clock Source Source Clock Modification
ALU_CLK FUN_REF_CLK {U0_CLK_GATE/GATED_CLK}
                                              FUN_REF_CLK divide_by(1)
FUN_RX_CLK FUN_UART_CLK {RX_CLK_DIV/o_div_clk}
                                               FUN UART CLK divide by(1)
FUN_TX_CLK FUN_UART_CLK {TX_CLK_DIV/o_div_clk}
                                             FUN_UART_CLK divide_by(32)
1
```

#### **System Schematic**



## 3. DFT Insertion

#### 3.1. RTL Modification

- For the RTL Modification, added the following signals scan\_clk, scan \_rst, test\_mode and added a mux for each clock in the system to vary between it and the scan\_clk in the testing mode and also for the reset signals, so added Muxes for:
  - 1) REF\_CLK
  - 2) UART\_CLk
  - 3) TX\_CLK
  - 4) RX\_CLK
  - 5) FUN\_RST
  - 6) SYNC\_REF\_RST
  - 7) SYNC\_UART\_RST
- Note: For the ALU\_CLK since it was an output of the clock gating cell so I just added and OR Gate between the gate\_en signal and the test\_mode signal.

#### 3.2. Input Files

- The DFT needed the netlist from the synthesis step so I read the ddc file to operate faster on the netlist instead of reading the .v file
- Needed also the .sdc file from the synthesis step to have all the info about the clocks in my system and its constraints.

## 3.3. DFT Operation

- My System had 338 flip-flops, so I created 4 scan\_chains each chain with a maximum 100 flop.
- Added the other remaining signals as specs in the script itself as these signals and its logical routing will be handled by the tool itself during the DFT insertion, theses signals are:
  - 1) scan\_en
  - 2) scan\_in signals
  - 3) scan\_out signals

| Scan_path | Len | ScanDataIn | ScanDataOut | ScanEnable | MasterClock | SlaveClock |
|-----------|-----|------------|-------------|------------|-------------|------------|
|           |     |            |             |            |             |            |
| I 1       | 85  | SCAN_IN_1  | SCAN_OUT_1  | SCAN_EN    | SCAN_CLK    | -          |
| I 2       | 85  | SCAN IN 2  | SCAN OUT 2  | SCAN EN    | SCAN CLK    | -          |
| I 3       | 84  | SCAN IN 3  | SCAN OUT 3  | SCAN EN    | SCAN CLK    | -          |
| I 4       | 84  | SCAN IN 4  | SCAN OUT 4  | SCAN EN    | SCAN CLK    | -          |
|           |     |            |             | _          | _           |            |

Figure 1: Scan Chains

- Ran test\_protocol to ensure the connectivity and the correct routing of the existing dft signals as scan\_clk, scan\_rst and test\_mode
- Made the Scan insertion using compile -scan -map\_effort high -incremental\_mapping
- Checked for any DRCs Violations of any uncontrollable or unscannable cells using dft\_drc command

```
DRC Report

Total violations: 0

Test Design rule checking did not find violations

Sequential Cell Report

1 out of 339 sequential cells have violations

SEQUENTIAL CELLS WITH VIOLATIONS

* 1 cell is a clock gating cell

SEQUENTIAL CELLS WITHOUT VIOLATIONS

* 338 cells are valid scan cells

Information: Test design rule checking completed. (TEST-123)
```

• DFT Coverage can be seen that is more than 99 %

## Uncollapsed Stuck Fault Summary Report

| fault class       | code | #faults |
|-------------------|------|---------|
|                   |      |         |
| Detected          | DT   | 16429   |
| Possibly detected | PT   | 3       |
| Undetectable      | UD   | 108     |
| ATPG untestable   | ΑU   | 123     |
| Not detected      | ND   | 9       |
|                   |      |         |
| total faults      |      | 16672   |
| test coverage     |      | 99.19%  |
|                   |      |         |

- Resulted From the DFT with some violations as:
  - 1) Hold Negative Slack
  - 2) Max\_transition
  - 3) Max\_fanout

But these violations will be handled in the further steps.

#### • Functional Critical Path:

| clock FUN_REF_CLK (rise edge)       0.00       0.00         clock network delay (ideal)       0.00       0.00         UD_REG_FILE/regfile_reg[0][3]/QN (SDFFARX1)       0.49       0.49 r         UD_REG_FILE/U27/ZN (INVX1)       0.17       0.66 f         UD_REG_FILE/U27/ZN (INVX1)       0.17       0.66 f         UD_REG_FILE/U27/ZN (INVX1)       0.00       0.66 f         UD_ALU/J150/Z (NBUFFX2)       0.52       1.18 f         UD_ALU/U159/Z (NBUFFX2)       0.52       1.18 f         UD_ALU/U141/ZN (INVX0)       0.49       1.67 r         UD_ALU/U15/Z (NBUFFX4)       1.78       4.39 f         UD_ALU/U15/Z (NBUFFX4)       1.78       4.39 f         UD_ALU/Add_40/A[3] (ALU_DW01_add_0)       0.00       4.39 f         UD_ALU/Add_40/U1_3/C0 (FADDX1)       1.74       6.14 f         UD_ALU/Add_40/U1_3/C0 (FADDX1)       0.50       6.64 f         UD_ALU/Add_40/U1_5/C0 (FADDX1)       0.50       7.14 f         UD_ALU/Add_40/U1_7/S (FADDX1)       0.50       7.64 f         UD_ALU/Add_40/U1_7/S (FADDX1)       0.50       7.64 f         UD_ALU/J32/Q (AQ22X2)       0.40       8.57 f         UD_ALU/U32/3/Q (AQ22X2)       0.40       8.57 f         UD_ALU/U32/Q (AQ22X2)       0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Point                                        | Incr  | Path   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------|--------|
| Clock network delay (ideal)   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00    | clock FUN REF CLK (rise edge)                | 0.00  | 0.00   |
| U0_REG_FILE/regfile_reg[0][3]/QN (SDFFARX1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                              | 0.00  | 0.00   |
| U0_REG_FILE/U27/ZN (INVX1)       0.17       0.66 f         U0_REG_FILE/REG0[3] (REG_FILE)       0.00       0.66 f         U0_ALU/A[3] (ALU)       0.00       0.66 f         U0_ALU/U150/Z (NBUFFX2)       0.52       1.18 f         U0_ALU/U48/ZN (INVX0)       0.49       1.67 r         U0_ALU/U141/ZN (INVX0)       0.94       2.61 f         U0_ALU/U152/Z (NBUFFX4)       1.78       4.39 f         U0_ALU/add_40/A[3] (ALU_DW01_add_0)       0.00       4.39 f         U0_ALU/add_40/V1[3] (ALU_DW01_add_0)       0.00       4.39 f         U0_ALU/add_40/U1_3/CO (FADDX1)       1.74       6.14 f         U0_ALU/add_40/U1_5/CO (FADDX1)       0.50       6.64 f         U0_ALU/add_40/U1_6/CO (FADDX1)       0.50       7.64 f         U0_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         U0_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         U0_ALU/233/Q (A022X2)       0.40       8.57 f         U0_ALU/U233/Q (A022X2)       0.40       8.57 f         U0_ALU/U34/Q (A022X1)       0.30       9.15 f         U0_ALU/U32/Q (A022X2)       0.40       8.57 f         U0_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.00       10.00         clock ALU_CK (rise edge)       10.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | U0 REG FILE/regfile reg[0][3]/CLK (SDFFARX1) | 0.00  | 0.00 r |
| U0_REG_FILE/U27/ZN (INVX1)       0.17       0.66 f         U0_REG_FILE/REG0[3] (REG_FILE)       0.00       0.66 f         U0_ALU/A[3] (ALU)       0.00       0.66 f         U0_ALU/U150/Z (NBUFFX2)       0.52       1.18 f         U0_ALU/U48/ZN (INVX0)       0.49       1.67 r         U0_ALU/U141/ZN (INVX0)       0.94       2.61 f         U0_ALU/U152/Z (NBUFFX4)       1.78       4.39 f         U0_ALU/add_40/A[3] (ALU_DW01_add_0)       0.00       4.39 f         U0_ALU/add_40/V1[3] (ALU_DW01_add_0)       0.00       4.39 f         U0_ALU/add_40/U1_3/CO (FADDX1)       1.74       6.14 f         U0_ALU/add_40/U1_5/CO (FADDX1)       0.50       6.64 f         U0_ALU/add_40/U1_6/CO (FADDX1)       0.50       7.64 f         U0_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         U0_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         U0_ALU/233/Q (A022X2)       0.40       8.57 f         U0_ALU/U233/Q (A022X2)       0.40       8.57 f         U0_ALU/U34/Q (A022X1)       0.30       9.15 f         U0_ALU/U32/Q (A022X2)       0.40       8.57 f         U0_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.00       10.00         clock ALU_CK (rise edge)       10.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | U0 REG FILE/regfile reg[0][3]/QN (SDFFARX1)  | 0.49  | 0.49 r |
| U0_ALU/A[3] (ALU)       0.00       0.66 f         U0_ALU/U159/Z (NBUFFX2)       0.52       1.18 f         U0_ALU/U48/ZN (INVX0)       0.49       1.67 r         U0_ALU/U141/ZN (INVX0)       0.94       2.61 f         U0_ALU/U152/Z (NBUFFX4)       1.78       4.39 f         U0_ALU/add_40/U1_3/CO (FADDX1)       1.74       6.14 f         U0_ALU/add_40/U1_3/CO (FADDX1)       0.50       6.64 f         U0_ALU/add_40/U1_5/CO (FADDX1)       0.50       7.14 f         U0_ALU/add_40/U1_5/CO (FADDX1)       0.50       7.64 f         U0_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         U0_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         U0_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         U0_ALU/add_40/SUM[7] (ALU_DW01_add_0)       0.00       8.17 f         U0_ALU/U233/Q (A022X2)       0.40       8.57 f         U0_ALU/U327Q (0A21X1)       0.28       8.85 f         U0_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.30       9.15 f         U0_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.00       10.00         clock ALU_CLK (rise edge)       10.00       10.00         clock network delay (ideal)       0.00       9.80 r         u1brary setup time       -0.62<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                              | 0.17  | 0.66 f |
| UO_ALU/U150/Z (NBUFFX2)       0.52       1.18 f         UO_ALU/U48/ZN (INVX0)       0.49       1.67 r         UO_ALU/U141/ZN (INVX0)       0.94       2.61 f         UO_ALU/U152/Z (NBUFFX4)       1.78       4.39 f         UO_ALU/add_40/A[3] (ALU_DW01_add_0)       0.00       4.39 f         UO_ALU/add_40/U1_3/C0 (FADDX1)       1.74       6.14 f         UO_ALU/add_40/U1_5/C0 (FADDX1)       0.50       6.64 f         UO_ALU/add_40/U1_5/C0 (FADDX1)       0.50       7.14 f         UO_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         UO_ALU/add_40/SUM[7] (ALU_DW01_add_0)       0.00       8.17 f         UO_ALU/U333/Q (A022X2)       0.40       8.57 f         UO_ALU/U334/Q (A0221X1)       0.28       8.85 f         UO_ALU/JU32/Q (OA21X1)       0.30       9.15 f         UO_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.03       9.18 f         data arrival time       10.00       10.00         clock ALU_CLK (rise edge)       10.00       10.00         clock network delay (ideal)       0.00       10.00         clock uncertainty       -0.20       9.80         UO_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)       0.00       9.80         UO_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)       0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | U0 REG FILE/REG0[3] (REG FILE)               | 0.00  | 0.66 f |
| UO_ALU/U48/ZN (INVX0)       0.49       1.67 r         UO_ALU/U141/ZN (INVX0)       0.94       2.61 f         UO_ALU/U152/Z (NBUFFX4)       1.78       4.39 f         UO_ALU/add_40/A[3] (ALU_DW01_add_0)       0.00       4.39 f         UO_ALU/add_40/U1_3/CO (FADDX1)       1.74       6.14 f         UO_ALU/add_40/U1_5/CO (FADDX1)       0.50       6.64 f         UO_ALU/add_40/U1_5/CO (FADDX1)       0.50       7.64 f         UO_ALU/add_40/U1_7/S (FADDX1)       0.50       7.64 f         UO_ALU/add_40/SUM[7] (ALU_DW01_add_0)       0.50       7.64 f         UO_ALU/U233/Q (A022X2)       0.40       8.57 f         UO_ALU/U33/Q (A022X2)       0.40       8.57 f         UO_ALU/U32/Q (A022X2)       0.28       8.85 f         UO_ALU/U32/Q (A022X1)       0.30       9.15 f         UO_ALU/U32/Q (A022X1)       0.30       9.15 f         UO_ALU/U32/Q (A022X1)       0.03       9.18 f         data arrival time       9.18         clock ALU_CLK (rise edge)       10.00       10.00         clock uncertainty       -0.20       9.80         UO_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)       0.00       9.80 r         library setup time       -0.62       9.18         da                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | U0_ALU/A[3] (ALU)                            | 0.00  | 0.66 f |
| U0_ALU/U141/ZN (INVX0) U0_ALU/U152/Z (NBUFFX4) U0_ALU/add_40/A[3] (ALU_DW01_add_0) U0_ALU/add_40/A[3] (ALU_DW01_add_0) U0_ALU/add_40/U1_3/CO (FADDX1) U0_ALU/add_40/U1_5/CO (FADDX1) U0_ALU/add_40/U1_5/CO (FADDX1) U0_ALU/add_40/U1_5/CO (FADDX1) U0_ALU/add_40/U1_5/CO (FADDX1) U0_ALU/add_40/U1_5/CO (FADDX1) U0_ALU/add_40/U1_7/S (FADDX1) U0_ALU/add_40/U1_7/S (FADDX1) U0_ALU/add_40/SUM[7] (ALU_DW01_add_0) U0_ALU/U33/Q (A022X2) U0_ALU/U33/Q (A022X2) U0_ALU/U33/Q (A022X2) U0_ALU/U33/Q (A022X1) U0_ALU/U32/Q (OA21X1) U0_ALU/U32/Q (OA21X1) U0_ALU/U32/Q (OA21X1) U0_ALU/U32/Q (OA21X1) U0_ALU/U32/Q (OA21X1) U0_ALU/U31/DUT_reg[7]/D (SDFFARX1) U0_ALU/U31/DUT_reg[7]/D (SDFFARX1) U0_ALU/U31/DUT_reg[7]/CLK (SDFFARX1) U0_ALU/U31/DUT_reg[7]/CLK (SDFFARX1) U0_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1) U0_ALU | U0_ALU/U150/Z (NBUFFX2)                      | 0.52  | 1.18 f |
| U0_ALU/U152/Z (NBUFFX4)  U0_ALU/add_40/A[3] (ALU_DW01_add_0)  U0_ALU/add_40/U1_3/CO (FADDX1)  U0_ALU/add_40/U1_4/CO (FADDX1)  U0_ALU/add_40/U1_5/CO (FADDX1)  U0_ALU/add_40/U1_5/CO (FADDX1)  U0_ALU/add_40/U1_5/CO (FADDX1)  U0_ALU/add_40/U1_5/CO (FADDX1)  U0_ALU/add_40/U1_7/S (FADDX1)  U0_ALU/add_40/U1_7/S (FADDX1)  U0_ALU/add_40/U1_7/S (FADDX1)  U0_ALU/add_40/U1_7/S (FADDX1)  U0_ALU/33/Q (A022X2)  U0_ALU/33/Q (A022X2)  U0_ALU/U233/Q (A022X2)  U0_ALU/U32/Q (OA21X1)  U0_ALU/U32/Q (OA21X1)  U0_ALU/U32/Q (OA21X1)  U0_ALU/ALU_0UT_reg[7]/D (SDFFARX1)  data arrival time  clock ALU_CLK (rise edge)  clock network delay (ideal)  clock uncertainty  U0_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)  data required time  data required time  9.18  data required time  9.18  slack (MET)  0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | U0_ALU/U48/ZN (INVX0)                        | 0.49  | 1.67 r |
| U0_ALU/add_40/A[3] (ALU_DW01_add_0)       0.00       4.39 f         U0_ALU/add_40/U1_3/C0 (FADDX1)       1.74       6.14 f         U0_ALU/add_40/U1_5/C0 (FADDX1)       0.50       6.64 f         U0_ALU/add_40/U1_5/C0 (FADDX1)       0.50       7.14 f         U0_ALU/add_40/U1_6/C0 (FADDX1)       0.50       7.64 f         U0_ALU/add_40/SUM[7] (ALU_DW01_0       0.50       7.64 f         U0_ALU/add_40/SUM[7] (ALU_DW01_add_0)       0.00       8.17 f         U0_ALU/U333/Q (A022X2)       0.40       8.57 f         U0_ALU/U32/Q (0A21X1)       0.28       8.85 f         U0_ALU/J32/Q (0A21X1)       0.30       9.15 f         U0_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.03       9.18 f         data arrival time       9.18         clock ALU_CLK (rise edge)       10.00       10.00         clock network delay (ideal)       0.00       10.00         clock uncertainty       -0.20       9.80         U0_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)       0.00       9.80 r         library setup time       -0.62       9.18         data required time       9.18         data arrival time       9.18         slack (MET)       0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | U0_ALU/U141/ZN (INVX0)                       | 0.94  | 2.61 f |
| U0_ALU/add_40/U1_3/C0 (FADDX1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                              | 1.78  | 4.39 f |
| U0_ALU/add_40/U1_4/C0 (FADDX1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                              | 0.00  | 4.39 f |
| U0_ALU/add_40/U1_5/C0 (FADDX1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U0_ALU/add_40/U1_3/C0 (FADDX1)               | 1.74  | 6.14 f |
| U0_ALU/add_40/U1_6/C0 (FADDX1)       0.50       7.64 f         U0_ALU/add_40/V1_7/S (FADDX1)       0.52       8.17 f         U0_ALU/add_40/SUM[7] (ALU_DW01_add_0)       0.00       8.17 f         U0_ALU/U233/Q (A022X2)       0.40       8.57 f         U0_ALU/U334/Q (A0221X1)       0.28       8.85 f         U0_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.30       9.15 f         U0_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.03       9.18 f         data arrival time       9.18         clock ALU_CLK (rise edge)       10.00       10.00         clock network delay (ideal)       0.00       10.00         clock uncertainty       -0.20       9.80         U0_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)       0.00       9.80 r         library setup time       -0.62       9.18         data required time       9.18         data arrival time       9.18         slack (MET)       0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                              | 0.50  | 6.64 f |
| U0_ALU/add_40/U1_7/S (FADDX1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                              |       |        |
| U0_ALU/add_40/SUM[7] (ALU_DW01_add_0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                              |       |        |
| U0_ALU/U233/Q (A022X2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                              |       |        |
| UO_ALU/U34/Q (A0221X1)       0.28       8.85 f         UO_ALU/U32/Q (OA21X1)       0.30       9.15 f         UO_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.03       9.18 f         data arrival time       9.18         clock ALU_CLK (rise edge)       10.00       10.00         clock network delay (ideal)       0.00       10.00         clock uncertainty       -0.20       9.80         UO_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)       0.00       9.80 r         library setup time       -0.62       9.18         data required time       9.18         data arrival time       -9.18         slack (MET)       0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |       |        |
| UO_ALU/U32/Q (0A21X1)       0.30       9.15 f         UO_ALU/ALU_OUT_reg[7]/D (SDFFARX1)       0.03       9.18 f         data arrival time       9.18         clock ALU_CLK (rise edge)       10.00       10.00         clock network delay (ideal)       0.00       10.00         clock uncertainty       -0.20       9.80         UO_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)       0.00       9.30 r         library setup time       -0.62       9.18         data required time       9.18         data arrival time       9.18         slack (MET)       0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                              |       |        |
| U0_ALU/ALU_OUT_reg[7]/D (SDFFARX1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                              |       |        |
| data arrival time 9.18  clock ALU_CLK (rise edge) 10.00 10.00 clock network delay (ideal) 0.00 10.00 clock uncertainty -0.20 9.80 U0_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1) 0.00 9.80 r library setup time -0.62 9.18 data required time 9.18  data arrival time 9.18  slack (MET) 0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                              |       |        |
| clock ALU_CLK (rise edge)       10.00       10.00         clock network delay (ideal)       0.00       10.00         clock uncertainty       -0.20       9.80         U0_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)       0.00       9.80 r         library setup time       -0.62       9.18         data required time       9.18         data arrival time       -9.18         slack (MET)       0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                              | 0.03  |        |
| clock network delay (ideal)         0.00         10.00           clock uncertainty         -0.20         9.80           U0_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)         0.00         9.80 r           library setup time         -0.62         9.18           data required time         9.18           data arrival time         9.18           slack (MET)         0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | data arrival time                            |       | 9.18   |
| Clock uncertainty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | clock ALU_CLK (rise edge)                    | 10.00 | 10.00  |
| U0_ALU/ALU_OUT_reg[7]/CLK (SDFFARX1)         0.00         9.80 r           library setup time         -0.62         9.18           data required time         9.18           data arrival time         -9.18           slack (MET)         0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                              |       |        |
| library setup time -0.62 9.18 data required time 9.18 data arrival time 9.18 slack (MET) 0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                              |       |        |
| data required time 9.18  data required time 9.18 data arrival time -9.18  slack (MET) 0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                              |       |        |
| data required time 9.18 data arrival time -9.18 slack (MET) 0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                              | -0.62 |        |
| data required time 9.18 data arrival time -9.18 slack (MET) 0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                              |       |        |
| slack (MET) 0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                              |       |        |
| slack (MET) 0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                              |       |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                              |       | 0.00   |

#### Testing Critical Path:

```
Startpoint: U0_UART/U0_TX/U0_MUX/TX_OUT_reg
           (rising edge-triggered flip-flop clocked by SCAN CLK)
Endpoint: SCAN_OUT_4 (output port clocked by SCAN_CLK)
Path Group: SCAN CLK
Path Type: max
Des/Clust/Port Wire Load Model Library
SYSTEM_TOP ForQA
                            saed90nm_max
Point
                                                                Path
clock SCAN CLK (rise edge)
                                                    0.00 0.00
clock network delay (ideal)
                                                     0.00
                                                                0.00
UO_UART/UO_TX/UO_MUX/TX_OUT_reg/CLK (SDFFASX1)
                                                                0.00 r
U0 UART/U0 TX/U0 MUX/TX OUT reg/Q (SDFFASX1)
                                                                0.79 r
UO UART/UO TX/UO MUX/TX OUT (mux4x1)
                                                    0.00
                                                               0.79 r
U0 UART/U0 TX/TX OUT (UART TX)
                                                               0.79 r
                                                    0.00
UO UART/TX OUT S (UART)
                                                     0.00
                                                               0.79 r
U17/Z (NBUFFX32)
                                                     0.99
                                                               1.78 r
SCAN OUT 4 (out)
                                                     0.01
                                                               1.79 r
data arrival time
                                                                1.79
clock SCAN CLK (rise edge)
                                                   100.00
clock network delay (ideal)
                                                    0.00
                                                              100.00
                                                               98.80
                                                    -1.20
clock uncertainty
                                                   -20.00
output external delay
                                                               78.80
data required time
                                                               78.80
data required time
                                                               78.80
data arrival time
slack (MET)
                                                               77.01
```

## 4. NDM Creation

#### 4.1. Introduction

- NDM is an easy and simple way to collect all views in a specific format called ndm or clib format.
- It's a technology-specific in which for any asic flow compliance all the tools requires to consider all the views of the std\_cells in order to achieve an optimized design without (timing, physical DRC, or functional) violations.
- Therefore we create an NDM Container that have the timing, frame and the design and layout views that will be a standered to use in all the pnr flow which will make the flow easier instead of reading these views everytime we go to a new step in pnr flow.

#### 4.2. Inputs & Outputs

#### Inputs:

- a) .tf: the technology file: contains all the info about the metal layers such as color for the gui, etc.. all the physical DRCs for this lib or technology such as: min spacing, min width and so many more..
- b) .db: which is the timing/power/area views of all the standard cells in the included libraries, for my system I used 3 libraries:
  - 1) saed90nm max
  - 2) saed90nm min
  - 3) saed90nm\_max\_cg
- c) .lef file: the abstract view of the standered cell, which contains some info about each cell such as:
  - 1) Cell boundaries.
  - 2) Pin shapes
  - 3) Pins location
  - 4) Pins directions and names
  - 5) Layer used with the cell
- Output: the tool groups all these infos from the file into a unique workspace specific for the used libraries and to be able to use it directly in the upcoming steps.

#### 4.3. Design Library Creation

- This is a project-specific library that contains design data.
- It stores all relevant data such as logical views, physical views, timing information, parasitic data, and constraints. By linking it with the reference library, technology file, and TLU+ files.
- TLU+files is important because they provide RC parasitic modeling, which is critical for accurate timing and signal integrity analysis and used for the calculation of the actual wire delays, instead of the inaccurate delays from the wire load model
- Inputs: NDM Library, Design Files as: the .v file and the sdc file, finally the RC parasitics information from the TLU+ files.
- Outputs: **SYSTEM\_TOP\_setup.dlib**, which will be used as the initial step for the floor\_plan stage.

# 5. Floor Planning

- In this step's script, I defined the following:
  - a) Opened the setup.dlib and copied it to a new .dlib with a name SYSTEM\_TOP\_fp.dlib to work on it as to be able to come to the previous step at any time for future modifications if needed.
  - b) Defined the Metal Layers Direction, in a cross-metal wire orientation style, which is better in less crosstalk between the adjacent metal layers and overlapping only occurs at the cross section to be able to have access to most of the metal layers by using stacked vias if I want as it will be used in the power plan step
  - c) Ignored using the layers M8 and M9 as they are only dedicated for the power supply.
  - d) Intilialized the floor plan with a core utilization of 0.5 in R shape with core offset from the die of 10 and side ratio of 1:1.
  - e) Defiend the Pins Placement in a way in which:
    - 1) Functional Clocks on the top side: FUN\_REF\_CLK, FUN\_UART\_CLK.
    - 2) Input pins on the Right Side: RX\_IN and SCAN\_IN signals
    - 3) Output pins on the Left Side: TX\_OUT and SCAN\_OUT signals
    - 4) Control and Reset Pins on the bottom side
  - f) Generating reports and output files.



Figure 2: Output of the Floor Planning Stage

#### **Utilization Report:**

```
Utilization Ratio:
                                                   0.5029
- Area calculation based on: site_row of block SYSTEM_TOP_fp
- Categories of objects excluded: hard_macros macro_keepouts soft_macros io_cells hard_blockages
Total Area: 61662.4128
Total Capacity Area: 61662.4120
Utilization options:
Total Area:
Total Capacity Area:
Total Area of cells:
                                                  31009.0752
Area of excluded objects:
                                                  0.0000

    hard macros

    macro_keepouts

                                                  0.0000
 - soft macros
                                                  0.0000
 - io cells
                                                  0.0000

    hard blockages

                                                   0.0000
Utilization of site-rows with:
 - Site 'unit':
                                                   0.5029
0.5029
```

# 6. Power Planning

- In this step's script, I defined the following:
  - a) Opened the fp.dlib and copied it to a new .dlib with the name of **SYSTEM\_TOP\_pp.dlib** to work on it as to be able to come to the previous step at any time for future modifications if needed.
  - b) Created the Vdd and Vss pins and connected them to the hierarchical system
  - c) Defined the power ring region of offset 1 from the core and its purpose is that when creating the power ring on the chip do not create it on the core boundary itself but leaving a small offset between the core and the power ring itself



- d) Defined the power ring itself by setting the following:
  - 1) Horizontal Layer: M8
  - 2) Vertical Layer: M9
  - 3) Ring Width = 2
  - 4) Ring Spacing = 1.5
- Note: Ring Width is relatively small as it is considered a low-power design as
  the total power of the design is approximately 130 uW so we will be able to
  deliver the power from the pins to the ring just fine.
  - e) Defined the power mesh, which is responsible for delivering the power supply from the ring to every standard cell in the design and its specs as the following:
    - 1) Width = 5
    - 2) Pitch = 20
    - 3) Horizontal offset = 1
    - 4) Vertical offset = 6
- Note: Ring Width is slightly bigger than the ring as it should be able to deliver the supply to the cells with the lowest IR drop possible, since the metal thickness is inversely proportional to the resistance.
  - f) Finally created the power rails on M1, as their purpose is the power delivered from M8,M9 through stacked vias and through the cells actually happens through the M1 rails which are connected directly to the cells' VDD and VSS of the cell transistors, in which these rails are connected to the cells in the FEOEL.
- Note: The Rail Width must be the same width as the Vdd and Vss rails in the std\_cell itself to avoid any violations in the placement step.
  - g) Resulting the outputs and reports.

#### **Track Utilization Report:**

| Percentage of              | f routing                                         | tracks                       | used b                                                             | y P/G nets                                      |
|----------------------------|---------------------------------------------------|------------------------------|--------------------------------------------------------------------|-------------------------------------------------|
| layer                      | Shap                                              | pe   S                       | pacing                                                             | Total                                           |
| P0<br>M1<br>M2<br>M3<br>M4 | 0.000<br>  6.479<br>  1.710<br>  1.275<br>  1.737 | 9%   1<br>9%  <br>5%  <br>7% | ======<br>0.000%<br>7.000%<br>1.710%<br>2.550%<br>3.358%<br>2.579% | 0.000%<br>23.479%<br>3.420%<br>3.825%<br>5.094% |

1.852% | 3.358% |

M9 | 46.939% | 12.245% | 59.184%

1.283% | 2.566% | 3.849% 66.790% | 1.103% | 67.893%

5.210%

## **PG Connectivity Report:**

```
Number of Standard Cells: 2195
Number of Macro Cells: 0
Number of IO Pad Cells: 0
Number of Blocks: 0
Loading P/G wires and vias...
Number of VDD Wires: 71
Number of VDD Vias: 2860
Number of VDD Terminals: 0
Number of VSS Wires: 72
Number of VSS Vias: 2944
Number of VSS Terminals: 0
*************Verify net VDD connectivity***********
 Number of floating wires: 14
 Number of floating vias: 0
 Number of floating std cells: 2195
 Number of floating hard macros: 0
 Number of floating I/O pads: 0
 Number of floating terminals: 0
 Number of floating hierarchical blocks: 0
**********************
***********Verify net VSS connectivity**********
 Number of floating wires: 14
 Number of floating vias: 0
 Number of floating std cells: 2195
 Number of floating hard macros: 0
 Number of floating I/O pads: 0
 Number of floating terminals: 0
 Number of floating hierarchical blocks: 0
```

M6 |

M7 |

 As can be seen, all the std cells are floating, since we did not perform placement yet. CPU usage for check\_pg\_drc: 0.09 seconds ( 0.00 hours) Elapsed time for check\_pg\_drc: 0.09 seconds ( 0.00 hours) No errors found.

• No PG DRC Violations were found

# **Output of the Power Plan Step:**



## 7. Placement

- In this step's script, the flow moved as the following:
  - a) Opened the pp.dlib and copied it to a new .dlib with the name of SYSTEM\_TOP\_pl.dlib to work on it as to be able to come to the previous step at any time for future modifications if needed
  - b) I read the .def file from the dft step that maybe used to operate scan chain reordering to solve any congestion problem if there was
  - c) Excute a check design command pre\_placement stage that runs predefined or user-defined checks on current design.
  - d) Define some options as max\_util, max\_density and max\_fanout, since in this step the utilization may increase due to the addition of spare cells, HFS cells and Tie cells
  - e) Added the spare cells in a legalized way
  - f) Added the tie cells
  - g) Connected all the new added cells to the VDD and VSS
  - h) Ran the place\_opt command that performs the following:
    - 1) Coarse Placement
    - 2) Legalized Placement
    - 3) HFS for the signals as rst, and scan\_en and any signal that has high fanout except the clock of course.
    - 4) Optimization in terms of Congestion and Timing
  - i) Generate Outputs and Reports.

#### Report\_QoR:

| <u></u>                                                                                                                                                                                                 |                                                 | Timing Path Group 'FUN_TX_CL                                                                                                                                                                                                                             | .K'                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Scenario 'default' Timing Path Group 'FUN_REF_C Levels of Logic:                                                                                                                                        | CLK'                                            | Levels of Logic:<br>Critical Path Length:<br>Critical Path Slack:                                                                                                                                                                                        | 2<br>1.49<br>269.58                                           |
| Critical Path Length: Critical Path Slack: Critical Path Clk Period: Total Negative Slack: No. of Violating Paths: Worst Hold Violation:                                                                | 4.45<br>4.72<br>10.00<br>0.00<br>0              | Levels of Logic: Critical Path Length: Critical Path Slack: Critical Path Clk Period: Total Negative Slack: No. of Violating Paths: Worst Hold Violation: Total Hold Violation: No. of Hold Violations:  Scenario 'default' Timing Path Group 'FUN RX_CL | -7.83<br>37                                                   |
| Total Hold Violation: No. of Hold Violations:                                                                                                                                                           | -21.72<br>230<br>                               | Levels of Logic: Critical Path Length: Critical Path Slack: Critical Path Clk Period: Total Negative Slack: No. of Violating Paths: Worst Hold Violation: Total Hold Violation: No. of Hold Violations:                                                  | 3<br>54.88<br>215.56<br>271.27<br>0.00<br>0<br>-0.11<br>-3.11 |
| Levels of Logic: Critical Path Length: Critical Path Slack: Critical Path Clk Period: Total Negative Slack: No. of Violating Paths: Worst Hold Violation: Total Hold Violation: No. of Hold Violations: | 267.51<br>271.27<br>0.00<br>0<br>-0.20<br>-2.27 | Scenario 'default' Timing Path Group 'ALU_CLK' Levels of Logic: Critical Path Length: Critical Path Slack: Critical Path Clk Period: Total Negative Slack: No. of Violating Paths: Worst Hold Violation: Total Hold Violation: No. of Hold Violations:   | 21<br>6.31<br>2.85<br>10.00<br>0.00<br>0                      |

• As can be seen from the quality of results report, I have some serious hold violations but we will consider them in the CTS Step.

## **Report\_Placement:**

# **Report\_Congestion:**

| Layer     | overflo | w       | ;           | # GRCs has |          |
|-----------|---------|---------|-------------|------------|----------|
| Name      | total   | max   o | verflow (%) | max        | overflow |
|           |         |         |             |            |          |
| Both Dirs | 0       | 0       | 0 (0.       | 00%)       | 0        |
| H routing | 0       | 0       | 0 (0.       | 00%)       | 0        |
| V routing | 0       | 0       | 0 (0.       | 00%)       | 0        |

1

# Report\_Cell:

|                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                                       |                                                                                                                                                                                                  | B                                                                                                                                                                                                                                                         | - <b></b> -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLACE_HFSBUF_1046_161                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optlc_1693                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm_m                                                                                                                                             |
| PLACE HFSBUF 1190 93                                                                                                                                                                                                                                                                                                                                                                              | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optlc_1695                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm_m                                                                                                                                             |
| PLACE HFSBUF 1411 163                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optlc_1697                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm_m                                                                                                                                             |
| PLACE HFSBUF 1461 97                                                                                                                                                                                                                                                                                                                                                                              | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optlc_1699                                                                                                                                                                                                                                          | TIEL<br>TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | saed90nm_m                                                                                                                                             |
| PLACE HFSBUF 1672 164                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optlc_1701<br>PLACE optlc 1703                                                                                                                                                                                                                      | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm_m<br>saed90nm m                                                                                                                               |
| PLACE HFSBUF 1719 181                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optic_1705<br>PLACE_optic_1705                                                                                                                                                                                                                      | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 196 188                                                                                                                                                                                                                                                                                                                                                                              | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optic_1705<br>PLACE optic 1706                                                                                                                                                                                                                      | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 2158 173                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optic_1700<br>PLACE optic 1710                                                                                                                                                                                                                      | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 224 269                                                                                                                                                                                                                                                                                                                                                                              | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE optic 1712                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 2251 171                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE optic 1714                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 2798 174                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE optlc 1716                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 2817 69                                                                                                                                                                                                                                                                                                                                                                              | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE optlc 1718                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 3079 176                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE optlc 1721                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 313 187                                                                                                                                                                                                                                                                                                                                                                              | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE optlc 1723                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 3159 72                                                                                                                                                                                                                                                                                                                                                                              | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE optlc 1725                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
| PLACE HFSBUF 3205 179                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE optlc 1726                                                                                                                                                                                                                                          | TIEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm m                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                   | NBUFFX2                                                                                                                                                                                                                 | saed90nm m                                                                                                                                                                                       | PLACE_optlc_1729                                                                                                                                                                                                                                          | TIEH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm_m                                                                                                                                             |
| PLACE_HFSBUF_3659_83                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                         | _                                                                                                                                                                                                | PLACE_optlc_1730                                                                                                                                                                                                                                          | TIEH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm_m                                                                                                                                             |
| PLACE_HFSBUF_383_271                                                                                                                                                                                                                                                                                                                                                                              | NBUFFX2                                                                                                                                                                                                                 | saed90nm_m                                                                                                                                                                                       | PLACE_optlc_1731                                                                                                                                                                                                                                          | TIEH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | saed90nm_m                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                         |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                        |
| PLACE_HFSBUF_4063_183                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX8                                                                                                                                                                                                                 | saed90nm_m                                                                                                                                                                                       | RST_SYNC_1                                                                                                                                                                                                                                                | RST_SYNC_0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                        |
| PLACE_HFSBUF_5080_146                                                                                                                                                                                                                                                                                                                                                                             | NBUFFX2                                                                                                                                                                                                                 | saed90nm_m                                                                                                                                                                                       | RST_SYNC_1<br>RST_SYNC_2                                                                                                                                                                                                                                  | RST_SYNC_0<br>RST_SYNC_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                        |
| PLACE_HFSBUF_5080_146<br>PLACE_HFSBUF_5147_98                                                                                                                                                                                                                                                                                                                                                     | NBUFFX2<br>NBUFFX8                                                                                                                                                                                                      | saed90nm_m<br>saed90nm_m                                                                                                                                                                         |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                        |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147                                                                                                                                                                                                                                                                                                                                  | NBUFFX2<br>NBUFFX8<br>NBUFFX2                                                                                                                                                                                           | saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                                                                           | RST_SYNC_2<br>RX_CLK_DIV<br>SpareCell_0                                                                                                                                                                                                                   | RST_SYNC_1<br>ClkDiv_1<br>NAND2X2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | saed90nm_m                                                                                                                                             |
| PLACE_HFSBUF_5080_146<br>PLACE_HFSBUF_5147_98                                                                                                                                                                                                                                                                                                                                                     | NBUFFX2<br>NBUFFX8                                                                                                                                                                                                      | saed90nm_m<br>saed90nm_m                                                                                                                                                                         | RST_SYNC_2<br>RX_CLK_DIV<br>SpareCell_0<br>SpareCell_0_0                                                                                                                                                                                                  | RST_SYNC_1<br>ClkDiv_1<br>NAND2X2<br>INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | saed90nm_m                                                                                                                                             |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147                                                                                                                                                                                                                                                                                                                                  | NBUFFX2<br>NBUFFX8<br>NBUFFX2                                                                                                                                                                                           | saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                                                                           | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_0 SpareCell_0_1                                                                                                                                                                                             | RST_SYNC_1<br>ClkDiv_1<br>NAND2X2<br>INVX2<br>INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | saed90nm_m<br>saed90nm_m                                                                                                                               |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148                                                                                                                                                                                                                                                                                                            | NBUFFX2<br>NBUFFX8<br>NBUFFX2<br>NBUFFX2                                                                                                                                                                                | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                                                             | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_0 SpareCell_0_1 SpareCell_0_2                                                                                                                                                                               | RST_SYNC_1<br>ClkDiv_1<br>NAND2X2<br>INVX2<br>INVX2<br>INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                                 |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149                                                                                                                                                                                                                                                                                      | NBUFFX2<br>NBUFFX8<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2                                                                                                                                                                     | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                                               | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3                                                                                                                                                                 | RST_SYNC_1<br>ClkDiv_1<br>NAND2X2<br>INVX2<br>INVX2<br>INVX2<br>INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                   |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152                                                                                                                                                                                                                                                                | NBUFFX2<br>NBUFFX8<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2                                                                                                                                                          | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                                 | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3 SpareCell_0_4                                                                                                                                                                 | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                     |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150                                                                                                                                                                                                                                          | NBUFFX2<br>NBUFFX8<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2                                                                                                                                               | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                   | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3 SpareCell_0_4 SpareCell_0_5                                                                                                                                                   | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                       |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151                                                                                                                                                                                                                    | NBUFFX2<br>NBUFFX8<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2                                                                                                                                    | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                                   | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3 SpareCell_0_4 SpareCell_0_5 SpareCell_0_5 SpareCell_0_6                                                                                                                       | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                         |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_5823_153 PLACE_HFSBUF_637_190                                                                                                                                                                         | NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2                                                                                                                         | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                                                     | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3 SpareCell_0_4 SpareCell_0_5 SpareCell_0_6 SpareCell_0_6 SpareCell_0_7                                                                                                         | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                         |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_5823_153 PLACE_HFSBUF_637_190 PLACE_HFSBUF_6556_154                                                                                                                                                   | NBUFFX2<br>NBUFFX8<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2<br>NBUFFX2                                                                                                   | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                                         | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3 SpareCell_0_4 SpareCell_0_5 SpareCell_0_5 SpareCell_0_6 SpareCell_0_7 SpareCell_0_7 SpareCell_0_8                                                                             | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                           |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_5823_153 PLACE_HFSBUF_637_190 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_69_110                                                                                                                               | NBUFFX2                                                                                         | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                           | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3 SpareCell_0_4 SpareCell_0_5 SpareCell_0_6 SpareCell_0_6 SpareCell_0_7 SpareCell_0_8 SpareCell_0_9                                                                             | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                           |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_637_190 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_69_110 PLACE_HFSBUF_752_111                                                                                                          | NBUFFX2                                                                 | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                                           | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3 SpareCell_0_4 SpareCell_0_5 SpareCell_0_5 SpareCell_0_6 SpareCell_0_7 SpareCell_0_8 SpareCell_0_9 SpareCell_0_9 SpareCell_1_1                                                 | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                             |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_637_190 PLACE_HFSBUF_637_190 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_69_110 PLACE_HFSBUF_752_111 PLACE_HFSBUF_908_100                                                                | NBUFFX2                                                 | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m                             | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_3 SpareCell_0_4 SpareCell_0_5 SpareCell_0_5 SpareCell_0_5 SpareCell_0_6 SpareCell_0_7 SpareCell_0_7 SpareCell_0_8 SpareCell_0_9 SpareCell_1 SpareCell_1_1 SpareCell_1_0         | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m               |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_637_190 PLACE_HFSBUF_637_190 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_69_110 PLACE_HFSBUF_752_111 PLACE_HFSBUF_908_100 PLACE_HFSBUF_962_95                      | NBUFFX2 NBUFFX3                                         | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m               | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_4 SpareCell_0_5 SpareCell_0_6 SpareCell_0_6 SpareCell_0_7 SpareCell_0_8 SpareCell_0_9 SpareCell_1 SpareCell_1 SpareCell_1 SpareCell_1_1 SpareCell_1_1             | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_637_190 PLACE_HFSBUF_637_190 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_69_110 PLACE_HFSBUF_752_111 PLACE_HFSBUF_908_100 PLACE_HFSBUF_962_95 PLACE_HFSINV_170_257 | NBUFFX2 | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_4 SpareCell_0_5 SpareCell_0_5 SpareCell_0_6 SpareCell_0_6 SpareCell_0_7 SpareCell_0_9 SpareCell_0_9 SpareCell_1 SpareCell_1 SpareCell_1 SpareCell_1 SpareCell_1_1 SpareCell_1_2 | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2 INVX1 INVX2 INVX | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m |
| PLACE_HFSBUF_5080_146 PLACE_HFSBUF_5147_98 PLACE_HFSBUF_5316_147 PLACE_HFSBUF_5393_148 PLACE_HFSBUF_5460_149 PLACE_HFSBUF_5504_152 PLACE_HFSBUF_5576_150 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_5641_151 PLACE_HFSBUF_637_190 PLACE_HFSBUF_637_190 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_6556_154 PLACE_HFSBUF_69_110 PLACE_HFSBUF_752_111 PLACE_HFSBUF_908_100 PLACE_HFSBUF_962_95                      | NBUFFX2 NBUFFX3                                         | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m               | RST_SYNC_2 RX_CLK_DIV SpareCell_0 SpareCell_0_0 SpareCell_0_1 SpareCell_0_2 SpareCell_0_4 SpareCell_0_5 SpareCell_0_6 SpareCell_0_6 SpareCell_0_7 SpareCell_0_8 SpareCell_0_9 SpareCell_1 SpareCell_1 SpareCell_1 SpareCell_1_1 SpareCell_1_1             | RST_SYNC_1 ClkDiv_1 NAND2X2 INVX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m<br>saed90nm_m |

• As can be seen there are some added cells used in HFS, Tie cells and spare cells

#### **Output of the Placemet Step:**



# 8. CTS

- The flow moved as follows:
  - a) Opened the pl.dlib and copied it to a new .dlib with the name of SYSTEM\_TOP\_cts.dlib to work on it as to be able to come to the previous step at any time for future modifications if needed.
  - b) Ran some pre\_cts\_checks using "check\_design -checks pre\_clock\_tree\_stage"
  - c) Checked for any common problems that may impact the clock tree synthesis by using check\_clock\_trees command, and it noted that the clock gating cell has a don't touch attrubuite set to false in the .lib file so I sat it to true.
  - d) For the clock routing, I ignored routing on M8,M9 and M1.
  - e) Removed any previous definitions of the CTS Targets which represent in the latency and skew.
  - f) Added a driving cells and input transition constraints on all the clock pins
  - g) Excluding all the std cells used in my design for to be used in CTS as I will define the cells that will the tool only use it for CTS

- h) Define some bufs/invs for cts and also for hold fixing
- i) Define the CTS targets in which for:
  - 1) REF\_CLK: target skew = 0.01, target latency = 0.5
  - 2) UART\_CLK: target skew = 0.2, target latency = 0
- j) Defined some NDRs for the width and spacing be multiplied by 2, and these NDRs are defined on the following:
- The Root which is from the clock port to first buffer has layers availability from M7 to M2.
- From the First Buffer to the Last one before the sink
- Then from the last buffer to the sink pin use the default rules
  - befined some cts DRCs as: the max\_transition, max\_fanout and max\_capacitance
  - Performed clock\_opt.
  - m) Checked for any violations such as timing, congestion and so on
  - n) Connected all the new added cells to VDD and VSS.
  - o) Reports and outputs

#### **FUN REF CLK Tree:**



# **ALU\_CLK Tree:**



## **FUN\_UART\_CLK Tree:**



# TX\_CLK Tree:



## **RX\_CLK Tree:**



# 9. Routing & Finishing

- The Flow in this step goes as follows:
  - a) Opened the cts.dlib and copied it to a new .dlib with the name of SYSTEM\_TOP\_route.dlib to work on it as to be able to come to the previous step at any time for future modifications if needed.
  - b) Performed some checks to ensure the design is ready for the routing step.
  - c) Provided for the tool all the metal layers to route with them from M1 to M9.
  - d) Ran the Global Routing step in which the tool tries to find the shortest path for every net in a gcell and the metal layers it will be using for this path as it does not make any physical routing only planning
  - e) Ran the Track Assignment step in which the tool assign a specific track from the metal layer that was assigned to this path in the global routing step so it defines the physical path itself with its horizontal and vertical directions, but the metal still not placed.
  - f) Ran the Detailed Routing step in which it takes the routing plan resulted from the global routing and the tracks that was assigned to eacgh route from the track assignment then start to put metals and start the actual routing between the nets and pins, it also tries to solve any DRC violation that arises
  - g) Then I performed route optimization in which it tries to optimize the routing process itself to solve any violations as setup or hold
  - h) Added the filler cells and connect them to Vdd and Vss.
  - i) Generate the reports and the output files and most importantly the .GDS file.

# **Final DRC Report**

## **Final Setup Slack of the Critical path:**

| data required time | 10.02  |
|--------------------|--------|
| data arrival time  | -10.01 |
|                    |        |
| slack (MET)        | 0.01   |

#### **Final Hold Slack of the Critical path:**

| data required time | 1.09  |
|--------------------|-------|
| data arrival time  | -1.09 |
|                    |       |
| slack (MET)        | 0.00  |

## **Output of the Routing and Finishing Step:**



## **Final Chip Before Tape-out:**

