

UTAustinX: UT.6.01x Embedded Systems - Shape the World

KarenWest (/dashboard)

Courseware (/courses/UTAustinX/UT.6.01x/1T2014/courseware)

Course Info (/courses/UTAustinX/UT.6.01x/1T2014/info)

Discussion (/courses/UTAustinX/UT.6.01x/1T2014/discussion/forum)

Progress (/courses/UTAustinX/UT.6.01x/1T2014/progress)

Questions (/courses/UTAustinX/UT.6.01x/1T2014/a3da417940af4ec49a9c02b3eae3460b/)

Syllabus (/courses/UTAustinX/UT.6.01x/1T2014/a827a8b3cc204927b6efaa49580170d1/)

#### **PREPARATION**

You will need a LaunchPad. Run the Lab9 starter file in the simulator and on the real board just to make sure the configurations are correct. The graders should run, but return scores of 0.

# STARTER PROJECT

Lab9\_FunctionalDebugging

#### **PURPOSE**

d elp

In Lab09 you will learn about time delays, arrays and functional debugging. The data you collect will be physical proof that the system operates within specifications.

## SYSTEM REQUIREMENTS

The Lab9 starter project is the same as **C9\_Debugging** example but includes the connections to the Lab9 grader. You will make three changes. First, make the LED flash at 10 Hz. In other words, make it turn on for 0.05 seconds, and then turn off for 0.05 seconds. Second, make the LED flash if either switch SW1 or SW2 are pressed (this means either PF4 or PF0 is 0). The means toggle if just SW1 is pressed, just SW2 is pressed or both switches are pressed. Third, record PortF bits 4,1,0 every time the input changes or the output changes. For example, if your system detects a change in either PF4 or PF0 input, record PortF bits 4,1,0. If your system causes a change in PF1, record PortF bits 4,1,0. In order for the grading engine to see/grade your data, please leave the debugging array defined exactly as it is in the starter project.

### unsigned long Data[50];

Your system will be graded on its ability to satisfy the following requirements.

- If both PF4 and PF0 switch are not pressed, the PF1 output should be low.
- If either PF4 or PF0 switches is pressed, the output toggles at 10 Hz (±10%).
- Information collected in the **Data** array matches the I/O on PortF.
- 50 data points are collected only on a change in input or a change in output. (i.e., no adjacent elements in the array are equal).

1 of 3 03/24/2014 06:07 PM

2 of 3



Figure 9.1. Logic analyzer output showing PF1 toggles at 10 Hz whenever PF0 or PF4 is low. If both PF0 and PF4 are high, then the output PF1 should be low.

The grader will activate the PLL so the system runs at 80 MHz. You must not modify this rate.

## **WORKING LAB 9**

DR. RAMESH YERRABALLI: In this video, we'll demonstrate the working of Lab 9.

We run our program.

And what we see is in Lab 9, we have instrumentation data

that we're collecting, which is in this array called Data,

and it captures the state of Switch 1, Switch 2, and an LED.

So let's add it to the watch window and



Press (https://www.edx.org/press), FAO (https://www.edx.org/student-faq), Courses.edx.org/courses/UTAustinX/UT...
Contact (https://www.edx.org/contact)

EdX is a non-profit created by founding partners Harvard and MIT whose mission is to bring the best of higher education to students of all ages anywhere in the world, wherever there is Internet access. EdX's free online MOOCs are interactive and subjects include computer science, public health, and artificial intelligence.

Community/)



(http://www.facebook.com/EdxOnline)



(https://twitter.com/edXOnline)



(https://plus.google.com /108235383044095082735/posts)



(http://youtube.com/user/edxonline) © 2014 edX, some rights reserved.

Terms of Service and Honor Code -Privacy Policy (https://www.edx.org/edx-privacy-policy)

3 of 3 03/24/2014 06:07 PM