▼

Courseware Course Info Discussion Wiki Progress Discussion Guidelines Resources Exploring Engineering

Syllabus How to Use Jade

Help

Lab 8 (optional): LC-3 Lite Control Unit

The LC-3 Lite Control Unit is provided in order to test the rest of your design. This page contains documentation, as well as Jade windows, for those who would like to design their own Control Unit. **This is an optional and ungraded lab.** 

The Control Unit consists of a FSM as well as a memory called a *Control Store*. The Control Store contains all of the control bits for each cycle of the FSM. The Control Store is addressed using the four FSM state bits. When Reset = 1, the FSM starts in state 0, the first state of instruction fetch. Address 0 in the Control Store memory contains the control bits for that state, which are read and applied to the datapath. For example, the LD.PC bit at address 0 is a 1, since the PC register is updated with the incremented PC in the first instruction fetch cycle.

Below is a state diagram of the Control Unit FSM design:



The FSM consists of a total of 16 states, requiring four state bits. When Reset = 1, the FSM begins in state 0. This is

Although the FSM diagram includes the R input from memory for completeness, since we assume a single cycle memory, the FSM state equations ignore R. The derivation of these equations is shown below:

Help

|           | <u>Opcode</u> | BEN | Current State | Next State |
|-----------|---------------|-----|---------------|------------|
|           | XXXX          | X   | 0000          | 0001       |
|           | XXXX          | X   | 0001          | 0010       |
|           | XXXX          | X   | 0010          | 0011       |
| (add)     | 0001          | X   | 0011          | 0100       |
| (and)     | 0101          | X   | 0011          | 0101       |
| (branch)  | 0000          | X   | 0011          | 1110       |
| (LDR)     | 0110          | X   | 0011          | 1000       |
| (not)     | 1001          | X   | 0011          | 0110       |
| (STR)     | 0111          | X   | 0011          | 1011       |
| (halt)    | 1111          | X   | 0011          | 0111       |
|           | XXXX          | X   | 0100          | 0000       |
|           | XXXX          | X   | 0101          | 0000       |
|           | XXXX          | X   | 0110          | 0000       |
| halting   | XXXX          | X   | 0111          | 0111       |
| LDR       | XXXX          | X   | 1000          | 1001       |
| LDR       | XXXX          | X   | 1001          | 1010       |
| LDR       | XXXX          | X   | 1010          | 0000       |
| STR       | XXXX          | X   | 1011          | 1100       |
| STR       | XXXX          | X   | 1100          | 1101       |
| STR       | XXXX          | X   | 1101          | 0000       |
| no branch | XXXX          | 0   | 1110          | 0000       |
| branching | XXXX          | 1   | 1110          | 1111       |
| branching | XXXX          | X   | 1111          | 0000       |
|           |               |     |               |            |

State Transition Equations:

 $S_3 = S_3 \overline{S_2} \, \overline{S_1} + S_3 \overline{S_2} S_1 S_0 + S_3 S_2 \overline{S_1} \, \overline{S_0} + S_3 S_2 S_1 \overline{S_0} (BEN) + \overline{S_3} \, \overline{S_2} S_1 S_0 [\overline{O_3} \, \overline{O_0} + \overline{O_3} O_2 O_1 O_0]$ 

 $S_2 = \overline{S_3}S_2S_1S_0 + S_3\overline{S_2}S_1S_0 + S_3S_2\overline{S_1}\overline{S_0} + S_3S_2\overline{S_1}\overline{S_0}(BEN) + \overline{S_3}\overline{S_2}S_1S_0[\overline{O_3}\overline{O_1}O_0 + \overline{O_3}\overline{O_2}\overline{O_1}\overline{O_0} + O_3]$ 

 $\mathbf{S}_1 = \overline{S_3}S_2S_1S_0 + S_3\overline{S_2}\overline{S_1}S_0 + S_3S_2S_1\overline{S_0}(BEN) + \overline{S_3}\overline{S_2}S_1S_0[\overline{O_3}\overline{O_2}\overline{O_1}\overline{O_0} + O_3 + \overline{O_3}\overline{O_2}O_1O_0] + \overline{S_3}\overline{S_2}\overline{S_1}S_0 + \overline{S_3}\overline{S_2}S_1\overline{S_0}$ 

 $\mathbf{S}_0 = \overline{S_3} S_2 S_1 S_0 + S_3 \overline{S_2} \, \overline{S_1} \, \overline{S_0} + S_3 S_2 \overline{S_1} \, \overline{S_0} + S_3 S_2 S_1 \overline{S_0} (BEN) + \overline{S_3} \, \overline{S_2} S_1 S_0 [O_2 O_0] + \overline{S_3} \, \overline{S_2} \, \overline{S_0}$ 

 $S_3$ - $S_0$  are the next states while  $S_3$ - $S_0$  (italicized) are the current states.  $O_3$ - $O_0$  are the opcode (IR[15:12]) while *BEN* is the branch enable. The equations for  $S_3$ - $S_0$  can be implemented using NOT, AND, and OR gates, and the four state bits using D flip-flops with reset/set capability.

The contents of the Control Store memory are shown below:

|           |       | ************************************** |    |     |     |     |    |    | ~~~~~~MUX CTL SIGNALS~~~~~~~~~ |       |     |     |           |     |              |  |
|-----------|-------|----------------------------------------|----|-----|-----|-----|----|----|--------------------------------|-------|-----|-----|-----------|-----|--------------|--|
| . [       | STATE | PC                                     | IR | REG | MAR | MDR | CC | PC | ADDR1                          | ADDR2 | SR1 | MDR | ALUK[1:0] | R/W | BUS.OUT[1:0] |  |
| Fetch 1   | 0000  | 1                                      | 0  | 0   | 1   | 0   | 0  | 0  | 0                              | 0     | 0   | 0   | 00        | C   | 10           |  |
| Fetch 2   | 0001  | 0                                      | 0  | 0   | 0   | 1   | 0  | 0  | 0                              | 0     | 0   | 0   | 00        | C   | 0.0          |  |
| Fetch 3   | 0010  | 0                                      | 1  | 0   | 0   | 0   | 0  | 0  | 0                              | 0     | 0   | 0   | 00        | C   | 0 0          |  |
| Decode    | 0011  | 0                                      | 0  | 0   | 0   | 0   | 0  | 0  | 0                              | 0     | 0   | 0   | 0 0       | C   | 0 0          |  |
| ADD       | 0100  | 0                                      | 0  | 1   | 0   | 0   | 1  | 0  | 0                              | 0     | 0   | 0   | 00        | C   | 11           |  |
| AND       | 0101  | 0                                      | 0  | 1   | 0   | 0   | 1  | 0  | 0                              | 0     | 0   | 0   | 01        | C   | 11           |  |
| NOT       | 0110  | 0                                      | 0  | 1   | 0   | 0   | 1  | 0  | 0                              | 0     | 0   | 0   | 10        | C   | 11           |  |
| TRAP-Halt | 0111  | 0                                      | 0  | 0   | 0   | 0   | 0  | 0  | 0                              | 0     | 0   | 0   | 00        | C   | 0.0          |  |
| LDR       | 1000  | 0                                      | 0  | 0   | 1   | 0   | 0  | 0  | 0                              | 0     | 0   | 0   | 0 0       | C   | 01           |  |
| LDR       | 1001  | 0                                      | 0  | 0   | 0   | 1   | 0  | 0  | 0                              | 0     | 0   | 0   | 00        | C   | 0 0          |  |
| LDR       | 1010  | 0                                      | 0  | 1   | 0   | 0   | 1  | 0  | 0                              | 0     | 0   | 0   | 0 0       | C   | 0 0          |  |
| STR       | 1011  | 0                                      | 0  | 0   | 1   | 0   | 0  | 0  | 0                              | 0     | 0   | 0   | 00        | C   | 01           |  |
| STR       | 1100  | 0                                      | 0  | 0   | 0   | 1   | 0  | 0  | 0                              | 0     | 1   | 1   | 11        | C   | 11           |  |
| STR       | 1101  | 0                                      | 0  | 0   | 0   | 0   | 0  | 0  | 0                              | 0     | 0   | 0   | 0 0       | 1   | 0 0          |  |
| BR        | 1110  | 0                                      | 0  | 0   | 0   | 0   | 0  | 0  | 0                              | 0     | 0   | 0   | 00        | C   | 0 0          |  |
| BR        | 1111  | 1                                      | 0  | 0   | 0   | 0   | 0  | 1  | 1                              | 1     | 0   | 0   | 0 0       | C   | 0.0          |  |

Each row of the table shows the state name, state address, and the values of the 16 control signals that control the LC-3 Lite datapath. These consist of 6 LD controls, 5 2-to-1 mux controls, ALUK[1:0], the memory R/W, and the 4-to-1 BUSOUT mux control. The Control Store can be created from a Jade memory with 16 locations, each of which is 16 bits wide. An Excel

version of the Control Store can be found here.

There are two Jade windows below. One to design your FSM, and the second is a copy of the complete LC-3 lab. You can load your LC-3 Top design and replace the solutions FSM with your version to test it. Note the Control Unit lab has a user-writable Test tab. We've filled it with a comprehensive test, but you can write your own tests to make sure your Control Unit is working as well. You can also test smaller parts of the unit at a time, by writing different tests. Refer to the "How to Use Jade" page for testing information.

# Help

## LC-3 LITE CONTROL UNIT



Click component to select, click and drag on background for area select, shift-click and drag on background to pap

Jade 2.2.43 (2015 © MIT EECS)

Error detected:

Help

Circuit does not have a node named "ld\_pc".

Circuit does not have a node named "ld\_ir".

Circuit does not have a node named "ld\_reg".

Circuit does not have a node named "ld\_mar".

Circuit does not have a node named "ld\_mdr".

Circuit does not have a node named "ld\_cc".

Circuit does not have a node named "pcmux".

Circuit does not have a node named "addr1mux".

Circuit does not have a node named "addr2mux".

Circuit does not have a node named "sr1mux".

Circuit does not have a node named "mdrmux".

Circuit does not have a node named "aluk[1]".

Circuit does not have a node named "aluk[0]".

Circuit does not have a node named "r\_w".

Circuit does not have a node named "busoutmux[1]".

Circuit does not have a node named "busoutmux[0]".

Check

LC-3 LITE

Help



Click component to select, click and drag on background for area select, shift-click and drag on

Jade 2.2.43 (2015 © MIT EECS)

#### Error detected:

Circuit does not have a node named "busout[15]".

Circuit does not have a node named "busout[14]".

Circuit does not have a node named "busout[13]".

Circuit does not have a node named "busout[12]".

Circuit does not have a node named "busout[11]".

Circuit does not have a node named "busout[10]".

Circuit does not have a node named "busout[9]".

Circuit does not have a node named "busout[8]".

Circuit does not have a node named "busout[7]".

Circuit does not have a node named "busout[6]".

Circuit does not have a node named "busout[5]".

Circuit does not have a node named "busout[4]".

Circuit does not have a node named "busout[3]".

Circuit does not have a node named "busout[2]".

Circuit does not have a node named "busout[1]".

Circuit does not have a node named "busout[0]".

Circuit does not have a node named "busoutmux[1]".

Circuit does not have a node named "busoutmux[0]".

Check

Help

Because this is an optional, ungraded, assignment, feel free to share code and screen shots in the discussion. However, put "[spoiler]" in your title to warn other students who may want to do the lab on their own without any hints.

**Show Discussion** 

New Post





EdX offers interactive online classes and MOOCs from the world's best universities. Online courses from MITx, HarvardX, BerkeleyX, UTx and many other universities. Topics include biology, business, chemistry, computer science, economics, finance, electronics, engineering, food and nutrition, history, humanities, law, literature, math, medicine, music, philosophy, physics, science, statistics and more. EdX is a non-profit online initiative created by founding partners Harvard and MIT.

© 2015 edX Inc.

EdX, Open edX, and the edX and Open edX logos are registered trademarks or trademarks of edX Inc.

## About edX

About

News

Contact

FAQ

edX Blog

Donate to edX

Jobs at edX

## Follow Us

Facebook

**Y** Twitter

in LinkedIn

8+ Google+

Tumblr

Meetup

🕏 Reddit

lelp