# CSE 490/590 COMPUTER ARCHITECTURE – SPRING 2019

# PROJECT 1 – DESIGN OF AN 8-BIT NON-PIPELINED PROCESSOR USING VERILOG

**DUE: 15 APRIL 2019** 

#### PART 1

This is a group project. Each group can have 2 students. A final project report is due on 15 April 2019. Groups should have both students from CSE 490 or both students from CSE 590.

There must be equal contribution from both students of the group. Individual contributions and specific tasks will be checked in the final project report and project demo.

Design an 8-bit microprocessor using Verilog HDL by using Structural Verilog modelling. The individual components can be designed using behavioral modelling.

The 8-bit instruction formats for R-type, I-type and J-type instructions are given below:

# R-type instruction:

| opcode opcode  |                |                | Rt/Rd | Rs | unused |   |   |
|----------------|----------------|----------------|-------|----|--------|---|---|
| <mark>7</mark> | <mark>6</mark> | <mark>5</mark> | 4     | 3  | 2      | 1 | 0 |

# I-type instruction:

| <mark>opcode</mark> |                |                | Rd | Rs | immediate |   |   |
|---------------------|----------------|----------------|----|----|-----------|---|---|
| <mark>7</mark>      | <mark>6</mark> | <mark>5</mark> | 4  | 3  | 2         | 1 | 0 |

# J-type instruction:

| <mark>opcode</mark> |                |                | address |   |   |   |   |  |
|---------------------|----------------|----------------|---------|---|---|---|---|--|
| <mark>7</mark>      | <mark>6</mark> | <mark>5</mark> | 4       | 3 | 2 | 1 | 0 |  |

# **Mandatory components:**

**Instruction Memory** 

Register File

Data Memory

**ALU** 

Control Unit

Multiplexers

Sign extend unit

Program counter

The Register File has two registers R0 and R1. Design the program counter and instruction memory such that input can be a sequence of instructions and the final output after executing the entire sequence can be verified.

Other than these components, there might be other modules needed depending on your design.

You can refer to the construction and working of the MIPS datapath and control path found in the text book "Computer Organization and Design – The Hardware/Software Interface" by Patterson and Hennessy, 4<sup>th</sup> ed. Also refer to the lecture slides on single cycle non-pipelined processor.

Chapter 4 in the above mentioned text book talks about building a datapath and a control path.

The instructions that you are required to implement are:

- i. lw
- ii. sw
- iii. add
- iv. addi
- v. jmp
- vi. sub

| Instruction | Opcode |
|-------------|--------|
| lw          | 000    |
| sw          | 001    |
| add         | 010    |
| addi        | 011    |
| sub         | 100    |
| jmp         | 101    |

#### PART 2

#### **Prerequisites:**

The complete RTL schematic of the processor including the datapath and the control path is designed in verilog using the Vivado design suite.

After the final design is synthesized, the processor can be simulated to view the inputs and outputs. A bitstream which describes the RTL schematic can be generated from the Vivado project, to test the design on an FPGA board.

The FPGA board can be programmed using the bitstream generated from the Vivado design suite. Inputs can be given through push buttons and slide switches and outputs can be represented by LEDs already provided on the board.

# 1. Vivado Design Suite - HLx Editions

Download the 'Full Product Installation' from the Xilinx website and install it in your computer.

There are Windows and Linux versions available.

During installation, perform the standard, default installation.

https://www.xilinx.com/support/download.html

# 2. Basys 3 FPGA Board

The board will be available during office hours, if you want to test out your design. This testing will be done by the TAs.

Refer to the User Manual for details on how to configure the Vivado Project for this particular board.

https://reference.digilentinc.com/\_media/reference/programmable-logic/basys-3/basys3\_rm.pdf

# **APPENDIX**

# **Setup:**

1. After start-up, click on the 'Create Project' button and then hit 'Next'.





2.



**3.** Name your project and specify a particular path. Make sure the project path location does not have spaces.



4. Choose 'RTL Project' and check the box that says 'Do not specify sources at this time'.



**5.** The Basys 3 FPGA board uses an Artix 7 FPGA. From the datasheet and user manual, select all the specific options as shown below.



6.



7. This might take a few seconds.



**8.** Make sure your Project Manager looks like this.



9. To add your first Verilog code, click 'Add Sources'



10. Click on 'Add or create design sources'.



**11.** If your verilog code (.v) has already been created, click 'Add files' and browse to select the corresponding file. If you need to create a new verilog code, click 'Create file'.



12. Name the file and hit 'OK'



**13.** This is an example for a 4-bit adder, so there is only one verilog file created here. In case of the 8-bit controller, a verilog file has to be created for each component. Click 'Finish'. You can add other sources later as well.



**14.** Define the input and output ports and bus width if the ports are more than a bit wide. This step is optional. You can hit 'Cancel' and decide on how many ports you need as you write the code.



**15.** This is how your project manager should look like.



**16.** Repeat Steps 9-14 to create a test bench verilog code that tests the design in the previous code with various test cases.



**17.** The test bench can then be simulated by selecting 'Run Simulation' and then 'Run behavioral simulation' in the Project manager.