## Arithmetic

Unit II -Chapter 4

### Representation of Signed integer

- There are three different schemes to represent negative number:
  - Signed-Magnitude form.
  - 1's complement form.
  - 2's complement form.

#### Signed magnitude form

- For an n-bit number, one bit (generally, the MSB) is used to indicate the sign of the number and remaining (n-1) bits are used to represent magnitude.
- Therefore, the range is from :  $-2^{n-1} 1$  to  $+2^{n-1} 1$
- 0 in sign bit indicates positive number and 1 in sign bit indicates negative number.
- For example, 01011001 represents + 169 and 11011001 represents 169
- What is 00000000 and 10000000 in signed magnitude form?
  - +0 and -0

# Representation of Signed integer in 1's complement form

- Consider the eight bit number 01011100,
- 1's complements of this number is 10100011.
- If we perform the following addition:

01011100

10100011

1 1 1 1 1 1 1 ... this is -0 (negative zero) in 1's complement.

# Representation of Signed integer in 1's complement form

• Since the addition of two number is 0, so one can be treated as the negative of the other number.

• So, 1's complement can be used to represent negative number.

# Representation of Signed integer in 2's complement form

- Consider the eight bit number 01011100,
- 2's complements of this number is 10100100.
- If we perform the following addition:

 $01011100 \\ 10100011$ 

-----

100000000

• In 2's complement addition the carry bit is discarded. 6

# Representation of Signed integer in 2's complement form

- Therefore, the final result is 00000000.
- Since the addition of two number is 0, so one can be treated as the negative of the other number.
- So, 2's complement can be used to represent negative number.

#### 4-bit numbers in 1's, 2's and signed magnitude form

| Decimal | 2's Complement | 1's complement | Signed Magnitude |
|---------|----------------|----------------|------------------|
| +7      | 0111           | 0111           | 0111             |
| +6      | 0110           | 0110           | 0110             |
| +5      | 0101           | 0101           | 0101             |
| +4      | 0100           | 0100           | 0100             |
| +3      | 0011           | 0011           | 0011             |
| +2      | 0010           | 0010           | 0010             |
| +1      | 0001           | 0001           | 0001             |
| +0      | 0000           | 0000           | 0000             |
| -0      |                | 1111           | 1000             |
| -1      | 1111           | 1110           | 1001             |
| -2      | 1110           | 1101           | 1010             |
| -3      | 1101           | 1100           | 1011             |
| -4      | 1100           | 1011           | 1100             |
| -5      | 1011           | 1010           | 1101             |
| -6      | 1010           | 1001           | 1110             |
| -7      | 1001           | 1000           | 1111             |
| -8      | 1000           |                |                  |

### Overflow in Integer arithmetic

- Occurs when the result of an arithmetic operation is outside the representable range
- Range for n bit 2's complement number

$$-2^{n-1}$$
 to  $+2^{n-1}-1$ 

if 
$$n=4$$
 then range of values =  $-8$  to  $+7$ 

### Overflow - examples

a) 
$$(+7) + (+4)$$
  
=  $+11$ 

2's complement add:

$$= 1011 = -5$$

No carry out

b) 
$$(-4) + (-6)$$
  
= -10

2's complement add:

$$=1 \leftarrow 0 \ 1 \ 1 \ 0 = +6$$

Carry out

#### Overflow - examples

c) 
$$(+7) + (-3)$$
  
=  $+4$ 

2's complement add:

#### Overflow - Contd

- Overflow occurs when adding two nos. that have **SAME SIGN**
- Carry out signal from Sign bit position is **not a Sufficient indicator** of overflow

#### To Detect Overflow

- Examine the sign bit of 2 nos, X and Y.
- Examine the sign bit of result, S.
- Overflow occurs if X and Y has same sign and S has different sign.

#### 1's complement vs 2s complement

- The primary advantage of two's complement over one's complement is that two's complement has only one value for zero.
- One's complement has a "positive" zero and a "negative" zero
- Next, to add numbers using one's complement you have to first do binary addition, then add in an end-around carry value (if any).
- In 2's complement addition the end-around carry value (if any) will be discarded .
- This is the reason why 2's complement is generally used.

• Perform (-8) + (+5)

+8 = 01000

Note that a positive number in 2's complement system has 0 in the MSB and a –ve number has 1 in the MSB

Take 2's complement of +8 to get -8

1's Complement

10111

Add 1 to get 2s complement

1

11000

So, -8 = 11000

+5 = 0101

So, (-8) + (5)

11000

00101

<u>11101</u>..... Answer

Result is negative (i.e. MSB is 1)

How do you find out its value (magnitude)?

Ans: Take 2's complement of the –ve number

<u>11101 .... Answer</u>

00010 .... 1s complement

1.....add 1 to get 2's complement

**00011** ..... Which is +3.

Therefore the answer is -3

- Perform (8) + (-5)
- +8 = 01000
- +5 =00101
- Note: 0101 is +5.
- 00101 is also +5
- Take 2's complement of +5 to get -5
- 11010 ... 1's complement of +5
- 1 ... add 1 to get 2's complement
- 11011 .... Which is -5
- Perform (01000) + (11011)
- 01000
- <u>11011</u>
- <u>00011</u> ... answer
- Answer is +3

- (25) (20)
- $25_{(10)} = 011001_{(2)}$
- $\bullet \ 20_{(10)} = 010100_{(2)}$
- Subtract 20 means add 2's compl 20
- Take 2's complement of 20, which is -20
- 010100 .... +20
- 101011 .... 1s complement
- 1 .. Add 1 to get 2s comp
- 101100 .... -20
- (25) (20)
- 011001
- <u>101100</u>
- <u>000101</u> .... Which is +5





- Perform (50) (-20)
- Note: range of numbers that can be represented by n bit 2's complement number is  $-2^{n-1}$  to  $+2^{n-1}-1$
- If n=8 the range is  $= -2^7$  to  $+2^7-1 = -128$  to +127
- If n=7 the range is -64 to +63
- If n=6 the range is -32 to +31.
- The answer of (50) (-20) is 70, which requires 8 bits
- Hence represent the 50 and 20 also as 8 bit numbers
- $50 = 00110010_{(2)}$
- $-(-20) = 20 = 010100_{(2)} = 0010100_{(2)}$
- (50) (-20) = 50 + 20
- 00110010
- <u>00010100</u>
- <u>01000110</u> ... Answer is 70



Note: You can observe overflow when you consider 7 bit numbers:

0110010 0010100 1000110

Sign of the summands is same. But sign of the sum is different. Hence overflow.

- Perform  $\mathbf{00110010}_{(2)} 1101100_{(2)}$
- Subtracting  $1101100_{(2)}$  equivalent to adding 2's complement of  $1101100_{(2)}$
- So, take 2's complement of 1101100
- 1101100 ...given number
- 0010011 ... 1's complement
- \_\_\_\_\_1 ... add 1 to get 2s complement
- <u>0010100</u>
- Add the numbers
- 00110010
- <u>00010100</u>
- <u>01000110</u> .... Which is 70

- Perform (30) + (-40)
- +30 = 011110 or 0011110
- $\bullet$  +40 = 0101000
- -40= 2's complement of +40
- 0101000 ... +40
- 1010111 ... 1s compl
- <u>1 .. .add 1 to 1s compl</u>
- <u>1011000</u> ... -40
- Add 30 to -40
- 0011110 ... +30
- <u>1011000</u> ... -40
- <u>1110110</u> ...which is -10
- To know the magnitude of 1110110 take its 2's complement,
- which is 0001010, which is ten. So the answer is -10





## Multiplication

#### Multiplication of unsigned numbers: Manual method



Product of 2 *n*-bit numbers is at most a 2*n*-bit number.

Unsigned multiplication can be viewed as addition of shifted versions of the multiplicand.

#### Multiplication of unsigned numbers (contd..)

- We added the partial products at end.
  - Alternative would be to add the partial products at each stage.
- Rules to implement multiplication are:
  - If the *i*<sup>th</sup> bit of the multiplier is 1, shift the multiplicand and add the shifted multiplicand to the current value of the partial product.
  - Hand over the partial product to the next stage
  - Value of the partial product at the start stage is 0.

### Multiplication of unsigned numbers

Typical multiplication cell



#### Combinational array multiplier



Product is:  $p_7, p_6...p_0$ 

Multiplicand is shifted by displacing it through an array of adders.

#### Illustration of 11x11 on combinational array multiplier



#### Combinatorial array multiplier (contd..)

- Combinatorial array multipliers are:
  - Extremely inefficient.
  - Have a high gate count for multiplying numbers of practical size such as 32-bit or 64-bit numbers.
  - Perform only one function, namely, unsigned integer product.
- Improve gate efficiency by using a mixture of combinational array techniques and sequential techniques requiring less combinational logic.

#### Sequential multiplication

- Recall the rule for generating partial products:
  - If the i<sup>th</sup> bit of the multiplier is 1, add the appropriately shifted multiplicand to the current partial product.
  - Multiplicand has been shifted <u>left</u> when added to the partial product.
- However, adding a left-shifted multiplicand to an unshifted partial product is equivalent to adding an unshifted multiplicand to a right-shifted partial product.

Unshifted PP

unshifted multiplicand

Unshifted PP

Left shifted multiplicand

Right shifted PP

unshifted multiplicand

## Sequential Circuit Multiplier



#### Sequential multiplication- example 1



#### Sequential multiplicationexample 5

Addition In step-1
0000
1101
1101
in step-2
0110
1101
10011
in step-3
0100
1101
10001



15 x 10 Sequential multiplicationexample 2 x 1010 = 0000 No add | Shift 0000 Add 0101 (2) shift No Add Shift Add Shift

Sequential multiplicationexample 3 10010 x 101 1011010 00000 00101 énit 0010 Add 10010 00010 8hite 01001 No add Shift 000 0100 Add 10001 0 Shit! 101000 Alo Add 1 shift 010110100 No Add I shift

20×23 = 460 Sequential multiplicationexample 4 10100×10111 = 111001100 10100 00000 init Add -0100 shift Add. 00101 Add NO Add | Shit 0011001 1001100



## Signed Multiplication

# Signed Multiplication

• Considering 2's-complement signed operands, what will happen to  $(-13)\times(+11)$  if following the same method of unsigned multiplication?

|                                 |   |   |   |    |   | 1 0 | 0 | 0 | 1 |   | (-13)<br>(+11) |                          |
|---------------------------------|---|---|---|----|---|-----|---|---|---|---|----------------|--------------------------|
|                                 | 1 | 1 | 1 | 1  | 1 | 1   | 0 | 0 | 1 | 1 | 1              | 1101110001               |
|                                 | 1 | 1 | 1 | 1, | 1 | 0   | 0 | 1 | 1 |   |                | 1101110001<br>0010001110 |
| Sign extension is shown in blue | 0 | 0 | 0 | 0  | 0 | 0   | 0 | 0 |   |   |                | 1<br>0010001111          |
|                                 | 1 | 1 | 1 | 0  | 0 | 1   | 1 |   |   |   |                | 0010001111               |
|                                 | 0 | 0 | 0 | 0  | 0 | 0   |   |   |   |   |                |                          |
|                                 | 1 | 1 | 0 | 1  | 1 | 1   | 0 | 0 | 0 | 1 | (-143)         |                          |

Sign extension of negative multiplicand.

### Signed Multiplication

- For a negative multiplier, a straightforward solution is to form the 2's-complement of both the multiplier and the multiplicand and proceed as in the case of a positive multiplier.
- This is possible because complementation of both operands does not change the value or the sign of the product.
- A technique that works equally well for both negative and positive multipliers Booth algorithm.

• Consider in a multiplication, the multiplier is positive 0011110, how many appropriately shifted versions of the multiplicand are added in a standard procedure?

• Since 0011110 = 0100000 - 0000010, if we use the expression to the right, what will happen?

| Mul   | tiplier         | Version of multiplicand  |
|-------|-----------------|--------------------------|
| Bit i | Bit <i>i</i> -1 | selected by bit <i>i</i> |
| 0     | 0               | 0 XM                     |
| 0     | 1               | +1 XM                    |
| 1     | О               | _1 XM                    |
| 1     | 1               | 0 <b>X</b> M             |

Booth multiplier recoding table.

• In general, in the Booth scheme, -1 times the shifted multiplicand is selected when moving from 0 to 1, and +1 times the shifted multiplicand is selected when moving from 1 to 0, as the multiplier is scanned from right to left.

Booth recoding of a multiplier.

# Booth Algorithm – Example 1

Booth multiplication with a negative multiplier.

# Booth Algorithm – Example 2: -5 X -6

| +5 =0101       | +6 =0110       |
|----------------|----------------|
| 1s compl =1010 | 1s compl =1001 |
| 2s compl =1011 | 2s compl =1010 |
| _              | _              |
| So, -5=1011    | So, -6=1010    |

| Multi | plier            | V ersion of multiplicand |
|-------|------------------|--------------------------|
| Bit i | Bit <i>i</i> - 1 | selected by bit i        |
| 0     | 0                | 0 X M                    |
| 0     | 1                | + 1 X M                  |
| 1     | 0                | – 1 XM                   |
| 1     | 1                | 0 X M                    |



# Booth Algorithm – Example 3: -7 X 5

| +7 =0111        | +5 | =0101 |
|-----------------|----|-------|
| 1s compl =1000  |    |       |
| 2s compl = 1001 |    |       |
| _               |    |       |
| So, -7=1001     |    |       |

| Multi | plier            | V ersion of multiplicand |
|-------|------------------|--------------------------|
| Bit i | Bit <i>i</i> - 1 | selected by bit i        |
| 0     | 0                | 0 X M                    |
| 0     | 1                | + 1 X M                  |
| 1     | 0                | – 1 XM                   |
| 1     | 1                | 0 <b>X</b> M             |

|   | Mult | tiplie | r | 0 | 1  | 0 | 1  | 0        |         |                                                     |
|---|------|--------|---|---|----|---|----|----------|---------|-----------------------------------------------------|
|   | Cod  | .e     |   | 1 | -1 | 1 | -1 |          |         |                                                     |
|   |      |        |   |   |    |   |    |          |         |                                                     |
|   |      |        |   | 1 | 0  | 0 | 1  | Multipli | cand    |                                                     |
|   |      |        |   | 1 | -1 | 1 | -1 | Multipli | er code |                                                     |
| 0 | 0    | 0      | 0 | 0 | 1  | 1 | 1  |          |         | Magnitude of –ve product                            |
| 1 | 1    | 1      | 1 | 0 | 0  | 1 | Χ  |          |         | 1111011101                                          |
| 0 | 0    | 0      | 1 | 1 | 1  | X | X  |          |         | 0000100010 1's complement 0000100011 2's complement |
| 1 | 1    | 0      | 0 | 1 | Χ  | Χ | Χ  |          |         |                                                     |
| 1 | 1    | 0      | 1 | 1 | 1  | 0 | 1  | =-35     |         | which is $2^5+2^1+2^0=35$                           |

# Booth Algorithm – Example 4: -15 X 7

+15 =01111 1s compl =10000 2s compl =10001 So, -15=10001

| Multi | plier            | V ersion of multiplicand |
|-------|------------------|--------------------------|
| Bit i | Bit <i>i</i> - 1 | selected by bit i        |
| 0     | 0                | 0 XM                     |
| 0     | 1                | + 1 X M                  |
| 1     | 0                | – 1 XM                   |
| 1     | 1                | 0 <b>X</b> M             |

|   | Multip | plier |   |   | 0 | 0 | 1 | 1 | 1  | 0     |          |               |         |                               |
|---|--------|-------|---|---|---|---|---|---|----|-------|----------|---------------|---------|-------------------------------|
|   | Code   |       |   |   | 0 | 1 | 0 | 0 | -1 |       |          |               |         |                               |
|   |        |       |   |   |   |   |   |   |    |       |          |               |         |                               |
|   |        |       |   |   | 1 | 0 | 0 | 0 | 1  | Multi | iplican  | d             |         |                               |
|   |        |       |   |   | 0 | 1 | 0 | 0 | -1 | Multi | iplier c | ode           |         |                               |
| 0 | 0      | 0     | 0 | 0 | 0 | 1 | 1 | 1 | 1  |       |          |               |         |                               |
| 0 | 0      | 0     | 0 | 0 | 0 | 0 | 0 | 0 | Χ  |       |          | _             |         | -ve product                   |
| 0 | 0      | 0     | 0 | 0 | 0 | 0 | 0 | Х | Χ  |       |          | 10010         |         | 12                            |
| 1 | 1      | 1     | 0 | 0 | 0 | 1 | Х | Х | Χ  |       |          | 01101 $01101$ |         | 1's complement 2's complement |
| 0 | 0      | 0     | 0 | 0 | 0 | Х | Х | Х | Χ  |       |          |               | 001     | 25 complement                 |
| 1 | 1      | 1     | 0 | 0 | 1 | 0 | 1 | 1 | 1  | =-105 | 5 wh     | nich is       | $2^6+2$ | $2^5 + 2^3 + 2^0 = 105$       |

# Booth Algorithm – Example 5: -45 X -15

| +45 =0101101      | +15 =01111     |
|-------------------|----------------|
| 1s compl =1010010 | 1s compl=10000 |
| 2s compl =1010011 | So, -15 =10001 |
| So, -45= 1010011+ |                |

| Multi | plier            | V ersion of multiplicand |
|-------|------------------|--------------------------|
| Bit i | Bit <i>i</i> - 1 | selected by bit i        |
| 0     | 0                | 0 X M                    |
| 0     | 1                | + 1 X M                  |
| 1     | 0                | – 1 XM                   |
| 1     | 1                | 0 <b>X</b> M             |

|   |    | Multip | olier |   |   | 1  | 0 | 0 | 0 | 1  | 0     |       |      |
|---|----|--------|-------|---|---|----|---|---|---|----|-------|-------|------|
|   |    | Code   |       |   |   | -1 | 0 | 0 | 1 | -1 |       |       |      |
|   |    |        |       |   |   |    |   |   |   |    |       |       |      |
|   |    |        |       | 1 | 0 | 1  | 0 | 0 | 1 | 1  | Multi | plica | nd   |
|   |    |        |       |   |   | -1 | 0 | 0 | 1 | -1 | Multi | plier | code |
| 0 | 0  | 0      | 0     | 0 | 1 | 0  | 1 | 1 | 0 | 1  |       |       |      |
| 1 | 1  | 1      | 1     | 0 | 1 | 0  | 0 | 1 | 1 | Х  |       |       |      |
| 0 | 0  | 0      | 0     | 0 | 0 | 0  | 0 | 0 | Х | Х  |       |       |      |
| 0 | 0  | 0      | 0     | 0 | 0 | 0  | 0 | Х | Х | Х  |       |       |      |
| 0 | 1  | 0      | 1     | 1 | 0 | 1  | Χ | Х | Х | Х  |       |       |      |
| 0 | 1  | 0      | 1     | 0 | 1 | 0  | 0 | 0 | 1 | 1  | =675  |       |      |
|   | wh | ich is |       |   |   |    |   |   |   |    |       |       |      |

 $2^9 + 2^7 + 2^5 + 2^1 + 2^0 = 675$ 

- Best case a long string of 1's (skipping over 1s)
- Worst case 0's and 1's are alternating



# Fast Multiplication

# Bit-Pair Recoding of Multipliers

| Multiplier $i + 1$ | bit-pair<br><i>i</i> | Multiplier bit on the right $i-1$ | Multiplicand selected at position <i>i</i> |
|--------------------|----------------------|-----------------------------------|--------------------------------------------|
| 0                  | 0                    | 0                                 | 0 X M                                      |
| 0                  | 0                    | 1                                 | +1 X M                                     |
| 0                  | 1                    | 0                                 | +1 X M                                     |
| 0                  | 1                    | 1                                 | + 2 X M                                    |
| 1                  | 0                    | 0                                 | – 2 X M                                    |
| 1                  | 0                    | 1                                 | -1 X M                                     |
| 1                  | 1                    | 0                                 | -1 X M                                     |
| 1                  | 1                    | 1                                 | 0 X M                                      |

(b) Table of multiplicand selection decisions

# Bit-Pair Recoding of Multipliers



# Bit pair recoding – Example 2: -5 X -6

| +5 =0101       | +6 =0110       |
|----------------|----------------|
| 1s compl =1010 | 1s compl =1001 |
| 2s compl =1011 | 2s compl =1010 |
| So, -5=1011    | So, -6=1010    |

| Multiplie | er bit-pair<br><i>i</i> | Multiplier bit on the right $i-1$ | Multiplicand selected at position <i>i</i> |
|-----------|-------------------------|-----------------------------------|--------------------------------------------|
| 0         | 0                       | 0                                 | 0 X M                                      |
| 0         | 0                       | 1                                 | +1 X M                                     |
| 0         | 1                       | 0                                 | +1 X M                                     |
| 0         | 1                       | 1                                 | +2 X M                                     |
| 1         | 0                       | 0                                 | -2 X M                                     |
| 1         | 0                       | 1                                 | -1 X M                                     |
| 1         | 1                       | 0                                 | -1 X M                                     |
| 1         | 1                       | 1                                 | 0 X M                                      |

| Mu  | ltip | lier: |   | 1  | 0  | _ 1 | 0  | 0     |        |      |                                    |
|-----|------|-------|---|----|----|-----|----|-------|--------|------|------------------------------------|
| Cod | de:  |       |   | -1 |    | -2  |    |       |        |      |                                    |
|     |      |       |   |    |    |     |    |       |        |      |                                    |
|     |      |       |   | 1  | 0  | 1   | 1  | Multi | plicar | nd   |                                    |
|     |      |       |   |    | -1 |     | -2 | Multi | plier  | code |                                    |
| 0   | 0    | 0     | 0 | 1  | 0  | 1   | 0  |       |        |      |                                    |
| 0   | 0    | 0     | 1 | 0  | 1  | X   | X  |       |        |      |                                    |
| 0   | 0    | 0     | 1 | 1  | 1  | 1   | 0  | =30   |        | whi  | ch is $2^4 + 2^3 + 2^2 + 2^1 = 30$ |
|     |      |       |   |    |    |     |    |       |        |      |                                    |

# Bit pair recoding – Example 3: -7 X 5

| +7 =0111       | +5 | =0101 |
|----------------|----|-------|
| 1s compl =1000 |    |       |
| 2s compl =1001 |    |       |
| 1              |    |       |
| So, -7=1001    |    |       |

| Multiplie | er bit-pair<br><i>i</i> | Multiplier bit on the right $i-1$ | Multiplicand selected at position <i>i</i> |
|-----------|-------------------------|-----------------------------------|--------------------------------------------|
| 0         | 0                       | 0                                 | 0 X M                                      |
| 0         | 0                       | 1                                 | +1 X M                                     |
| 0         | 1                       | 0                                 | +1 X M                                     |
| 0         | 1                       | 1                                 | +2 X M                                     |
| 1         | 0                       | 0                                 | -2 X M                                     |
| 1         | 0                       | 1                                 | -1 X M                                     |
| 1         | 1                       | 0                                 | -1 X M                                     |
| 1         | 1                       | 1                                 | 0 X M                                      |

|   | Mult | tiplie | <b>:</b> | 0  | 1  | 0  | 1  | 0      |         |   |                        |                |
|---|------|--------|----------|----|----|----|----|--------|---------|---|------------------------|----------------|
|   | Cod  | e:     |          | +1 |    | +1 |    |        |         |   |                        |                |
|   |      |        |          |    |    |    |    |        |         |   |                        |                |
|   |      |        |          | 1  | 0  | 0  | 1  | Multip | olican  | d |                        |                |
|   |      |        |          |    | +1 |    | +1 | Multip | olier o |   |                        | _              |
| 1 | 1    | 1      | 1        | 1  | 0  | 0  | 1  |        |         |   | Magnitude of 111011101 | –ve product    |
| 1 | 1    | 1      | 0        | 0  | 1  | Χ  | Χ  |        |         |   | 0000100010             | 1's complement |
| 1 | 1    | 0      | 1        | 1  | 1  | 0  | 1  | =-35   |         | ( | 0000100011             | 2's complement |

which is  $2^5+2^1+2^0=35$ 

# Bit pair recoding—Example 4: -15 X 7

| +15 =01111<br>1s compl =10000<br>2s compl =10001 | +7 =00111 |
|--------------------------------------------------|-----------|
| So, -15=10001                                    |           |

| Multiplie   | er bit-pair | Multiplier bit on the right | Multiplicand           |
|-------------|-------------|-----------------------------|------------------------|
| <i>i</i> +1 | i           | i-1                         | selected at position i |
| 0           | 0           | 0                           | 0 X M                  |
| 0           | 0           | 1                           | +1 X M                 |
| 0           | 1           | 0                           | +1 X M                 |
| 0           | 1           | 1                           | +2 X M                 |
| 1           | 0           | 0                           | -2 X M                 |
| 1           | 0           | 1                           | -1 X M                 |
| 1           | 1           | 0                           | -1 X M                 |
| 1           | 1           | 1                           | 0 X M                  |

| multip | olier: |   |   | 0 | 0 | 0  | 1 | 1  | 1 | 0         |                                                        |
|--------|--------|---|---|---|---|----|---|----|---|-----------|--------------------------------------------------------|
| code:  |        |   |   | 0 |   | +2 |   | -1 |   |           |                                                        |
|        |        |   |   |   |   |    |   |    |   |           |                                                        |
|        |        |   |   |   | 1 | 0  | 0 | 0  | 1 | Multiplic | and                                                    |
|        |        |   |   | 0 |   | +2 |   | -1 |   | Multiplie | er code                                                |
| 0      | 0      | 0 | 0 | 0 | 0 | 1  | 1 | 1  | 1 |           |                                                        |
| 1      | 1      | 1 | 0 | 0 | 0 | 1  | 0 | Х  | Χ |           | Magnitude of –ve product                               |
| 0      | 0      | 0 | 0 | 0 | 0 | Χ  | X | Χ  | Χ |           | 1110010111<br>0001101000 1's complement                |
| 1      | 1      | 1 | 0 | 0 | 1 | 0  | 1 | 1  | 1 | =-105     | 0001101000 1's complement<br>0001101001 2's complement |
|        |        |   |   |   |   |    |   |    |   |           |                                                        |
|        |        |   |   |   |   |    |   |    |   |           | which is $2^6+2^5+2^3+2^0=105$                         |
|        |        |   |   |   |   |    |   |    |   |           |                                                        |

# Bit pair recoding – Example 5: +5 X -2

| +5 | =0101 | +2 =010                        |
|----|-------|--------------------------------|
|    |       | 1s compl =101                  |
|    |       | 1s compl =101<br>2s compl =110 |
|    |       |                                |
|    |       | So, -2=110                     |

| Multiplie | er bit-pair | Multiplier bit on the right | Multiplicand          |
|-----------|-------------|-----------------------------|-----------------------|
| i+1       | i           | i-1                         | elected at position i |
| 0         | 0           | 0                           | 0 X M                 |
| 0         | 0           | 1                           | +1 X M                |
| 0         | 1           | 0                           | +1 X M                |
| 0         | 1           | 1                           | +2 X M                |
| 1         | 0           | 0                           | -2 X M                |
| 1         | 0           | 1                           | -1 X M                |
| 1         | 1           | 0                           | -1 X M                |
| 1         | 1           | 1                           | 0 X M                 |

|   | mult | iplier    | ••<br>- • | 1 | 1 | 1  | 0 | 0         |                |         |                    |
|---|------|-----------|-----------|---|---|----|---|-----------|----------------|---------|--------------------|
|   | code | 1 1 0 0 0 |           | 0 |   | -2 |   |           |                |         |                    |
|   |      |           |           |   |   |    |   |           |                |         |                    |
|   |      |           |           | 0 | 1 | 0  | 1 | Multiplic | cand           |         |                    |
|   |      |           |           | 0 |   | -2 |   | Multiplie | er cod         | le      |                    |
| 1 | 1    | 1         | 1         | 0 | 1 | 1  | 0 |           |                |         |                    |
| 0 | 0    | 0         | 0         | 0 | 0 | Х  | Х |           | Magni<br>11110 |         | of the –ve product |
| 1 | 1    | 1         | 1         | 0 | 1 | 1  | 0 | 1 40      | 000010         |         | 1's complement     |
|   |      |           |           |   |   |    |   |           | 00001          | 010     | 2's complement     |
|   |      |           |           |   |   |    |   | ,         | which          | is ten. |                    |

# Bit pair recoding – Example 5: -45 X -15

| Multiplie   | er bit-pair | Multiplier bit on the right | Multiplicand          |  |  |  |
|-------------|-------------|-----------------------------|-----------------------|--|--|--|
| <i>i</i> +1 | i           | i-1                         | elected at position i |  |  |  |
| 0           | 0           | 0                           | 0 X M                 |  |  |  |
| 0           | 0           | 1                           | +1 X M                |  |  |  |
| 0           | 1           | 0                           | +1 X M                |  |  |  |
| 0           | 1           | 1                           | +2 X M                |  |  |  |
| 1           | 0           | 0                           | -2 X M                |  |  |  |
| 1           | 0           | 1                           | -1 X M                |  |  |  |
| 1           | 1           | 0                           | -1 X M                |  |  |  |
| 1           | 1           | 1                           | 0 X M                 |  |  |  |

|   |   | Multi | plier             |                              |      | 1   | 0 | 0  | 0 | 1  | 0              |  |      |
|---|---|-------|-------------------|------------------------------|------|-----|---|----|---|----|----------------|--|------|
|   |   | Code  |                   |                              |      | -1  | 0 | 0  | 1 | -1 |                |  |      |
|   |   |       |                   |                              |      |     |   |    |   |    |                |  |      |
|   |   |       |                   | 1                            | 0    | 1   | 0 | 0  | 1 | 1  | Multiplicand   |  | nd   |
|   |   |       |                   |                              |      |     |   | -1 | 0 | 1  | Multiplier cod |  | code |
| 1 | 1 | 1     | 1                 | 1                            | 0    | 1   | 0 | 0  | 1 | 1  |                |  |      |
| 0 | 0 | 0     | 0                 | 0                            | 0    | 0   | 0 | 0  | Χ | Χ  |                |  |      |
| 0 | 1 | 0     | 1                 | 1                            | 0    | 1   | Χ | Х  | Χ | Χ  |                |  |      |
| 0 | 1 | 0     | 1                 | 0                            | 1    | 0   | 0 | 0  | 1 | 1  | =675           |  |      |
|   |   |       | ch is $2^7 + 2^5$ | <sup>5</sup> +2 <sup>1</sup> | +20= | 675 |   |    |   |    |                |  |      |

# Multiplication of unsigned numbers

Typical multiplication cell



# Combinatorial array multiplier





(a) Ripple-carry array (Figure 6.6 structure)

Worst case delay through nxn ripple-carry array



- Full adder delay 2, AND gate delay 1
- 4(n-2)+2n+1=6n-8+1=6(n-1)-1

#### Worst case delay through 4x4 ripple-carry array

- The worst case delay path is  $=6(n-1)-1 = 6 \times 3 1 = 17$ 
  - the initial AND gate delay to develop all bit products =1
  - vertically through the first two rows
    - (a total of two FA block delays), =4x2=4
  - followed by the four FA blocks in the third row =4x2
  - Total delay
    - i.e 1+4x2+4x2 = 17 gate delays



(b) Carry-save array

#### Worst case delay through nxn carry-save array

- The delay through (n 2) carry-save rows of FA blocks = 2(n 2) gate delays,
- followed by 2n gate delays along the n FA blocks of the last row = 2n
- the initial AND gate delay to develop all bit products = 1
- for a total of
- =2(n -2) + 2n + 1 = 4(n 1) + 1 gate delays

#### Worst case delay through 4x4 carry-save array

- the worst case delay path is
  - the initial AND gate delay to develop all bit products =1
  - vertically through the first two rows
    - (a total of two FA block delays), =2x2=4
  - followed by the four FA blocks in the third row =4x2
  - Total delay
    - i.e 1+2x2+4x2 = 13 gate delays

# Carry-Save Addition of Summands (Cont.,)

- Consider the addition of many summands, we can:
  - Group the summands in threes and perform carry-save addition on each of these groups in parallel to generate a set of S and C vectors in one full-adder delay
  - Group all of the S and C vectors into threes, and perform carry-save addition on them, generating a further set of S and C vectors in one more full-adder delay
  - Continue with this process until there are only two vectors remaining
  - They can be added in a Ripple Carry Adder or Carry Lookahead Adder to produce the desired product

# Carry-Save Addition of Summands



Figure 6.17. A multiplication example used to illustrate carry-save addition as shown in Figure 6.18.



Figure 6.18. The multiplication example from Figure 6.17 performed using carry-save addition.



- Delay through nxn ripple-carry array = 6(n-1) 1
  - 6x5-1=29
- Gate delays required to perform 6x6 multiplication using carry-save addition
  - After 1 AND gate delay all six summands (A-F) are available as i/p to CSA
  - S4 and C4 are available after 6 gate delays
  - 8 gate delays to add S4 and C4 using CLA
  - **Total=15**; 50% reduction

# Integer Division

#### **Manual Division**

Longhand division examples.

### **Longhand Division Steps**

- Position the divisor appropriately with respect to the dividend and perform a subtraction.
- If the remainder is zero or positive, a quotient bit of 1 is determined, the remainder is extended by another bit of the dividend, the divisor is repositioned, and another subtraction is performed.
- If the remainder is negative, a quotient bit of 0 is determined, the dividend is restored by adding back the divisor, and the divisor is repositioned for another subtraction.

# Circuit Arrangement



Figure 6.21. Circuit arrangement for binary division.

## Restoring Division

- Shift A and Q left one binary position
- Subtract M from A, and place the answer back in A
- If the sign of A is 1, set  $q_0$  to 0 and add M back to A (restore A); otherwise, set  $q_0$  to 1
- Repeat these steps *n* times

## Examples



Figure 6.22. A restoring-division example.

## Restoring division-example 2: 8÷3



3=00011 1s compl =11100 2s compl =11101

So, -3=11101

Restoring division-example3



21

=000101

1s compl =

111010

2s compl =

111011

So, -5= 111011

## Nonrestoring Division

- Avoid the need for restoring A after an unsuccessful subtraction.
- Any idea?
- Step 1: (Repeat *n* times)
  - If the sign of A is 0, shift A and Q left one bit position and subtract M from A; otherwise, shift A and Q left and add M to A.
  - Now, if the sign of A is 0, set  $q_0$  to 1; otherwise, set  $q_0$  to 0.
- Step2: If the sign of A is 1, add M to A

## Examples



## Non restoring division – Example-1

| 00000         | 1110         | Divide $14 = 1110_2$ by $3 = 11_2$ . B always contains $0011_2$ . |
|---------------|--------------|-------------------------------------------------------------------|
| 00001         | 110          | step 1(i-b): shift.                                               |
| <u>+11101</u> |              | step 1(ii-b): subtract b (add two's complement).                  |
| 11110         | 110 <b>0</b> | step 1(iii): P is negative, so set quotient bit to 0.             |
| 11101         | 10 <b>0</b>  | step 2(i-a): shift.                                               |
| +00011        |              | step 2(ii-a): add b.                                              |
| 00000         | 10 <b>01</b> | step 2(iii): P is nonnegative, so set quotient bit to 1.          |
| 00001         | 0 <b>01</b>  | step 3(i-b): shift.                                               |
| <u>+11101</u> |              | step 3(ii-b): subtract b.                                         |
| 11110         | 0 <b>010</b> | step 3(iii): P is negative, so set quotient bit to 0.             |
| 11100         | 010          | step 4(i-a): shift.                                               |
| +00011        |              | step 4(ii-a): add b.                                              |
| 11111         | 0100         | step 4(iii): P is negative, so set quotient bit to 0.             |
| <u>+00011</u> |              | Remainder is negative, so do final restore step.                  |
| 00010         |              | The quotient is $0100_2$ and the remainder is $00010_2$ .         |
|               |              |                                                                   |

B 0001 1

#### Non restoring division – Example-2: **8÷3**

3=00011

1s compl

=11100

2s compl

=11101

So, -3=11101

#### Rule:

the divisor

If MSB of A is 1; then add the divisor
If MSB of A is 0; then subtract

After 4<sup>th</sup> step if the value of A is positive it is the remainder.

If A is negative it is to be restored.



#### Non restoring division—Example-2

+5

=0101

1s compl

=1010

2s compl

=1011

So, -5=1011

#### Rule:

If MSB of A is 1; then add the divisor
If MSB of A is 0; then subtract the divisor

After 5<sup>th</sup> step if the value of A is positive it is the remainder.

If A is negative it is to be restored.



#### Non restoring division – Example-3



# Floating-Point Numbers and Operations

# Procedure for conversion of decimal fraction to binary

- Let X be a decimal fraction:  $\mathbf{0.d_1d_2...d_n}$ i = 1
- Repeat until X = 0 or i = required no. of binary fractional digits
   Y = X \* 2
   X = fractional part of Y
   j = integer part of Y

• Binary equivalent fraction =b1b2b3...

i = i + 1

#### **EXAMPLE 1**

• Convert X=0.75 to binary

- X = 0.75 (initial value)
- X\*2 = 1.50. Set b1 = 1, X = 0.5
- X\*2 = 1.0. Set b2 = 1, X = 0.0

• The binary representation for 0.75 is thus 0.b1b2 = 0.11

#### **EXAMPLE 2**

#### Convert the decimal value 4.9 into binary

- Part 1: convert the integer part into binary: 4 = 100
- Part 2: Convert the fractional part (i.e x=0.9) into binary using multiplication by 2:

1. 
$$X*2 = 0.9*2 = 1.8$$

2. 
$$X*2 = 0.8*2 = 1.6$$

3. 
$$X*2 = 0.6*2 = 1.2$$

4. 
$$X*2 = 0.2*2 = 0.4$$

5. 
$$X*2 = 0.4*2 = 0.8$$

Set 
$$b_1 = 1$$
,  $X = 0.8$ 

Set 
$$b_2 = 1$$
,  $X = 0.6$ 

Set 
$$b_3 = 1$$
,  $X = 0.2$ 

Set 
$$b_4 = 0$$
,  $X = 0.4$ 

Set 
$$b_5 = 0$$
,  $X = 0.8$ ,

which repeats after the 4th step above

- Since X is now repeating the value 0.8, we know the representation will repeat.
- The binary representation of 4.9 is thus:

100.1110011001100...

Convert 12.67 to binary

$$12 = 1100$$

1) 
$$0.67 \times 2 = 1.34$$
;  $b1=1 \times = 0.34$ 

2) 
$$0.34 \times 2 = 0.68$$
;  $b2=0 \times = 0.68$  0.5

3) 
$$0.68x2 = 1.36$$
;  $b3=1 x=0.36$  **0.125**

4) 
$$0.36x2=0.72$$
 ;  $b4=0$   $x=0.72$  **0.03125**

5) 
$$0.72x2=1.44$$
;  $b5=1$   $x=0.44$ 

6) 
$$0.44x2 = 0.88$$
;  $b6=0$   $x=0.88$  0.65625

7) 
$$0.88x2=1.76$$
;  $b7=1$   $x=0.76$ 

8) 
$$0.76x2=1.52$$
;  $b8=1$   $x=0.52$ 

12.67 in binary 1100.10101011...

$$1100.101010111 = 1 \times 2^{3} + 1 \times 2^{2} + 0 \times 2^{1} + 0 \times 2^{0} + 1 \times 2^{-1} + 0 \times 2^{-2} + 1 \times 2^{-3} + 0 \times 2^{-4} + 1 \times 2^{-5}$$

-10 (F(OF

## Procedure for conversion of binary fraction to decimal

- In the binary representation 0.b1b2...bm
- b1 represents  $2^{-1}$  (i.e., 1/2)
- b2 represents  $2^{-2}$  (i.e., 1/4)

• • •

- bm represents  $2^{-m}$  (i.e,  $1/(2^m)$ )
- So, 0.11 binary represents

$$2^{-1} + 2^{-2} = 1/2 + 1/4 = 3/4 = 0.75$$

### Fractions

If *b* is a binary vector, then we have seen that it can be interpreted as an unsigned integer by:

$$V(b) = b_{31}.2^{31} + b_{30}.2^{30} + b_{n-3}.2^{29} + \dots + b_{1}.2^{1} + b_{0}.2^{0}$$

This vector has an implicit binary point to its immediate right:

$$b_{31}b_{30}b_{29}$$
...... $b_1b_0$  implicit binary point

Suppose if the binary vector is interpreted with the implicit binary point is just left of the sign bit:

implicit binary point 
$$.b_{31}b_{30}b_{29}$$
..... $b_1b_0$ 

The value of b is then given by:

$$V(b) = b_{31} \cdot 2^{-1} + b_{30} \cdot 2^{-2} + b_{29} \cdot 2^{-3} + \dots + b_{1} \cdot 2^{-31} + b_{0} \cdot 2^{-32}$$

## Range of fractions

The value of the unsigned binary fraction is:

$$V(b) = b_{31} \cdot 2^{-1} + b_{30} \cdot 2^{-2} + b_{29} \cdot 2^{-3} + \dots + b_{1} \cdot 2^{-31} + b_{0} \cdot 2^{-32}$$

The range of the numbers represented in this format is:

$$0 \le V(b) \le 1 - 2^{-32} \approx 0.9999999998$$

In general for a *n*-bit binary fraction (a number with an assumed binary point at the immediate left of the vector), then the range of values is:

$$0 \le V(b) \le 1 - 2^{-n}$$

## Scientific notation

- Previous representations have a fixed point. Either the point is to the immediate right or it is to the immediate left. This is called Fixed point representation.
- The drawback of fixed point representation is that it can only represent a finite range (and quite small) range of numbers.
- To enable representing very large and very small numbers, the position of the binary point is varied (floated) as the computation proceeds.

A more convenient representation is the scientific representation, where the numbers are represented in the form:

$$x = m_1 \cdot m_2 m_3 m_4 \times b^{\pm e}$$

Components of these numbers are:

Example for decimal scientific notation:  $-6.0257 \times 10^{23}$ 1.0341×10<sup>-2</sup>

These numbers have five significand digits.

The scale factors 23, -2 explicitly indicate the position of the decimal point

## Significant digits

- A number such as the following is said to have 7 significant digits  $\pm X_{1.}X_{2}X_{3}X_{4}X_{5}X_{6}X_{7}\times 10^{\pm Y1Y2}$  Where Xi and Yi are the decimal digits
- 7 bit mantissa and exponent range (±99) are sufficient for a wide range of scientific calculations.
- We can approximate 7 digit mantissa and exponent range (±99) in a 32 bit binary representation
  - 24 bits mantissa can approximately represent a 7 digit decimal number. Since the mantissa is normalized, leading nonzero bit need not be included. So only 23 bits are sufficient.
  - 8 bit exponent provides a scale factor of reasonable range.
  - One bit is needed for the sign

## Normalization

Consider the number:

$$x = 0.0004056781 \times 10^{12}$$

If the number is to be represented using only 7 significant mantissa digits, the representation ignoring rounding is:  $x = 0.0004056 \times 10^{12}$ 

If the number is shifted so that as many significant digits are brought into 7 available slots:  $x = 0.4056781 \times 10^9 = 0.0004056 \times 10^{12}$ 

Exponent of x was decreased by 1 for every left shift of x.

Same methodology holds in the case of binary mantissas

 $0.0001101000(10110) \times 2^8 = 0.1101000101(10) \times 2^5$ 

#### Normalization

- When the floating-point decimal point is placed to the right of the first nonzero digit, the number is said to be Normalized.
- A floating-point binary number is in normalized form if the binary point is placed to the right of the first nonzero bit
- All normalized floating point numbers in this system will be of the form:

*1.xxxxx*.....*xx* 

• The procedure for normalizing a floating point number is:

Do (until MSB of mantissa = = 1)
Shift the mantissa left (or right)
Decrement (increment) the exponent by 1
end do

- Unnormalized number =  $+0.0010110... \times 2^9$
- The above number in the normalized form =  $+1.0110... \times 2^6$

### Excess notation

- Rather than representing an exponent in 2's complement form, it turns out to be more beneficial to represent the exponent in excess notation.
- For an n bit exponent, the bias value is  $=2^{n-1}-1$
- For 8 bit exponent, the bias value is =127
- Exponent in the excess-127 notation is calculated as:  $E' = E_{true} + 127$
- For 8 bit exponent, range of exponent values is -126 to +127.
- In general, excess-p coding is represented as:  $E' = E_{true} + p$
- True exponent of -126 is represented as 1
  - 0 is represented as 127
  - 127 is represented as 254
- This enables efficient comparison of the relative sizes of two floating point numbers.
  - If two normalized floating point numbers have different exponents, the one with the bigger exponent is the bigger of the two

#### IEEE notation

IEEE Floating Point notation is the standard representation in use. There are two representations:

- Single precision.
- Double precision.

Both have an implied base of 2.

Single precision:

- 32 bits (23-bit mantissa, 8-bit exponent in excess-127 representation)

Double precision:

- 64 bits (52-bit mantissa, 11-bit exponent in excess-1023 representation)

Fractional mantissa, with an implied binary point at immediate left.



#### IEEE notation

- Floating point numbers have to be represented in a normalized form to maximize the use of available mantissa digits.
- In a base-2 representation, this implies that the MSB of the mantissa is always equal to 1.
- If every number is normalized, then the MSB of the mantissa is always 1. We can do away without storing the MSB.
- IEEE notation assumes that all numbers are normalized so that the MSB of the mantissa is a 1 and does not store this bit.
- The values of the numbers represented in the IEEE single precision notation are of the form:

$$\pm 1.M \times 2^{(E-127)}$$

- The hidden 1 forms the integer part of the mantissa.
- Note that excess-127 and excess-1023 (not excess-128 or excess-1024) are used to represent the exponent.

## Exponent field

In the IEEE representation, the exponent is in excess-127 (excess-1023) notation. The actual exponents represented are:

This is because the IEEE uses the exponents -127 and 128 (and -1023 and 1024), that is the actual values 0 and 255 to represent special conditions:

- Exact zero
- Infinity

## Special Values

- E'=0 and E'=255 are used to represent special values
- Exact Zero is represented by E'=0, and M=0
- $\pm \infty$  represented by S=0 or 1, E=255 and M=0
- NaN means Not a Number, produced by invalid operations
- Example for NaN: 0/0 or  $\sqrt{-1}$
- NaN is represented by S=1, all bits in E'=255 and M $\neq$ 0

## Normalization, overflow and underflow

Applying the normalization procedure to:

 $0.000111001110....0010 \ x \ 2^{-123}$ 

gives:

1.11001110...  $x 2^{-127}$ 

But we cannot represent an exponent of -127, in trying to normalize the number we have <u>underflowed</u> our representation.

Applying the normalization procedure to:

 $1000.111000....x 2^{125}$ 

gives:

1.000111000.....x 2<sup>128</sup>

This overflows the representation.

## Floating point arithmetic

Addition:

$$3.1415 \times 10^8 + 1.19 \times 10^6 = 3.1415 \times 10^8 + 0.0119 \times 10^8 = 3.1534 \times 10^8$$

Multiplication:

$$3.1415 \times 10^8 \times 1.19 \times 10^6 = (3.1415 \times 1.19) \times 10^{(8+6)}$$

Division:

$$3.1415 \times 10^{8} / 1.19 \times 10^{6} = (3.1415 / 1.19) \times 10^{(8-6)}$$

#### Biased exponent problem:

If a true exponent e is represented in excess-p notation, that is as e+p. Then consider what happens under multiplication:

a. 
$$10^{(x+p)} * b$$
.  $10^{(y+p)} = (a.b)$ .  $10^{(x+p+y+p)} = (a.b)$ .  $10^{(x+y+2p)}$ 

Representing the result in excess-p notation implies that the exponent should be x+y+p. Instead it is x+y+2p.

So, subtract *p* after adding the biased exponents.

## Floating point arithmetic: ADD/SUB rule

- 1. Choose the number with the smaller exponent.
- 2. Shift its mantissa right until the exponents of both the numbers are equal.
- 3. Add or subtract the mantissas.
- 4. Determine the sign of the result.
- 5. Normalize the result if necessary and truncate/round to the number of mantissa bits.
- Note: This does not consider the possibility of overflow/underflow

## Floating point arithmetic: MUL rule

- 1. Add the exponents.
- 2. Subtract the bias.
- 3. Multiply the mantissas and determine the sign of the result.
- 4. Normalize the result (if necessary).
- 5. Truncate/round the mantissa of the result.

## Floating point arithmetic: DIV rule

- 1. Subtract the exponents
- Add the bias.
- 3. Divide the mantissas and determine the sign of the result.
- 4. Normalize the result if necessary.
- 5. Truncate/round the mantissa of the result.
- Note: Multiplication and division does not require alignment of the mantissas the way addition and subtraction does.

#### Why add the bias in step 2 ?:

$$a. 2^{(x+p)} * b. 2^{(y+p)} = (a/b). 2^{(x+p-y-p)} = (a.b). 2^{(x+y)}$$

Representing the result in excess-p notation implies that the exponent should be x+y+p. Instead it is x+y.

So, add *p* after subtracting the biased exponents.

## Decoding a floating point number

- Sign indicated by first bit
- Subtract 127 from biased exponent to obtain power of two:

$$<$$
be $> - 127$ 

• Use coefficient to construct a normalized binary value with a binary point:

#### 1.<coefficient>

• Number being represented is

1. 
$$<$$
 coefficient $> \times 2^{< be > -127}$ 

## First example

• Sign bit is zero:

#### Number is positive

- Biased exponent is 127. Therefore actual exponent = (127-bias value)
- Bias value is 127; so actual exponent is 0
- Normalized mantissa is **1.0000000....**
- Number is  $+1 \times 2^0 = 1$

## Second example

#### 

• Sign bit is zero:

#### Number is positive

- Biased exponent is 128
- Therefore actual exponent = (128 bias value) = 128-127 = 1 $\mathbf{2}^{1}$
- Normalized binary value is  $1.1000000... = 1*2^0 + 1*2^{-1} = 1.5_{10}$
- Number in decimalis  $1.5 \times 2^1 = +3_{10}$

## Third example

• Sign bit is 1:

#### Number is negative

- Biased exponent is 126
- Therefore actual exponent = (126 bias value) = 126-127 = -1 $2^{-1}$
- Normalized binary value is  $1.1100000... \ 1*2^{0} + 1*2^{-1} + 1*2^{-2} = 1 + 0.5 + 0.25 = 1.75_{10}$
- Number is  $-1.11 \times 2^{-1} = -(1.75 \times 2^{-1}) = -(1.75/2) = -0.875_{10}$

what is decimal value of following IEEE single precision number.

Thank you

## Additional Slides

#### Guard bits

While adding two floating point numbers with 24-bit mantissas, we shift the mantissa of the number with the smaller exponent to the right until the two exponents are equalized.

This implies that mantissa bits may be lost during the right shift (that is, bits of precision may be shifted out of the mantissa being shifted). To prevent this, floating point operations are implemented by keeping guard bits, that is, extra bits of precision at the least significant end of the mantissa.

The arithmetic on the mantissas is performed with these extra bits of precision.

After an arithmetic operation, the guarded mantissas are:

- Normalized (if necessary)
- Converted back by a process called truncation/rounding to a 24-bit mantissa.

## Truncation/rounding

#### • Straight chopping:

• The guard bits (excess bits of precision) are dropped.

#### • Von Neumann rounding:

- If the guard bits are all 0, they are dropped.
- However, if any bit of the guard bit is a 1, then the LSB of the retained bit is set to 1.

#### • Rounding:

• If there is a 1 in the MSB of the guard bit then a 1 is added to the LSB of the retained bits.

## Rounding

- Rounding is evidently the most accurate truncation method.
- However,
  - Rounding requires an addition operation.
  - Rounding may require a renormalization, if the addition operation de-normalizes the truncated number.

• IEEE uses the rounding method.

0.111111100000 rounds to 0.111111 + 0.000001 =1.000000 which must be renormalized to 0.100000