# Handshake Protocol

Fall 2011

TA: Junyoung Park

## Handshake Process



- The master generates the VALID signal to indicate when the data is available.
- The slave generates the READY signal to indicate that it accepts the data.
- Transfer occurs only when both the VALID and READY signals are HIGH.
- RESPONSE signal indicates one transaction is completed.

# Waveform





Figure 3-1 VALID before READY handshake



Figure 3-3 VALID with READY handshake

## FSM of MASTER



#### FSM of SLAVE



### Simulation

- 1) Go down to your 'vlsi1' directory
- 2) Make your simulation directory user@sunapp1> mkdir handshake
- 3) Copy handshake.tar file to your simulation directory. (http://www.cerc.utexas.edu/~jypark/2011\_spring\_VLSI\_I/LAB3\_Website/handshake/handshake.tar)
- 1) Extract the file by using 'tar' user@sunapp1> tar -xvf handshake.tar
- 2) Modify 'USER DEFINED VALUE' section in the handshake.v as a test situation what you want to simulate.
- 3) user@sunapp1> source :synopsys
- 4) user@sunapp1> make comp
- 5) user@sunapp1> make run
- Due to the behavior simulation of master and slave models, this handshake.v file has some un-synthesizable codes (e.g. repeat statement, testbench, initial code).
- You can get a synthesizable code here (http://www.cerc.utexas.edu/~jypark/2011\_spring\_VLSI\_I/LAB3\_Website/handshak e/syn/handshake.v)

#### Waveform



- USER DEFINED VALUE
  - SLAVE\_READY 10
  - MASTER\_VALID 3
  - SLAVE\_RESPONSE 2

- MASTER
  - IDLE: 2'b00
  - VALID: 2'b01
  - RESP: 2'b11

- SLAVE
  - IDLE: 2'b00
  - READY: 2'b10
  - RESP: 2'b11