# Laboratory Exercise 4

## Counters

The purpose of this exercise is to build and use counters. The designed circuits are to be implemented on an Altera DE0-CV, DE1-SoC, or DE2-115 Board.

Students are expected to have a basic understanding of counters and sufficient familiarity with the VHDL hardware description language to implement various types of flip-flops.

### Part I

Consider the circuit in Figure 1. It is a 4-bit synchronous counter which uses four T-type flip-flops. The counter increments its value on each positive edge of the clock if the *Enable* signal is high. The counter is reset to 0 on the next positive clock edge if the synchronous *Clear* input is low. You are to implement a 8-bit counter of this type.



Figure 1: A 4-bit counter.

- 1. Write a VHDL file that defines an 8-bit counter by using the structure depicted in Figure 1. Your code should include a T flip-flop entity that is instantiated 8 times to create the counter. Compile the circuit. How many logic elements (LEs) are used to implement your circuit?
- 2. Simulate your circuit to verify its correctness.
- 3. Augment your VHDL file to use the pushbutton  $KEY_0$  as the Clock input and switches  $SW_1$  and  $SW_0$  as Enable and Clear inputs, and 7-segment displays HEX1-0 to display the hexadecimal count as your circuit operates. Make the necessary pin assignments needed to implement the circuit on your DE-series board, and compile the circuit.
- 4. Download your circuit into the FPGA chip and test its functionality by operating the implemented switches.
- 5. Implement a 4-bit version of your circuit and use the Quartus II RTL Viewer to see how the Quartus II software synthesized your circuit. What are the differences in comparison with Figure 1?

## Part II

Another way to specify a counter is by using a register and adding 1 to its value. This can be accomplished using the following VHDL statement:

$$Q \le Q + 1$$
:

Compile a 16-bit version of this counter and determine the number of LEs needed. Use the RTL Viewer to see the structure of this implementation and comment on the differences with the design from Part I. Implement the counter on your DE-series board, using the displays *HEX3-0* to show the counter value.

## **Part III**

Use an LPM from the Library of Parameterized modules to implement a 16-bit counter. Choose the LPM options to be consistent with the above design, i.e. with enable and synchronous clear. How does this version compare with the previous designs?

**Note:** The tutorial *Using the Library of Parameterized Modules (LPM)* explains the use of LPMs. It can be found on the Altera University Program website.

#### Part IV

Design and implement a circuit that successively flashes digits 0 through 9 on the 7-segment display *HEX0*. Each digit should be displayed for about one second. Use a counter to determine the one-second intervals. The counter should be incremented by the 50-MHz clock signal provided on the DE-series boards. Do not derive any other clock signals in your design—make sure that all flip-flops in your circuit are clocked directly by the 50-MHz clock signal. A partial design of the required circuit is shown in Figure 2. The figure shows how a large bit-width counter can be used to produce an enable signal for a smaller counter. The rate at which the smaller counter increments can be controlled by choosing an appropriate number of bits in the larger counter.



Figure 2: Making a slow counter.

## Part V

Design and implement a circuit that displays a word on three 7-segment displays HEX2 - 0. The word to be displayed for your DE-series board is given in Table 1. Make the letters rotate from right to left in intervals of about one second. The rotating pattern for the DE1-SoC is given in Table 2. If you are using the DE0-CV or the DE2-115, use the word given in Table 1. There are many ways to design the required circuit. One solution is to re-use the VHDL code designed in Laboratory Exercise 1, Part V. Using that code, the main change needed is to replace the two switches that are used to select the characters being rotated on the displays with a 2-bit counter that increments at one-second intervals.

| Board   | Word |
|---------|------|
| DE0-CV  | dE0  |
| DE1-SoC | dE1  |
| DE2-115 | dE2  |

Table 1: DE-series boards and corresponding word to display

| Clock cycle | Display |   |   |  |
|-------------|---------|---|---|--|
| 0           | d       | Е | 1 |  |
| 1           | Е       | 1 | d |  |
| 2           | 1       | d | E |  |

Table 2: Rotating dE1 on three HEX displays.

## Part VI

Augment your circuit from Part V so that it can rotate the word over all 7-segment displays on your DE-series board. The shifting pattern for the DE1-SoC is shown in Table 3. The table is also valid for the DE0-CV, except the word displayed should be dE0. The shifting pattern for the DE2-115 is given in Table 4.

| Clock cycle | Display |   |   |   |   |   |
|-------------|---------|---|---|---|---|---|
| 0           |         |   |   | d | Е | 1 |
| 1           |         |   | d | E | 1 |   |
| 2           |         | d | E | 1 |   |   |
| 3           | d       | E | 1 |   |   |   |
| 4           | Е       | 1 |   |   |   | d |
| 5           | 1       |   |   |   | d | E |

Table 3: Rotating the word dE1 on six displays.

| Clock cycle | Display |   |   |   |   |   |   |   |
|-------------|---------|---|---|---|---|---|---|---|
| 0           |         |   |   |   |   | d | Е | 1 |
| 1           |         |   |   |   | d | E | 1 |   |
| 2           |         |   |   | d | E | 1 |   |   |
| 3           |         |   | d | E | 1 |   |   |   |
| 4           |         | d | E | 1 |   |   |   |   |
| 5           | d       | E | 1 |   |   |   |   |   |
| 6           | Е       | 1 |   |   |   |   |   | d |
| 7           | 1       |   |   |   |   |   | d | E |

Table 4: Rotating the word dE2 on eight displays.

Copyright ©2015 Altera Corporation.