# Computer Systems: A Programmer's Perspective, Third Edition \*Instructor's Solution Manual 1\*\*



Randal E. Bryant David R. O'Hallaron

October 25, 2018

 $<sup>^{1}\</sup>text{Copyright} \ \textcircled{c}$  2015, R. E. Bryant, D. R. O'Hallaron. All rights reserved.

**NOTICE:** This document is only for use by instructors teaching courses based on the book *Computer Systems: A Programmer's Perspective, Third Edition.* Please observe the following safeguards:

- Use appropriate security to prevent unauthorized access to either electronic or print version of this information.
- Do not restribute this information, and especially do not post any part of this material on any web page or other electronic forum.

# **Solutions to Homework Problems**

The text uses two different kinds of exercises:

- *Practice Problems*. These are problems that are incorporated directly into the text, with explanatory solutions at the end of each chapter. Our intention is that students will work on these problems as they read the book. Each one highlights some particular concept.
- *Homework Problems*. These are found at the end of each chapter. They vary in complexity from simple drills to multi-week labs and are designed for instructors to give as assignments or to use as recitation examples.

This document gives the solutions to the homework problems.

# **Chapter 1: A Tour of Computer Systems**

There are no homework problems in this chapter.

# **Chapter 2: Representing and Manipulating Information**

# **Problem 2.57 Solution:**

This exercise should be a straightforward variation on the existing code.

\_\_\_ code/data/show-ans.c

```
1 void show_short(short x) {
2     show_bytes((byte_pointer) &x, sizeof(short));
3 }
4
5 void show_long(long x) {
6     show_bytes((byte_pointer) &x, sizeof(long));
7 }
8
9 void show_double(double x) {
10     show_bytes((byte_pointer) &x, sizeof(double));
11 }
```

\_\_ code/data/show-ans.c

# **Problem 2.58 Solution:**

There are many ways to solve this problem. The basic idea is to create some multibyte datum with different values for the most and least-significant bytes. We then read byte 0 and determine which byte it is.

The following solution creates an int with value 1. We then access its first byte and convert it to an int. This byte will equal 0 on a big-endian machine and 1 on a little-endian machine.

\_\_\_\_\_code/data/show-ans.c

```
int is_little_endian(void) {
    /* MSB = 0, LSB = 1 */
    int x = 1;

/* Return MSB when big-endian, LSB when little-endian */
    return (int) (* (char *) &x);
}
```

\_\_ code/data/show-ans.c

#### **Problem 2.59 Solution:**

This is a simple exercise in masking and bit manipulation. It is important to mention that ~0xFF is a way to generate a mask that selects all but the least significant byte that works for any word size.

```
(x \& 0xFF) | (y \& ^0xFF)
```

#### **Problem 2.60 Solution:**

Byte extraction and insertion code is useful in many contexts. Being able to write this sort of code is an important skill to foster.

\_\_\_\_\_ code/data/rbyte-ans.c

```
1 unsigned replace_byte (unsigned x, int i, unsigned char b) {
2    int itimes8 = i << 3;
3    unsigned mask = 0xFF << itimes8;
4
5    return (x & ~mask) | (b << itimes8);
6 }</pre>
```

\_\_\_\_ code/data/rbyte-ans.c

#### **Problem 2.61 Solution:**

These exercises require thinking about the logical operation! in a nontraditional way. Normally we think of it as logical negation. More generally, it detects whether there is any nonzero bit in a word. In addition, it gives practice with masking.

A. !!x

```
B. !!~x
C. !!(x & 0xFF)
D. !!(~x & (0xFF << ((sizeof(int)-1)<<3)))</pre>
```

# **Problem 2.62 Solution:**

There are many solutions to this problem, but it is a little bit tricky to write one that works for any word size. Here is our solution:

```
code/data/shift-ans.c

int int_shifts_are_arithmetic() {
  int x = -1; /* All 1's */
  return (x >> 1) < 0;
}

code/data/shift-ans.c

code/data/shift-ans.c</pre>
```

The above code performs a right shift of a word in which all bits are set to 1. If the shift is arithmetic, the resulting word will still have all bits set to 1 and hence be negative.

# **Problem 2.63 Solution:**

These problems are fairly tricky. They require generating masks based on the shift amounts. Shift value 0 must be handled as a special case, since otherwise we would be generating the mask by performing a left shift by 32.

code/data/rshift-ans.c

1 unsigned srl(unsigned x, int k)
2 {
3 /\* Perform shift arithmetically \*/
4 unsigned xsra = (int) x >> k;
5 /\* Make mask of low order w-k bits \*/
6 unsigned mask = k ? ((1 << (8\*sizeof(int)-k)) - 1) : ~0;
7
8 return xsra & mask;
9 }

code/data/rshift-ans.c
code/data/rshift-ans.c</pre>

```
1 int sra(int x, int k)
2 {
3     /* Perform shift logically */
4     int xsrl = (unsigned) x >> k;
5     /* Make mask of high order k bits */
6     unsigned mask = k ? ~((1 << (8*sizeof(int)-k)) - 1) : 0;</pre>
```

```
7
8    return (x < 0) ? mask | xsrl : xsrl;
9 }</pre>
```

\_\_\_\_\_code/data/rshift-ans.c

\_\_\_\_ code/data/bits.c

#### **Problem 2.64 Solution:**

This problem is very simple, but it reinforces the idea of using different bit patterns as masks.

```
code/data/bits.c

1 /* Return 1 when any odd bit of x equals 1; 0 otherwise. Assume w=32 */
2 int any_odd_one(unsigned x) {
3    /* Use mask to select odd bits */
4    return (x&0xAAAAAAAA) != 0;
5 }

code/data/bits.c
```

#### **Problem 2.65 Solution:**

This is a classic "bit puzzle" problem, and the solution is actually useful. The trick is to use the bit-level parallelism of the ^ operation to combine multiple bits at a time. The solution, using just 11 operations, is as follows:

```
__ code/data/bits.c
1 /* Return 1 when x contains an odd number of 1s; 0 otherwise. Assume w=32 */
2 int odd_ones(unsigned x) {
       /\star Use bit-wise ^ to compute multiple bits in parallel \star/
       /\star Xor bits i and i+16 for 0 <= i < 16 \star/
       unsigned p16 = (x \gg 16) \hat{x};
       /\star Xor bits i and i+8 for 0 <= i < 8 \star/
       unsigned p8 = (p16>> 8) p16;
7
       /* Xor bits i and i+4 for 0 <= i < 4 */
      unsigned p4 = (p8 \gg 4) \hat{p}8;
9
10
       /* Xor bits i and i+2 for 0 <= i < 2 */
       unsigned p2 = (p4 \gg 2) \hat{p}4;
11
       /* Xor bits 0 and 1 */
12
       unsigned p1 = (p2 \gg 1) \hat{p}_{2};
1.3
       /* Answer is in least significant bit */
14
15
       return p1 & 1;
16 }
```

# **Problem 2.66 Solution:**

The key idea is given in the hint. We can create a cascade of 1's to the right—first one, then two, then four, up to half the word size, using just 10 operations.

\_\_\_\_\_ code/data/bits.c

```
1 /*
2 * Generate mask indicating leftmost 1 in x.
3 \star For example 0xFF00 -> 0x8000, and 0x6600 --> 0x4000
  * If x == 0, then return 0.
  */
6 int leftmost_one(unsigned x) {
      /* First, convert to pattern of the form 0...011...1 */
8
      x = (x>>1);
9
      x = (x>>2);
      x = (x>>4);
10
      x = (x >> 8);
11
12
      x = (x>>16);
      /* Now knock out all but leading 1 bit */
13
14
      x = (x>>1);
15
      return x;
16 }
```

\_\_\_\_ code/data/bits.c

#### **Problem 2.67 Solution:**

This problem illustrates some of the challenges of writing portable code. The fact that 1<<32 yields 0 on some machines and 1 on others is common source of bugs.

- A. The C standard does not define the effect of a shift by 32 of a 32-bit datum. On the SPARC (and many other machines), the expression  $\times << k$  shifts by  $k \mod 32$ , i.e., it ignores all but the least significant 5 bits of the shift amount. Thus, the expression 1 << 32 yields 1.
- B. Compute beyond\_msb as 2 << 31.
- C. We cannot shift by more than 15 bits at a time, but we can compose multiple shifts to get the desired effect. Thus, we can compute set\_msb as 2 << 15 << 15, and beyond\_msb as set\_msb << 1.

# **Problem 2.68 Solution:**

Here is the code:

\_\_\_\_\_ code/data/bits.c

```
1 /*
2 * Mask with least signficant n bits set to 1
3 * Examples: n == 6 --> 0x3F, n == 17 --> 0x1FFFF
4 * Assume 1 <= n <= w
5 */
6 int lower_one_mask(int n) {
7     /*
8     * 2^n-1 has bit pattern 0...01..1 (n 1's)
9 * But, we must avoid a shift by 32</pre>
```

```
10 */
11 return (2<<(n-1)) - 1;
12 }
```

\_\_\_\_\_ code/data/bits.c

The code makes use of the trick that (1 << n) -1 creates a mask of n ones. The only challenge is to avoid shifting by w when n = w. Instead of writing 1 << n, we write 2 << (n-1). This code will not work for n = 0, but that's not a very useful case, anyhow.

# **Problem 2.69 Solution:**

\_ code/data/bits.c

```
1 /*
2 * Do rotating left shift. Assume 0 <= n < w
3 * Examples when x == 0x12345678:
        n == 4 \rightarrow 0x23456781, n == 20 \rightarrow 0x67812345
5 */
6 unsigned rotate_left(unsigned x, int n) {
      /* Mask all 1's when n == 0 and all 0's otherwise */
      int z mask = -!n;
      /* Left w-n bits */
9
      unsigned left = x << n;
10
      /* Right n bits */
11
12
      unsigned right = x \gg ((sizeof(unsigned) << 3) - n);
      return (z_mask&x) | (~z_mask &(left|right));
13
14 }
```

\_\_\_\_ code/data/bits.c

For the most part, this problem requires simple shifting and masking. We must treat the case of n=0 as special, because we would otherwise attempt to shift by w. Instead, we generate this solution explicitly, and use masks of all ones and all zeros to select between the special and general case.

# **Problem 2.70 Solution:**

The code is as follows:

code/data/bits.c

```
1 /*
2 * Return 1 when x can be represented as an n-bit, 2's complement number;
3 * 0 otherwise
4 * Assume 1 <= n <= w
5 */
6 int fits_bits(int x, int n) {
7    /*
8    * Use left shift then right shift
9    * to sign extend from n bits to full int
10    */</pre>
```

```
int count = (sizeof(int)<<3)-n;
int leftright = (x << count) >> count;

/* See if still have same value */
return x == leftright;
}
```

code/data/bits.c

This code uses a common trick, demonstrated in Problem 2.23, of first shifting left by some amount k and then arithmetically shifting right by k. This has the effect of sign-extending from bit w - k - 1 leftward.

# **Problem 2.71 Solution:**

This problem highlights the difference between zero extension and sign extension.

- A. The function does not perform any sign extension. For example, if we attempt to extract byte 0 from word  $0 \times FF$ , we will get 255, rather than -1.
- B. The following code uses the trick shown in Problem 2.23 to isolate a particular range of bits and to perform sign extension at the same time. First, we perform a left shift so that the most significant bit of the desired byte is at bit position 31. Then we right shift by 24, moving the byte into the proper position and performing sign extension at the same time.

```
code/data/xbyte.c

int xbyte(packed_t word, int bytenum) {
  int left = word << ((3-bytenum) << 3);
  return left >> 24;
  }

code/data/xbyte.c
```

# **Problem 2.72 Solution:**

This code illustrates the hidden dangers of data type size\_t, which is defined to be unsigned on most machines.

- A. Since this one data value has type unsigned, the entire expression is evaluated according to the rules of unsigned arithmetic. As a result, the conditional expression will always succeed, since every value is greater or equal to 0.
- B. The code can be corrected by rewriting the conditional test:

```
/* Must do signed comparison in event maxbytes < 0 */ if (maxbytes \geq sizeof(val))
```

# **Problem 2.73 Solution:**

Here is the solution.

```
1 /* Addition that saturates to TMin or TMax */
2 int saturating add(int x, int y) {
      int sum = x + y;
      int wm1 = (sizeof(int) << 3) -1;
      /\star In the following we create "masks" consisting of all 1's
          when a condition is true, and all 0's when it is false */
      int xneq_mask = (x >> wm1);
      int yneq_mask = (y >> wm1);
8
9
      int sneg_mask = (sum >> wm1);
      int pos_over_mask = ~xneg_mask & ~yneg_mask & sneg_mask;
10
      int neg_over_mask = xneg_mask & yneg_mask & ~sneg_mask;
11
      int over mask = pos over mask | neg over mask;
12
      /\star Choose between sum, INT_MAX, and INT_MIN \star/
13
      int result =
14
15
           (~over_mask & sum) |
           (pos_over_mask & INT_MAX) | (neg_over_mask & INT_MIN);
16
      return result:
17
18 }
```

\_\_\_\_\_ code/data/bits.c

Logically, this code is a straightforward application of the overflow rules for two's complement addition. Avoiding conditionals, however, requires expressing the conditions in terms of masks consisting of all zeros or all ones.

# **Problem 2.74 Solution:**

\_\_\_\_\_ code/data/taddcheck.c

```
1 /* Determine whether arguments can be subtracted without overflow */
2 int tsub_ok(int x, int y) {
3    int diff = x-y;
4    int neg_over = x < 0 && y >= 0 && diff >= 0;
5    int pos_over = x >= 0 && y < 0 && diff < 0;
6    return !neg_over && !pos_over;
7 }</pre>
```

\_ code/data/taddcheck.c

This is a straightforward application of the rules for addition, modified to change the conditions for argument y. This avoids the shortcoming of the proposed solution given in Problem 2.32.

#### **Problem 2.75 Solution:**

This problem requires a fairly deep understanding of two's complement arithmetic. Some machines only provide one form of multiplication, and hence the trick shown in the code here is actually required to implement the alternate form.

As seen in Equation 2.18 we have  $x' \cdot y' = x \cdot y + (x_{w-1}y + y_{w-1}x)2^w + x_{w-1}y_{w-1}2^{2w}$ . The final term has no effect on the 2w-bit representation of  $x' \cdot y'$ , but the middle term represents a correction factor that must be added to the high order w bits. This is implemented as follows:

\_\_\_\_ code/data/uhp-ans.c

```
1 unsigned unsigned_high_prod(unsigned x, unsigned y) {
2    unsigned p = (unsigned) signed_high_prod((int) x, (int) y);
3
4    if ((int) x < 0) /* x_{w-1} = 1 */
5        p += y;
6    if ((int) y < 0) /* y_{w-1} = 1 */
7        p += x;
8    return p;
9 }</pre>
```

\_ code/data/uhp-ans.c

# **Problem 2.76 Solution:**

The solution to this problem can easily be adapted from the solution to Problem 2.30. The main point is to make sure students see that connection.

\_\_\_ code/data/calloc.c

```
1 void *calloc(size_t nmemb, size_t size) {
      size_t asize = nmemb * size;
3
      /* Check for overflow */
      if (nmemb == 0 \mid \mid size == 0 \mid \mid asize / nmemb != size)
           /* Error */
           return NULL;
      void *result = malloc(asize);
      if (result != NULL) {
          memset(result, 0, asize);
9
10
           return result;
      }
11
12
      return NULL;
13 }
```

\_\_\_\_\_code/data/calloc.c

#### **Problem 2.77 Solution:**

Patterns of the kind shown here frequently appear in compiled code.

```
A. K = 17: (x<<4) + x

B. K = -7: -(x<<3) + x

C. K = 60: (x<<6) - (x<<2)

D. K = -112: -(x<<7) + (x<<4)
```

# **Problem 2.78 Solution:**

The code follows the method described in 2.3.7 for dividing by a power of two using arithmetic right shift. The only challenge is to do correct biasing within the constraints of the coding rules.

\_\_\_\_\_code/data/bits.c

```
1 /* Divide by power of two. Assume 0 <= k < w-1 */
2 int divide_power2(int x, int k) {
3     /* All 1's if x < 0 */
4     int mask = x>>((sizeof(int)<<3)-1);
5     int bias = mask & ((1<<k)-1);
6     return (x+bias)>>k;
7 }
```

\_ code/data/bits.c

\_ code/data/bits.c

# **Problem 2.79 Solution:**

This demonstrates the use of shifting for both multiplication and division. The only challenge is to compute the bias using the limited operations allowed by the coding rules.

1 /\* Compute 3\*x/4 \*/
2 int mul3div4(int x) {
3 int mul3 = x + (x<<1);
4 int mul3\_mask = mul3 >> ((sizeof(int)<<3)-1);
5 int bias = mul3\_mask & 3;</pre>

\_\_\_ code/data/bits.c

# **Problem 2.80 Solution:**

7 }

return (mul3+bias)>>2;

The requirement that the function must not overflow makes this problem more challenging than Problem 2.79. The idea in our solution is to compute the lower 2 bits, including the bias separately, to derive a value incr that will be either 0, 1, or 2, that can be added to the remaining bits of  $3 \times x$ .

code/data/hits c

```
1 /* Compute 3/4*x with no overflow */
2 int threefourths(int x) {
3    int x12 = x & 0x3;
4    int x11 = (x&1) << 1;
5    int x_mask = x >> ((sizeof(int) << 3) -1);
6    int bias = x_mask & 3;
7    int incr = (x12+x11+bias) >> 2;
8    int s2 = x >> 2;
9    int s1 = x >> 1;
10    return s1 + s2 + incr;
11 }
```

\_ code/data/bits.c

#### **Problem 2.81 Solution:**

Bit patterns similar to these arise in many applications. Many programmers provide them directly in hexadecimal, but it would be better if they could express them in more abstract ways.

A. 
$$1^{w-k}0^k$$
.

$$((1 << k) - 1)$$

B. 
$$0^{w-k-j}1^k0^j$$
.

$$((1 << k) - 1) << \dagger$$

# **Problem 2.82 Solution:**

These "C puzzle" problems are a great way to motivate students to think about the properties of computer arithmetic from a programmer's perspective. Our standard lecture on computer arithmetic starts by showing a set of C puzzles. We then go over the answers at the end.

- A. (x < y) = (-x > -y). No, Let  $x = TMin_{32}, y = 0$ .
- B. ((x+y) << 4) + y-x == 17\*y+15\*x. Yes, from the ring properties of two's complement arithmetic.

C. 
$$x+y+1 = (x+y)$$
. Yes,  $x+y+1 = (-x-1)+(-y-1)+1 = -(x+y)-1 = (x+y)$ .

- D. (ux-uy) == -(unsigned)(y-x). Yes. Due to the isomorphism between two's complement and unsigned arithmetic.
- E. ((x >> 2) << 2) <= x. Yes. Right shift rounds toward minus infinity.

#### **Problem 2.83 Solution:**

This problem helps students think about fractional binary representations.

- B. (a) For y = 101, we have Y = 5, k = 3,  $V = \frac{5}{7}$ .
  - (b) For y = 0110, we have Y = 6, k = 4,  $V = \frac{6}{15} = \frac{2}{5}$ .
  - (c) For y = 010011, we have Y = 19, k = 6,  $V = \frac{19}{63}$ .

# **Problem 2.84 Solution:**

This problem helps students appreciate the property of IEEE floating point that the relative magnitude of two numbers can be determined by viewing the combination of exponent and fraction as an unsigned integer. Only the signs and the handling of  $\pm 0$  requires special consideration.

\_\_\_\_\_ code/data/floatcomp-ans.c

```
1 int float_le(float x, float y) {
     unsigned ux = f2u(x);
     unsigned uy = f2u(y);
3
     unsigned sx = ux >> 31;
     unsigned sy = uy >> 31;
6
    return
        (ux << 1 == 0 && uy << 1 == 0) || /* Both are zero */
        9
10
        (sx && sy && ux >= uy);
                                 /* x < 0, y < 0 */
11
12 }
```

. code/data/floatcomp-ans.c

#### **Problem 2.85 Solution:**

Exercises such as this help students understand floating point representations, their precision, and their ranges.

- A. The number 7.0 will have E=2,  $M=1.11_2=\frac{7}{4}$ ,  $f=0.11_2=\frac{3}{4}$ , and V=7. The exponent bits will be  $100\cdots01$  and the fraction bits will be  $1100\cdots0$ .
- B. The largest odd integer that can be represented exactly will have a binary representation consisting of n+1 ones. It will have  $E=n, M=1.11\cdots 1_2=2-2^{-n}, f=0.11\cdots 1_2=1-2^{-n}$ , and a value  $V=2^{n+1}-1$ . The bit representation of the exponent will be the binary representation of  $n+2^{k-1}-1$ . The bit representation of the fraction will be  $11\cdots 11$ .
- C. The reciprocal of the smallest positive normalized value will have value  $V=2^{2^{k-1}-2}$ . It will have  $E=2^{k-1}-2$ , M=1, and f=0. The bit representation of the exponent will be  $11\cdots 101$ . The bit representation of the fraction will be  $00\cdots 00$ .

#### **Problem 2.86 Solution:**

This exercise is of practical value, since Intel-compatible processors perform all of their arithmetic in extended precision. It is interesting to see how adding a few more bits to the exponent greatly increases the range of values that can be represented.

| Description           | Extended precision                |                          |  |
|-----------------------|-----------------------------------|--------------------------|--|
|                       | Value                             | Decimal                  |  |
| Smallest pos. denorm. | $2^{-63} \times 2^{-16382}$       | $3.64 \times 10^{-4951}$ |  |
| Smallest pos. norm.   | $2^{-16382}$                      | $3.36 \times 10^{-4932}$ |  |
| Largest norm.         | $(2 - \epsilon) \times 2^{16383}$ | $1.19 \times 10^{4932}$  |  |

# **Problem 2.87 Solution:**

We have found that working through floating point representations for small word sizes is very instructive. Problems such as this one help make the description of IEEE floating point more concrete. This particular format example is more compelling in that it is actually an IEEE standard.

| Description                         | Hex  | M                   | E   | V                     | D         |
|-------------------------------------|------|---------------------|-----|-----------------------|-----------|
| -0                                  | 8000 | 0                   | -14 | -0                    | -0.0      |
| Smallest value > 2                  | 4001 | $\frac{1025}{1024}$ | 1   | $1025 \times 2^{-9}$  | 2.00195   |
| 512                                 | 6000 | 1                   | 9   | 512                   | 512.0     |
| Largest denormalized                | 03FF | $\frac{1023}{1024}$ | -14 | $1023 \times 2^{-24}$ | 0.000061  |
| $-\infty$                           | FC00 |                     | _   | $-\infty$             | $-\infty$ |
| Number with hex representation 3BB0 | 3BB0 | $\frac{1968}{1024}$ | -1  | $123 \times 2^{-7}$   | 0.961     |

# **Problem 2.88 Solution:**

This problem tests a lot of concepts about floating-point representations, including the encoding of normalized and denormalized values, as well as rounding.

| Form        | nat A              | Format B    |                   | Comments                    |  |
|-------------|--------------------|-------------|-------------------|-----------------------------|--|
| Bits        | Value              | Bits        | Value             |                             |  |
| 1 01111 001 | $\frac{-9}{8}$     | 1 0111 0010 | $\frac{-9}{8}$    |                             |  |
| 0 10110 011 | 176                | 0 1110 0110 | 176               |                             |  |
| 1 00111 010 | $\frac{-5}{1024}$  | 1 0000 0101 | $\frac{-5}{1024}$ | $Norm \rightarrow denorm$   |  |
| 0 00000 111 | $\frac{7}{131072}$ | 0 0000 0001 | $\frac{1}{1024}$  | Smallest positive denorm    |  |
| 1 11100 000 | -8192              | 1 1110 1111 | -248              | Smallest number $> -\infty$ |  |
| 0 10111 100 | 384                | 0 1111 0000 | $+\infty$         | Round to $\infty$ .         |  |

# **Problem 2.89 Solution:**

This problem requires students to think of the relationship between int, float, and double.

- A. (float) x == (float) dx. Yes. Converting to float could cause rounding, but both x and dx will be rounded in the same way.
- B. dx dy == (double) (x-y). No. Let x = 0 and  $y = TMin_{32}$ .
- C. (dx + dy) + dz == dx + (dy + dz). Yes. Since each value ranges between  $TMin_{32}$  and  $TMax_{32}$ , their sum can be represented exactly.
- D. (dx \* dy) \* dz == dx \* (dy \* dz). No. Let  $dx = TMax_{32}$ ,  $dy = TMax_{32} 1$ ,  $dz = TMax_{32} 2$ . (Not detected with Linux/GCC)
- E. dx / dx == dz / dz. No. Let x = 0, z = 1.

#### **Problem 2.90 Solution:**

This problem helps students understand the relation between the different categories of numbers. Getting all of the cutoff thresholds correct is fairly tricky. Our solution file contains testing code.

code/data/fpwr2-ans.c 1 /\* Compute 2\*\*x \*/ 2 float fpwr2(int x) { unsigned exp, frac; 4 unsigned u; 5 6 if (x < -149) { /\* Too small. Return 0.0 \*/ 8 9 exp = 0;frac = 0;10  $\}$  else if (x < -126) { 11 /\* Denormalized result \*/ 12 exp = 0;13 frac = 1 << (x + 149);14  $\}$  else if (x < 128) { 15 /\* Normalized result. \*/ 16 exp = x + 127;17 frac = 0;18 } else { 19 /\* Too big. Return +oo \*/ exp = 255;21 frac = 0;22 23 } 24  $u = exp << 23 \mid frac;$ return u2f(u); 25 26 }

# **Problem 2.91 Solution:**

This problem requires students to work from a bit representation of a floating point number to its fractional binary representation.

\_ code/data/fpwr2-ans.c

```
A. \pi \approx 11.0010010000111111011011_2.
B. 22/7 = 11.001001001001001001001 \cdots_2.
```

C. They diverge in the ninth bit to the right of the binary point.

# **Problem 2.92 Solution:**

This problem is relatively straightforward, and it provides a useful warmup for the more advanced problems.

\_\_\_\_\_ code/data/float-functions.c

\_ code/data/float-functions.c

# **Problem 2.93 Solution:**

This problem is also relatively straightforward, and it provides a useful warmup for the more advanced problems.

\_\_\_\_\_ code/data/float-functions.c

\_\_ code/data/float-functions.c

# **Problem 2.94 Solution:**

This problem is more difficult, since it requires dealing with the transition from denormalized to normalized numbers, and from normalized to infinity.

\_\_\_\_\_code/data/float-functions.c

```
1 /* Compute 2*f. If f is NaN, then return f. */
2 float_bits float_twice(float_bits f) {
3    unsigned sign = f>>31;
4    unsigned exp = f>>23 & 0xFF;
5    unsigned frac = f & 0x7FFFFF;
6    if (exp == 0) {
7         /* Denormalized. Must double fraction */
8         frac = 2*frac;
9         if (frac > 0x7FFFFF) {
```

```
/* Result normalized */
10
               frac = frac & 0x7FFFFF; /* Chop off leading bit */
11
               exp = 1;
12
13
       } else if (exp < 0xFF) {
14
           /* Normalized. Increase exponent */
15
           exp++;
16
           if (exp == 0xFF) {
17
18
               /* Infinity */
               frac = 0;
19
20
           }
       } else if (frac != 0) {
21
           /* NaN */
22
23
           return f;
24
       /* Infinity does not require any changes */
25
       return (sign << 31) | (exp << 23) | frac;
27 }
```

\_\_\_\_\_ code/data/float-functions.c

# **Problem 2.95 Solution:**

This problem is still more difficult, since it requires dealing with the transition from normalized to denormalized numbers, and it also may require rounding.

\_\_\_\_\_ code/data/float-functions.c

```
1 /* Compute 0.5*f. If f is NaN, then return f. \star/
2 float_bits float_half(float_bits f) {
3
       unsigned sign = f >> 31;
       unsigned exp = f >> 23 \& 0xFF;
4
       unsigned frac = f
5
                              & 0x7FFFFF;
       /\star Only roundup case will be when rounding to even \star/
6
       unsigned roundup = (frac \& 0x3) == 3;
7
8
       if (exp == 0) {
9
           /\star Denormalized. Must halve fraction \star/
10
           frac = (frac >> 1) + roundup;
       } else if (exp < 0xFF) {
11
           /* Normalized. Decrease exponent */
13
           exp--;
           if (exp == 0) {
14
               /* Denormalize, add back leading one */
15
               frac = (frac >> 1) + roundup + 0x400000;
16
17
           }
18
       } else if (frac != 0) {
           /* NaN */
19
20
           return f;
21
       /* Infinity does not require any changes */
2.2
       return (sign << 31) | (exp << 23) | frac;
23
```

24 }

\_\_\_\_\_code/data/float-functions.c

# **Problem 2.96 Solution:**

This problem requires rounding and testing for out-of-range arguments.

\_\_\_\_\_code/data/float-functions.c

```
1 /*
2 * Compute (int) f.
3 * If conversion causes overflow or f is NaN, return 0x80000000
5 int float_f2i(float_bits f) {
      unsigned sign = f >> 31;
      unsigned exp = (f >> 23) \& 0xFF;
7
      unsigned frac = f \& 0x7FFFFF;
8
      /* Create normalized value with leading one inserted,
9
10
         and rest of significand in bits 8--30.
11
      */
      unsigned val = 0x80000000u + (frac << 8);
12
      if (exp < 127) {
13
          /* Absolute value is < 1 */
15
          return (int) 0;
      }
      if (exp > 158)
17
          /* Overflow */
18
          return (int) 0x80000000u;
19
20
     /* Shift val right */
      val = val >> (158 - exp);
21
22
     /* Check if out of range */
      if (sign) {
23
           /* Negative */
24
          return val > 0x80000000u ? (int) 0x80000000u : -(int) val;
25
26
     } else {
          /* Positive */
27
28
          return val > 0x7FFFFFFF ? (int) 0x80000000u : (int) val;
29
30 }
```

\_\_\_\_\_ code/data/float-functions.c

# **Problem 2.97 Solution:**

This problem requires the most complex rounding computations of all the problems.

\_\_\_\_\_code/data/float-functions.c

```
1 /* Compute (float) i */
2 float_bits float_i2f(int i) {
```

```
unsigned sign = (i < 0);
       unsigned ai = (i < 0) ? -i : i;
4
       unsigned exp = 127+31;
5
       unsigned residue;
       unsigned frac = 0;
       if (ai == 0) {
8
           exp = 0;
9
           frac = 0;
10
11
       } else {
           /* Normalize so that msb = 1 */
12
           while ((ai \& (1 << 31)) == 0) {
13
               ai = ai << 1;
14
               exp--;
15
16
17
           /\star Now have Bit 31 = MSB (becomes implied leading one)
              Bits 8-30 are tentative fraction,
18
              Bits 0-7 require rounding.
19
20
           */
           residue = ai & 0xFF;
21
           frac = (ai >> 8) & 0x7FFFFF; /* 23 bits */
22
           if (residue > 0x80 || (residue == 0x80 \&\& (frac \& 0x1))) {
23
                /* Round up */
24
               frac ++;
25
                /\star Might need to renormalize \star/
26
               if (frac > 0x7FFFFF) {
27
                    frac = (frac & 0x7FFFFF) >> 1;
28
                    exp++;
29
30
31
           }
32
       }
33
       return (sign << 31) | (exp << 23) | frac;
34 }
```

code/data/float-functions.c

# **Chapter 3: Machine Level Representation of C Programs**

#### **Problem 3.58 Solution:**

This is an example of a problem that requires students to reverse engineer the actions of GCC. We have found that reverse engineering is a good way to learn about both compilers and machine-level programs.

```
1 long decode2(long x, long y, long z)
2 {
3     long t1 = y - z;
4     long t2 = x * t1;
5     long t3 = (t1 << 63) >> 63;
```

```
6 long t4 = t3 ^ t2;
7
8 return t4;
9 }
```

# **Problem 3.59 Solution:**

A. Following the hint, we can compute  $x \cdot y = 2^{128} x_h \cdot y_h + 2^{64} \cdot (x_l \cdot y_h + x_h \cdot y_l) + x_l \cdot y_l$ . Since we are only interested in the lower 128 bits, we can ignore the term involving  $x_h \cdot y_h$ , and we can let s be the low-order 64 bits of  $x_l \cdot y_h$ , r be the low-order 64 bits of  $x_h \cdot y_l$ , and t be the full 64-bit product  $x_l \cdot y_l$ , which we can split into high and low-order parts  $t_h$  and  $t_l$ . The final result has  $p_l = t_l$ , and  $p_h = r + s + t_h$ .

Here is the annotated assembly code:

```
void store_prod(int128_t *dest, int64_t x, int64_t y)
    dest in %rdi, x in %rsi, y in %rdx
 1 store_prod:
 2 movq %rdx, %rax
                                      Copy y = y1
   cqto
                                       %rdx:%rax = yh:yl
 3
     movq %rsi, %rcx
 4
                                      Copy x = x1
   sarq $63, %rcx
 5
                                      x < 0 ? -1 : 0 = xh
   imulq %rax, %rcx
                                      s = xl * yh
   imulq %rsi, %rdx
 7
                                       r = xh * yl
    addq
               %rdx, %rcx
 8
                                        r+s
 9 mulq %rsi
                                      %rdx:%rax = xl*yl = t

      10
      addq
      %rcx, %rdx
      r+s+th

      11
      movq
      %rax, (%rdi)
      Store pl

      12
      movq
      %rdx, 8(%rdi)
      Store ph

   movq
13 ret
```

#### **Problem 3.60 Solution:**

One way to analyze assembly code is to try to reverse the compilation process and produce C code that would look "natural" to a C programmer. For example, we wouldn't want any goto statements, since these are seldom used in C. Most likely, we wouldn't use a do-while statement either. This exercise forces students to reverse the compilation into a particular framework. It requires thinking about the translation of for loops.

- A. We can see that result must be in register %rax, since this value gets returned as the final value. Parameter x is passed in %rdi. Parameter n is passed in %esi and then copied into %ecx. Register %edx is initialized to 1. We can infer that mask must be %rdx.
- B. They are initialized to 0 and 1, respectively.
- C. The condition for continuing the loop is that mask is nonzero.

- D. The salq instruction updates mask to be mask << n.
- E. Variable result is updated to be result | (x&mask).
- F. Here is the original code:

```
1 long loop(long x, int n)
2 {
3     long result = 0;
4     long mask;
5     for (mask = 0x1; mask != 0; mask = mask << n) {
6         result |= (x & mask);
7     }
8     return result;
9 }</pre>
```

#### **Problem 3.61 Solution:**

This problem has a simple solution, but it took us a while to understand how simple it could be. It will require students to experiment with running GCC on different versions of their code.

The idea of our solution is to set up a local variable having value 0, and then using a conditional move to overwrite xp with the address of this variable when xp is null.

```
1 long cread_fix(long *xp) {
2    long zero = 0;
3    if (!xp) xp = &zero;
4    return *xp;
5 }
```

# **Problem 3.62 Solution:**

This problem requires students to reason about the code fragments that implement the different branches of a switch statement. For this code, it also requires understanding different forms of pointer dereferencing.

The original C code for the function is as follows:

```
1 /* Enumerated type creates set of constants numbered 0 and upward */
2 typedef enum {MODE_A, MODE_B, MODE_C, MODE_D, MODE_E} mode_t;
4 long switch3(long *p1, long *p2, mode_t action)
5 {
      long result = 0;
6
7
      switch(action) {
      case MODE_A:
8
          result = *p2;
9
          *p2 = *p1;
10
          break;
11
  case MODE B:
12
```

```
13
           *p1 += *p2;
           result = *p1;
14
           break;
15
16
       case MODE_C:
           *p1 = 59;
17
           result = *p2;
18
           break;
19
       case MODE_D:
20
21
           *p1 = *p2;
           /* Fall Through */
2.2
       case MODE_E:
23
          result = 27;
24
           break;
25
26
       default:
27
           result = 12;
28
29
       return result;
30 }
```

# **Problem 3.63 Solution:**

This problem gives students practice analyzing disassembled code. The switch statement contains all the features one can imagine—cases with multiple labels, holes in the range of possible case values, and cases that fall through. The main trick is to use the jump table to identify the different entry points, and then analyze each block of code separately.

```
1 long switch_prob(long x, long n) {
      long result = x;
2
3
      switch(n) {
      case 60:
      case 62:
          result <<= 3;
6
7
          break;
8
      case 63:
9
          result >>= 3;
10
          break;
11
      case 64:
          result *= 15;
12
           /* Fall through */
13
      case 65:
14
15
         result *= result;
           /* Fall through */
16
17
      default:
          result += 75;
18
19
      return result;
20
21 }
```

# **Problem 3.64 Solution:**

This problem demonstrates that the same principles of nested array access extend beyond two levels.

- A. Array element A[i][j][k] is located at address  $x_A + 8(T(S \cdot i + j) + k)$ .
- B. Consider the following annotated version of the assembly code:

```
long store_ele(long i, long j, long k, long *dest)
   i in %rdi, j in %rsi, k in %rdx, dest in %rcx
1 store_ele:
    leaq (%rsi,%rsi,2), %rax
    leaq
            (%rsi,%rax,4), %rax
                                   13 j
3
           %rdi, %rsi
   movq
                                   Copy i
    salq $6, %rsi
                                 64 i
           %rsi, %rdi
6
                                 65 i
    addq
           %rax, %rdi
    addq
                                   13 \ j + 65 \ i = 13(5 \ i + j)
    addq %rdi, %rdx
8
                                  13(5 \ i + j) + k
    movq A(,%rdx,8), %rax M[x_A + 8(13(5 i + j) + k)]
9
           %rax, (%rcx)
10
    movq
           $3640, %eax
11
    movl
12
    ret
```

We can see that memory reference on line 9 indicate that T=13 and S=5. We can see on line 11 that the total array size is 3640 bytes. From this, we get  $R=3640/(8\cdot 13\cdot 5)=7$ .

# **Problem 3.65 Solution:**

It might surprise students that they can understand the machine code implementation of a function based only on its inner loop. It's a useful strategy, since it avoids wading through lots of uninteresting code.

- A. We can see in the code that registers %rdx and %rax are being used as pointers. The only question is which one represents which matrix element. We can see in line 6 that %rdx gets incremented by 8. This must be a pointer to A[i][j].
- B. That leaves %rax as a pointer to A[j][i].
- C. Since % rax is incremented by 120 on each iteration (line 7), we must have M = 120/8 = 15.

# **Problem 3.66 Solution:**

This problem requires some simple reverse engineering. The best approach is to annotate the assembly code:

```
testq %rax, %rax
                                      Test 3n
   jle
            .L4
6
                                       If <= 0, goto done0
7
            $3, %r8
                                       rowsize = 8(4n+1)
    salq
  leaq
           (%rsi,%rdx,8), %rcx
                                      Aptr = x_A + 8j
  movl
           $0, %eax
                                       result = 0
9
          $0, %edx
   movl
                                       i = 0
10
11 .L3:
                                     loop:
12
   addq
           (%rcx), %rax
                                       result += *Aptr
          $1, %rdx
13
  addq
                                       i++
14 addq %r8, %rcx
                                       Aptr += rowsize
           %rdi, %rdx
15 cmpq
                                      Compare i:imax
16 jne
           .L3
                                      If !=, goto loop
   rep; ret
17
                                       Return
18 .L4:
                                      done0
19
  movl
            $0, %eax
                                       result = 0
20
    ret
                                       Return
```

From this, we can see that the successive elements in column j of A are spaced 8(4n + 1) bytes apart, and that the stopping value for j is 3n, corresponding to the following declarations:

```
1 #define NR(n) (3*(n))
2 #define NC(n) (4*(n)+1)
```

#### **Problem 3.67 Solution:**

This exercise both introduces new material and makes students spend time examining the stack structure and how it is accessed by machine code.

The best way to solve this problem is to examine the code for eval, seeing how it sets up the call of process. Here is annotated code:

```
long eval(long x, long y, long z)
  x in %rdi, y in %rsi, z in %rdx
1 eval:
2
   subq
           $104, %rsp
                            Allocate 104 bytes on stack
3
  movq %rdx, 24(%rsp)
                             Store z at %rsp+24
          24(%rsp), %rax
  leag
                             Compute &z
    Build s starting at %rsp
5
  movq %rdi, (%rsp)
                             s.a[0] = x
  movq %rsi, 8(%rsp)
6
                             s.a[1] = y
          %rax, 16(%rsp)
   movq
                             s.p = &z
    Allocate space for r starting at %rsp+64
8
  leaq 64(%rsp), %rdi Compute &r
9 call
          process
                            Call process
   movq
           72(%rsp), %rax Retrieve r.u[1]
10
11 addq 64(%rsp), %rax Add r.u[0]
12 addq 80(%rsp), %rax Add r.q
13 addq $104, %rsp
                            Deallocate stack space
14
   ret
```

From this, we can draw a diagram of the stack frame for eval:

|        | 96 |      |
|--------|----|------|
|        | 88 |      |
| r.q    | 80 |      |
| r.u[1] | 72 |      |
| r.u[0] | 64 |      |
|        | 56 |      |
|        | 48 |      |
|        | 40 |      |
|        | 32 |      |
| z      | 24 |      |
| s.p    | 16 |      |
| s.a[1] | 8  |      |
| s.a[0] | 0  | %rsp |
|        |    |      |

With that information, the code for process is much easier to understand:

```
strB process(strA s)
Contents of s passed on stack at offsets 8, 16 and 24 from %rsp
Pointer to storage for r passed in %rdi
Return pointer to strB

1 process:
2 movq %rdi, %rax Set return value
3 movq 24(%rsp), %rdx Retrieve s.p
4 movq (%rdx), %rdx Get *s.p
5 movq 16(%rsp), %rcx Get s.a[1]
6 movq %rcx, (%rdi) Copy to r.u[0]
7 movq 8(%rsp), %rcx Get s.a[0]
8 movq %rcx, 8(%rdi) Copy to r.u[1]
9 movq %rdx, 16(%rdi) Set r.q to *s.p
10 ret
```

- A. We can see that eval passes s to process, using 24 bytes at the top of the stack. It also stores argument z (in register %rdx) on the stack at offset 24.
- B. Function eval allocates 24 bytes on the stack at offset 64 for the result structure r. It passes a pointer to this region as a hidden argument to process in register %rdi.
- C. Function process accesses the fields of argument structure s on the stack. Since the callq instruction pushed an 8-byte return address, the fields of s start at offset 8.
- D. Function process sets the fields of the result structure via the pointer passed as a hidden argument.
- E. See above diagram.

F. Structure arguments are passed on the stack. When calling a function that will return a structure, the caller allocates space on its stack and passes a pointer to this region as a hidden argument to the function.

#### **Problem 3.68 Solution:**

This problem is like a puzzle, where a number of clues must be assembled to get the answer. It tests students' understanding of structure layout, including the need to insert padding to satisfy alignment. The right way to solve the problem is to write out formulas for the offsets of the different fields in terms of A and B and then determine the possible solutions.

We can see from the assembly code that fields t and u of structure str2 are at offsets 8 and 12, respectively. We can see that field y of structure str1 is at offset 184. We can write the following equations for these offsets:

$$B + e_1 = 8$$
  
 $B + e_1 + 4 + 2A + e_2 = 32$   
 $4A \cdot B + e_3 = 184$ 

where  $e_1$ ,  $e_2$ , and  $e_3$  represent amounts of padding we need to insert in the structures to satisfy alignment. We can also see that  $e_1 \in \{0, 1, 2, 3\}$ ,  $e_2 \in \{0, 2, 4, 6\}$ , and  $e_3 \in \{0, 4\}$ .

From the first equation, we can see that  $B \in \{5, 6, 7, 8\}$ . We can substitute the first equation into the second to get

$$2A + e_2 = 20$$

which implies  $A \in \{7, 9, 8, 10\}$ . Finally, the third equation implies  $A \cdot B \in \{45, 46\}$ .

The only combination satisfying all three constraints is A = 9 and B = 5.

# **Problem 3.69 Solution:**

This problem requires using a variety of skills to determine parameters of the structure. The code uses tricky memory address computations.

The analysis requires understanding data structure layouts, pointers, and address computations. Problems such as this one make good exercises for in-class discussion, such as during a recitation period. Try to convince students that these are "brain teasers." The answer can only be determined by assembling a number of different clues.

Let us reexamine the disassembled code, with some annotations:

```
6:
           03 0e
                                              (%rsi), %ecx
                                      add
                                                                            Add bp->first
     8:
           48 8d 04 bf
                                      lea
                                              (%rdi,%rdi,4),%rax
           48 8d 04 c6
                                      lea
                                              (%rsi,%rax,8),%rax
5
     C:
    10:
           48 8b 50 08
                                      mov
                                              0x8(%rax),%rdx
                                                                            Get ap->idx
    14:
           48 63 c9
                                      movslq %ecx, %rcx
                                                                            Sign extend n
    17:
           48 89 4c d0 10
                                              %rcx, 0x10 (%rax, %rdx, 8)
                                      mov
                                                                            Store n
    1c:
           с3
                                      retq
```

Going deeper, observe that the mov instruction on line 6 performs an 8-byte read to dereference ap->idx. That implies that element idx in a\_struct is a long, and therefore this structure has an 8-byte alignment requirement.

Let us say that a\_struct is A bytes, and CNT is C. The code to retrieve bp->last references offset  $0 \times 120$ , or  $288_{10}$ . We can therefore see that the layout of b\_struct must consist of 4 bytes for element first, 4 bytes of padding, 280 bytes for array of a, 4 bytes for last, and 4 bytes of additional padding. We can therefore conclude that  $C \cdot A = 280$ .

Let us say that pointer bp has value p. Then in retrieving ap->idx (line 6, the program references address p + 8 + 40i, implying that A = 40, and therefore C = 7.

We can therefore fill out the missing parts of the code with:

```
1 #define CNT 7
2
3 typedef struct {
4   long idx;
5   long x[4];
6 } a_struct;
```

# **Problem 3.70 Solution:**

This is a very tricky problem. It raises the need for puzzle-solving skills as part of reverse engineering to new heights. It shows very clearly that unions are simply a way to associate multiple names (and types) with a single storage location.

A. The layout of the union is shown in the diagram that follows. As the diagram illustrates, the union can have either its "e1" interpretation (having fields e1.p and e1.y), or it can have its "e2" interpretation (having fields e2.x and e2.next.)



- B. It uses 16 bytes.
- C. As always, we start by annotating the assembly code. In our annotations, we show multiple possible interpretations for some of the instructions, and then indicate which interpretation later gets discarded.

For example, line 2 could be interpreted as either getting element up->e1.y or up->e2.next. In line 3, we see that the value gets used in an indirect memory reference, for which only the second interpretation of line 2 is possible.

```
void proc (union ele *up)
  up in %rdi
1 proc:
            8(%rdi), %rax Either 1) up->e1.y or 2) up->e2.next
  mova
  movq (%rax), %rdx
                             2) Either 3) up->e2.next->e1.p or 4) up->e2.next->e2.x
3
           (%rdx), %rdx
                             3) *(up->e2.next->e1.p)
4
  movq
          8(%rax), %rdx Subtract up->e2.next->e1.y
5
   subq
           %rdx, (%rdi)
6
   movq
                             Store in up->e2.x
   ret
```

From this, we can generate C code as follows:

```
1 void proc (union ele *up) {
2      up->e2.x = *(up->e2.next->e1.p) - up->e2.next->e1.y;
3 }
```

# **Problem 3.71 Solution:**

This problem gets students in the habit of writing reliable code. As a general principle, code should not be vulnerable to conditions over which it has no control, such as the length of an input line. The following implementation uses the library function fgets to read up to BUFSIZE characters at a time.

```
1 /* Read input line and write it back */
2 /* Code will work for any buffer size. Bigger is more time-efficient */
3 #define BUFSIZE 64
4 void good_echo()
5 {
6
      char buf[BUFSIZE];
      int i;
7
      while (1) {
8
           if (!fgets(buf, BUFSIZE, stdin))
10
               return; /* End of file or error */
           /* Print characters in buffer */
11
           for (i = 0; buf[i] && buf[i] != ' n'; i++)
12
               if (putchar(buf[i]) == EOF)
13
                   return; /* Error */
14
           if (buf[i] == '\n') {
15
              /* Reached terminating newline */
16
17
              putchar('\n');
              return;
18
19
          }
20
      }
21 }
```

An alternative implementation is to use getchar to read the characters one at a time.

# **Problem 3.72 Solution:**

This problem is intended to reinforce the lessons of Problem 3.49. Having a clear understanding of a solution to that problem makes this fairly straightforward.

- A. The value of  $s_2$  is computed by rounding 8n + 30 down to the nearest multiple of 16, and subtracting this value from  $s_1$ . The amount of space allocated will be 8n + 24 when n is odd and 8n + 16 when n is even.
- B. The value of p is computed by rounding  $s_2$  up to the nearest multiple of 16.
- C. The strategy in minimizing  $e_1$  is to have  $s_1$  be a value of the form 16a + 1, so that it will be rounded up, and then choose whether n is odd or even according to which one has the least extra space. The strategy for maximizing  $e_1$  is to have  $s_1$  be a value of the form 16a so that we will have  $e_2 = 0$ , and to choose whether n is odd or even to have the most extra space. For this problem, the choices of odd vs. even are reversed from those of Problem 3.49:

| n | $s_1$ | $s_2$ | p    | $e_1$ | $e_2$ |
|---|-------|-------|------|-------|-------|
| 6 | 2065  | 2001  | 2016 | 1     | 15    |
| 5 | 2064  | 2000  | 2000 | 24    | 0     |

D. We can see that  $s_2$  is computed in a way that preserves whatever offset  $s_1$  has with the nearest multiple of 16. We can also see that p will be aligned on a multiple of 16. As discussed in Section 3.9.3, this conforms to the requirement that any memory allocation function return an address that satisfies a 16-byte alignment.

# **Problem 3.73 Solution:**

This problem gives students a chance to try their hand at writing functions directly in assembly code. As the code below shows, the only requirement in writing a function in assembly code, beyond the code for the function itself, is to declare the function to be global, using the assembly-code directive ".globl." GCC can assemble and link this code with C code.

```
1 .globl find_range_j
  int float_range_j(float x)
  x in %xmm0
2 find_range_j:
   vxorps %xmm1, %xmm1, %xmm1
                                   Set %xmm1 = 0
             %xmm1, %xmm0
    vucomiss
                                     Compare x:0
  jp nan
  jb neg
    ja pos
8
  movl $1,%eax
                                     Zero
9 ret
10 neg:
11 movl $0,%eax
                                     Negative
```

# **Problem 3.74 Solution:**

This code is a bit trickier. The conditional move instructions must be ordered correctly.

```
1 .globl find_range_c
  int float_range_c(float x)
  x in %xmm0
2 find_range_c:
  movl $1,%eax
5
                              Default = ZERO
6 movl $0,%edx
7 cmovb %edx, %eax
                             Negative
8 movl $2,%edx
                   Positive
9 cmova %edx, %eax
10 movl $3,%edx
11 cmovp %edx, %eax
                             N = N
  ret
```

# **Problem 3.75 Solution:**

This problem tests students to reason and generalize from a small collection of examples.

- A. Each complex number is passed as two arguments, giving the real and imaginary parts. In these cases, they are passed in successive XMM registers.
- B. A complex value is returned with the real part in %xmm0 and the imaginary part in %xmm1.

# **Chapter 4: Processor Architecture**

#### **Problem 4.45 Solution:**

This problem further explores the semantics of this unusual instruction, which will become important when we implement the pushq instruction.

A. If we substitute %rsp for *REG* in the code sequence we get

which would imply that the decremented version of the stack pointer would be stored on the stack, which we know is not the case.

B. The following code sequence is correct for all registers, although harder to understand:

```
movq REG, -8(%rsp) Store REG at new top of stack subq $8,%rsp Decrement stack pointer
```

# **Problem 4.46 Solution:**

Implementing popq instruction will require great care, since it modifies two registers.

A. Substituting %rsp for *REG* in the code sequence gives:

```
movq (%rsp),%rsp Read %rsp from stack addq $8,%rsp Increment stack pointer
```

This code sequence would first read a new value of the stack pointer from memory and then increment it, yielding neither the value from memory nor anything related to the previous stack pointer.

B. As with Problem 4.45, we should reorder the two instructions:

# **Problem 4.47 Solution:**

This is a challenging exercise for those without much experience in writing assembly code. It's very important to provide students the instruction set simulator YIS to try out their code.

It helps a lot to first express the function using pointer code:

\_\_\_\_\_code/arch/bubble.c

```
}
    p_end--;
}
```

\_\_\_\_\_ code/arch/bubble.c

Here is a complete program including the sort function and the testing code:

\_\_\_\_\_code/arch/bubble.ys

```
1 # Execution begins at address 0
           .pos 0
3 init:
           irmovq stack, %rsp
                                   # Set up stack pointer
4
           jmp main
                                   # Execute main program
7 # Array of 6 elements
           .align 8
9 array:
           .quad 0xdddd
                                   # These values should get sorted
10
           .quad 0xeeee
11
12
           .quad 0xbbbb
           .quad 0xaaaa
13
14
           .quad 0xffff
15
           .quad 0xcccc
           .quad 0x0101
                                   # This value should not change
16
17
18 main:
19
           irmovq array, %rdi
20
           irmovq $6,%rsi
           call bubble
                                   # bubble(array, 6)
21
22
          halt
23
24 # void bubble(long int *data, long int count)
25 # data in %rdi, count in %rsi
26 bubble:
           # During execution, have p_end in %rsi, p in %rax, 8 in %r8
27
           irmovq $8,%r8
                                   # Constant 8
28
           addq %rsi,%rsi
                                   # 2*count
29
30
           addq %rsi,%rsi
                                   # 4*count
           addq %rsi,%rsi
                                   # 8*count
31
           addq %rdi,%rsi
                                   # data + count
32
33
           subq %r8,%rsi
                                   \# p_end = data + count - 1
          jmp test_outer
                                   # Goto outer loop test
34
35 outer:
           rrmovq %rdi,%rax
                                   #p = data
36
37
           jmp test_inner
                                   # Goto inner loop test
38 inner:
          mrmovq (%rax), %rdx
                                  # r = *p
39
          mrmovq 8(%rax), %rcx \# s = *(p+1)
40
```

```
# Conditional swap code. r in %rdx, s in %rcx
41
         rrmovq %rdx,%r9
42
         subq %rcx,%r9
                               # r-s
4.3
44
         jle skip
                                # if r-s <= 0, don't swap
         rmmovq %rcx, (%rax)
                               # Swap
45
         rmmovq %rdx,8(%rax)
46
47 skip:
         # End of conditional swap code
48
49
         addq %r8,%rax
                                # p++
50 test_inner:
       rrmovq %rsi,%rdx
                                # p_end
51
        subq %rax,%rdx
52
                               # p_end - p
         jg inner
                                # if p_end-p > 0, goto inner
53
                             # p_end--
54
         subq %r8,%rsi
55 test_outer:
      rrmovq %rsi,%rdx
                               # p_end
56
        subq %rdi,%rdx
                                # p_end - data
         jg outer
                                # if p_end-data > 0, goto outer
5.8
         ret
                                # Return
59
60
         .pos 0x200
62 stack: # The stack goes here and grows to lower addresses
```

\_\_\_\_\_ code/arch/bubble.ys

# **Problem 4.48 Solution:**

Our original code in the inner loop either updates the values in the array or keeps them the same:

```
# Conditional swap code. r in %rdx, s in %rcx
rrmovq %rdx,%r9
subq %rcx,%r9 # r-s
jle skip # if r-s <= 0, don't swap
rmmovq %rcx,(%rax) # Swap
rmmovq %rdx,8(%rax)
skip:
# End of conditional swap code

code/arch/bubble.ys
```

The modified version uses multiple conditional moves to either enable or disable a swap of variables r and s, and then it updates the array values unconditionally. This is expressed by the following code for the conditional swap:

```
_____ code/arch/bubble-cmov.ys
```

```
# Conditional swap code. r in %rdx, s in %rcx
rrmovq %rdx,%r9
subq %rcx,%r9 # r-s
```

```
# Following transfers occur when r-s>0=>s< r cmovg %rdx,%r9  # If r-s>0, t=r cmovg %rcx,%rdx  # If r-s>0, r=s cmovg %r9,%rcx  # if r-s>0, s=t # Copy back (possibly swapped) values rmmovq %rdx,(%rax)  # *p=r rmmovq %rcx,8(%rax)  # *(p+1)=s # End of conditional swap code
```

\_\_\_\_\_\_ code/arch/bubble-cmov.ys

### **Problem 4.49 Solution:**

We can conditionally swap the two values r and s by computing value d=r-s, and then using a conditional move instruction to set register \$r9 to d when the swap condition holds and to 0 when it does not. Adding this value to r gives r+(r-s)=s when the condition holds, and r when it does not. Subtracting this value from s gives s-(r-s)=r when the condition holds, and s when it does not. This is expressed by the following code for the conditional swap:

\_\_\_\_\_ code/arch/bubble-diff.ys

```
# Conditional swap code. r in %rdx, s in %rcx xorq %r10,%r10 # 0 rrmovq %rdx,%r9 # r subq %rcx,%r9 # d = r-s cmovle %r10,%r9 # r<s ? r-s : 0 addq %r9,%rcx # if r<s, s = s + d = r subq %r9,%rdx # if r<s, r = r - d = s # Copy back (possibly swapped) values rmmovq %rdx,(%rax) # *p = r rmmovq %rcx,8(%rax) # *(p+1) = s # End of conditional swap code
```

\_\_\_\_\_code/arch/bubble-diff.ys

A similar result can be achieved by computing  $d = r \hat{s}$ .

### **Problem 4.50 Solution:**

This problem requires a bit of ingenuity to overcome the limitations of the Y86-64 instruction set. It helps reinforce some of the basic ideas covered in Chapter 3.

# Demonstration of switch statement implementation in Y86-64

.pos 0
init: irmovq stack, %rsp # Set up stack pointer call main halt

# Array in which to store results

```
.align 8
        .quad -1
                       # Should not change
vals:
        .quad 0
                        \# idx = -1. Result = 0xddd
        .quad 0
                       # idx = 0. Result = 0xaaa
        .quad 0
                       \# idx = 1. Result = 0xddd
                       \# idx = 2. Result = 0xbbb
        .quad 0
        .quad 0
                       # idx = 3. Result = 0xccc
                       # idx = 4. Result = 0xddd
        .quad 0
                       # idx = 5. Result = 0xbbb
        .quad 0
        .quad 0
                       # idx = 6. Result = 0xddd
        .quad -1
                       # Should not change
# Jump table
jtab:
        .quad case_0
        .quad case_def
        .quad case_2_5
        .quad case_3
        .quad case_def
        .quad case_2_5
# Code snippets
case_0:
       irmovq $0xaaa, %rax
        jmp done
case_2_5:
       irmovq $0xbbb, %rax
        jmp done
case_3:
       irmovq $0xccc, %rax
        jmp done
case_def:
        irmovq $0xddd, %rax
        jmp done
# long switchv(long idx)
# idx in %rdi
switchv:
       andq %rdi,%rdi
                              # Test idx
        jl case_def
                               # If < 0, default
       irmovq $5,%rdx
        subq %rdi,%rdx
                               # Compute 5-idx
                                # If idx > 5, default
        jl case_def
        addq %rdi,%rdi
       addq %rdi,%rdi
       addq %rdi,%rdi
                                # 8 * idx
       mrmovq jtab(%rdi),%rdx # jtab[idx]
       pushq %rdx
                                # Put on top of stack
       ret
                                # Goto jtab[idx]
```

\_ code/arch/switchv.ys

```
done:
       ret
                                # Return from switchv
main:
       pushq %rbx
                                # Save %rbx
       xorq %rbx,%rbx
                                \# i = 0
loop:
       irmovq $-1,%rdi
       addq %rbx,%rdi
                              # i+MINVAL
       call switchv
       rrmovq %rbx,%rdx
       addq %rdx,%rdx
       addq %rdx, %rdx
       addq %rdx,%rdx
                              # 8*i
       irmovq vals,%rdi
       addq %rdx,%rdi
                              # &vals[i]
       rmmovq %rax, (%rdi)
                               # vals[i] = switchv(idx)
       irmovq $1,%rdi
       addq %rdi,%rbx
                                # i++
        irmovq 8, %rdi
                               # 8 - i
        subq %rbx,%rdi
        jg loop
       popq %rbx
       ret
.pos 0x200
stack:
```

# **Problem 4.51 Solution:**

This problem makes students carefully examine the tables showing the computation stages for the different instructions. The steps for iaddq are a hybrid of those for irmovq and OPq.

| Stage      | iaddq <b>V, rB</b>                        |
|------------|-------------------------------------------|
| Fetch      | icode:ifun $\leftarrow M_1[PC]$           |
|            | $  rA: rB \leftarrow M_1[PC+1]$           |
|            | valC $\leftarrow$ M <sub>8</sub> [PC + 2] |
|            | $  valP \leftarrow PC + 10  $             |
| Decode     |                                           |
|            | $valB \leftarrow R[rB]$                   |
| Execute    | valE ← valB + valC                        |
| 3.4        |                                           |
| Memory     |                                           |
| Write back | R[rB] ← valE                              |
|            |                                           |
| PC update  | PC ← valP                                 |

# **Problem 4.52 Solution:**

The following HCL code includes an implementation of the iaddq instruction. The implementation is fairly straightforward given the computation steps listed in the solution to problem 4.51. You can test the solution using the test code in the ptest subdirectory. Make sure you use command line argument '-i.'

\_\_\_\_\_ code/arch/seq-full-ans.hcl

```
2 # HCL Description of Control for Single Cycle Y86-64 Processor SEQ
3 # Copyright (C) Randal E. Bryant, David R. O'Hallaron, 2010
6 ## This is the solution for the iaddq problem
C Include's. Don't alter these
12 quote '#include <stdio.h>'
13 quote '#include "isa.h"'
14 quote '#include "sim.h"'
15 quote 'int sim_main(int argc, char *argv[]);'
16 quote 'word_t gen_pc() {return 0;}'
17 quote 'int main(int argc, char *argv[])'
18 quote ' {plusmode=0; return sim_main(argc, argv);}'
Declarations. Do not change/remove/delete any of these
'I NOP'
25 wordsig INOP
26 wordsig IHALT 'I HALT'
27 wordsig IRRMOVQ 'I_RRMOVQ'
28 wordsig IIRMOVQ 'I_IRMOVQ'
29 wordsig IRMMOVQ 'I RMMOVQ'
30 wordsig IMRMOVQ 'I MRMOVQ'
31 wordsig IOPQ
           'I ALU'
            'I_JMP'
32 wordsig IJXX
33 wordsig ICALL 'I_CALL'
34 wordsig IRET
            'I_RET'
35 wordsig IPUSHQ 'I_PUSHQ'
36 wordsig IPOPQ
            'I_POPQ'
37 # Instruction code for iaddq instruction
38 wordsig IIADDQ 'I_IADDQ'
39
40 ##### Symbolic represenations of Y86-64 function codes
                                                    #####
41 wordsig FNONE
             'F NONE'
                        # Default function code
43 ##### Symbolic representation of Y86-64 Registers referenced explicitly #####
44 wordsig RRSP 'REG_RSP' # Stack Pointer
```

```
45 wordsig RNONE 'REG_NONE' # Special value indicating "no register"
 47 ##### ALU Functions referenced explicitly
                                                                                                                                                         #####
 48 wordsig ALUADD 'A_ADD' \# ALU should add its arguments
 50 ##### Possible instruction status values
                                                                                                                                                         #####
 51 wordsig SAOK 'STAT_AOK' # Normal execution
 52 wordsig SADR
                                     'STAT_ADR'
                                                                        # Invalid memory address
 53 wordsig SINS 'STAT_INS' # Invalid instruction
54 wordsig SHLT 'STAT_HLT' # Halt instruction encountered
 58 ##### Fetch stage inputs
                                                                                         #####
 59 wordsig pc 'pc'
                                                                                        # Program counter
 59 wordsig pc 'pc'
60 ##### Fetch stage computations
                                                                                        #####
##### Fetch stage computations

#####

fil wordsig imem_icode 'imem_icode'

wordsig imem_ifun 'imem_ifun'

# ifun field from instruction memory

fil wordsig icode 'icode'

wordsig ifun 'ifun'

# Instruction control code

# Instruction function

# rA field from instruction

# rB field from instruction

# r
 72 ##### Decode stage computations #####
73 wordsig valA 'vala' # Value from register A port
 74 wordsig valB 'valb'
                                                                                         # Value from register B port
 76 ##### Execute stage computations #####
 77 wordsig valE 'vale'
                                                                                        # Value computed by ALU
 78 boolsig Cnd 'cond'
                                                                                         # Branch test
 80 ##### Memory stage computations #####
 81 wordsig valM 'valm' # Value read from memory
82 boolsig dmem_error 'dmem_error' # Error signal from data memory
 83
 86 # Control Signal Definitions.
 91 # Determine instruction code
 92 word icode = [
 93     imem_error: INOP;
                  1: imem_icode;  # Default: get from instruction memory
```

```
95];
 97 # Determine instruction function
 98 word ifun = [
           imem_error: FNONE;
           1: imem_ifun;
                                # Default: get from instruction memory
100
101 ];
102
103 bool instr_valid = icode in
           { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
105
                  IIADDQ,
                  IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ };
106
107
108 # Does fetched instruction require a regid byte?
109 bool need_regids =
           icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
110
111
                        IIADDQ,
                        IIRMOVQ, IRMMOVQ, IMRMOVQ };
112
114 # Does fetched instruction require a constant word?
115 bool need_valC =
           icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL, IIADDQ };
116
118 ########### Decode Stage
                                    119
120 ## What register should be used as the A source?
121 word srcA = [
           icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : rA;
           icode in { IPOPQ, IRET } : RRSP;
123
           1 : RNONE; # Don't need register
124
125 ];
126
127 ## What register should be used as the B source?
128 word srcB = [
           icode in { IOPQ, IRMMOVQ, IMRMOVQ } : rB;
           icode in { IIADDQ } : rB;
131
           icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
           1 : RNONE; # Don't need register
133 ];
134
135 ## What register should be used as the E destination?
136 word dstE = [
           icode in { IRRMOVQ } && Cnd : rB;
137
           icode in { IIRMOVQ, IOPQ} : rB;
138
           icode in { IIADDQ } : rB;
139
           icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
           1 : RNONE; # Don't write any register
141
142 ];
143
144 ## What register should be used as the M destination?
```

```
145 \text{ word dstM} = [
          icode in { IMRMOVQ, IPOPQ } : rA;
          1 : RNONE; # Don't write any register
148 ];
149
151
152 ## Select input A to ALU
153 word aluA = [
          icode in { IRRMOVQ, IOPQ } : valA;
          icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ } : valC;
155
          icode in { IIADDQ } : valC;
156
          icode in { ICALL, IPUSHQ } : -8;
157
          icode in { IRET, IPOPQ } : 8;
158
159
          # Other instructions don't need ALU
160 ];
161
162 ## Select input B to ALU
163 word aluB = [
          icode in { IRMMOVQ, IMRMOVQ, IOPQ, ICALL,
164
                       IPUSHQ, IRET, IPOPQ } : valB;
          icode in { IIADDQ } : valB;
166
          icode in { IRRMOVO, IIRMOVO } : 0;
          # Other instructions don't need ALU
168
169];
170
171 ## Set the ALU function
172 word alufun = [
          icode == IOPO : ifun;
          1 : ALUADD;
174
175 ];
176
177 ## Should the condition codes be updated?
178 bool set cc = icode in { IOPQ, IIADDQ };
181
182 ## Set read control signal
183 bool mem_read = icode in { IMRMOVQ, IPOPQ, IRET};
185 ## Set write control signal
186 bool mem_write = icode in { IRMMOVQ, IPUSHQ, ICALL };
187
188 ## Select memory address
189 word mem addr = [
          icode in { IRMMOVQ, IPUSHQ, ICALL, IMRMOVQ } : valE;
190
          icode in { IPOPQ, IRET } : valA;
191
          # Other instructions don't need address
192
193 ];
194
```

```
195 ## Select memory input data
196 word mem data = [
     # Value from register
         icode in { IRMMOVQ, IPUSHQ } : valA;
         # Return PC
199
          icode == ICALL : valP;
2.00
         # Default: Don't write anything
2.01
202 ];
203
204 ## Determine instruction status
205 word Stat = [
         imem error | | dmem error : SADR;
         !instr_valid: SINS;
207
         icode == IHALT : SHLT;
208
209
         1 : SAOK;
210 ];
211
214 ## What address should instruction be fetched at
215
216 word new_pc = [
217
    # Call. Use instruction constant
         icode == ICALL : valC;
218
219
         # Taken branch. Use instruction constant
         icode == IJXX && Cnd : valC;
220
         # Completion of RET instruction. Use value from stack
221
         icode == IRET : valM;
222
          # Default: Use incremented PC
223
224
         1 : valP;
225 ];
```

\_\_\_\_ code/arch/seq-full-ans.hcl

## **Problem 4.53 Solution:**

This is a hard problem, because there are many possible combinations of special cases that can occur simultaneously. Figure 1 illustrates this problem. We can see that there are now three variants of generate/use cases, where the instruction in the execute, memory, or write-back stage is generating a value to be used by the instruction in the decode stage. The second and third generate/use cases can occur in combination with a mispredicted branch. In this case, we want to handle the misprediction, injecting bubbles into the decode and execute stages.

For cases where a misprediction does not occur, each of the generate/use conditions can occur in combination with the first ret pattern (where ret uses the value of %rsp). In this case, we want to handle the data hazard by stalling the fetch and and decode stages and injecting a bubble into the execute stage.

The test script ctest.pl in the ptest subdirectory generates tests that thoroughly test these possible control combinations.

The following shows the HCL code for the pipeline control logic.



Figure 1: **Pipeline states for special control conditions.** The pairs connected by arrows can arise simultaneously.

\_\_\_\_\_ code/arch/pipe-nobypass-ans.hcl

```
1 # Should I stall or inject a bubble into Pipeline Register F?
2 # At most one of these can be true.
3 bool F_bubble = 0;
4 bool F_stall =
           # Stall if either operand source is destination of
           # instruction in execute, memory, or write-back stages
6
          d_srcA != RNONE && d_srcA in
7
             { E_dstM, e_dstE, M_dstM, M_dstE, W_dstM, W_dstE } ||
8
9
          d_srcB != RNONE && d_srcB in
             { E_dstM, e_dstE, M_dstM, M_dstE, W_dstM, W_dstE } ||
1.0
           # Stalling at fetch while ret passes through pipeline
11
          IRET in { D_icode, E_icode, M_icode };
12
14 # Should I stall or inject a bubble into Pipeline Register D?
15 # At most one of these can be true.
16 bool D_stall =
           # Stall if either operand source is destination of
17
           # instruction in execute, memory, or write-back stages
18
19
           # but not part of mispredicted branch
           !(E_icode == IJXX && !e_Cnd) &&
20
            (d_srcA != RNONE && d_srcA in
2.1
               { E_dstM, e_dstE, M_dstM, M_dstE, W_dstM, W_dstE } ||
22
             d_srcB != RNONE && d_srcB in
2.3
               { E_dstM, e_dstE, M_dstM, M_dstE, W_dstM, W_dstE });
24
```

```
25
26 bool D bubble =
           # Mispredicted branch
28
           (E_icode == IJXX && !e_Cnd) ||
           # Stalling at fetch while ret passes through pipeline
29
           !(E_icode in { IMRMOVQ, IPOPQ } && E_dstM in { d_srcA, d_srcB }) &&
30
           # but not condition for a generate/use hazard
31
           !(d_srcA != RNONE && d_srcA in
32
              { E_dstM, e_dstE, M_dstM, M_dstE, W_dstM, W_dstE } ||
33
             d_srcB != RNONE && d_srcB in
34
             { E_dstM, e_dstE, M_dstM, M_dstE, W_dstM, W_dstE }) &&
35
             IRET in { D icode, E icode, M icode };
36
37
38 # Should I stall or inject a bubble into Pipeline Register E?
39 # At most one of these can be true.
40 bool E stall = 0;
41 bool E bubble =
42
           # Mispredicted branch
           (E icode == IJXX && !e Cnd) ||
43
             # Inject bubble if either operand source is destination of
44
             # instruction in execute, memory, or write back stages
4.5
             d_srcA != RNONE &&
46
               d_srcA in { E_dstM, e_dstE, M_dstM, M_dstE, W_dstM, W_dstE } ||
47
             d_srcB != RNONE &&
48
               d_srcB in { E_dstM, e_dstE, M_dstM, M_dstE, W_dstM, W_dstE };
49
50
51 # Should I stall or inject a bubble into Pipeline Register M?
52 # At most one of these can be true.
53 bool M stall = 0;
54 # Start injecting bubbles as soon as exception passes through memory stage
55 bool M_bubble = m_stat in { SADR, SINS, SHLT } || W_stat in { SADR, SINS, SHLT };
57 # Should I stall or inject a bubble into Pipeline Register W?
58 bool W stall = W stat in { SADR, SINS, SHLT };
59 bool W_bubble = 0;
```

## **Problem 4.54 Solution:**

This problem is similar to Problem 4.52, but for the PIPE processor.

The following HCL code include an implementation of the <code>iaddq</code> instruction. You can test the solution using the test code in the <code>ptest</code> subdirectory. Make sure you use command line argument '-i.'

\_\_\_\_ code/arch/pipe-nobypass-ans.hcl

\_\_\_\_\_ code/arch/pipe-full-ans.hcl

```
6 ## This is the solution for the iaddg problem
9 # C Include's. Don't alter these
11
12 quote '#include <stdio.h>'
13 quote '#include "isa.h"'
14 quote '#include "pipeline.h"'
15 quote '#include "stages.h"'
16 quote '#include "sim.h"'
17 quote 'int sim_main(int argc, char *argv[]);'
18 quote 'int main(int argc, char *argv[]){return sim_main(argc,argv);}'
21 # Declarations. Do not change/remove/delete any of these #
24 ##### Symbolic representation of Y86-64 Instruction Codes ##############
25 wordsig INOP
              'I_NOP'
26 wordsig IHALT
               'I HALT'
27 wordsig IRRMOVO 'I RRMOVO'
28 wordsig IIRMOVQ 'I_IRMOVQ'
29 wordsig IRMMOVQ 'I_RMMOVQ'
30 wordsig IMRMOVQ 'I_MRMOVQ'
31 wordsig IOPQ 'I_ALU'
32 wordsig IJXX 'I JMP'
33 wordsig ICALL 'I CALL'
34 wordsig IRET
               'I RET'
35 wordsig IPUSHQ 'I_PUSHQ'
36 wordsig IPOPQ 'I_POPQ'
37 # Instruction code for iaddg instruction
38 wordsig IIADDQ 'I IADDQ'
40 ##### Symbolic represenations of Y86-64 function codes
                                                          #####
41 wordsig FNONE 'F_NONE'
                              # Default function code
43 ##### Symbolic representation of Y86-64 Registers referenced
                                                           #####
44 wordsig RRSP 'REG_RSP' # Stack Pointer
45 wordsig RNONE 'REG_NONE'
                                 # Special value indicating "no register"
48 wordsig ALUADD 'A_ADD'
                                 # ALU should add its arguments
50 ##### Possible instruction status values
                                                        #####
51 wordsig SBUB 'STAT_BUB' # Bubble in stage
52 wordsig SAOK 'STAT_AOK' # Normal execution
53 wordsig SADR 'STAT_ADR' # Invalid memory address
54 wordsig SINS 'STAT_INS' # Invalid instruction
```

```
55 wordsig SHLT 'STAT HLT' # Halt instruction encountered
57 ##### Signals that can be referenced by control logic ################
61 wordsig F_predPC 'pc_curr->pc'  # Predicted value of PC
65 wordsig imem icode 'imem icode'
                                    # icode field from instruction memory
66 wordsig imem_ifun 'imem_ifun'
                                     # ifun field from instruction memory
67 wordsig f_icode 'if_id_next->icode' # (Possibly modified) instruction code
68 wordsig f_ifun 'if_id_next->ifun' # Fetched instruction function
69 wordsig f_valC 'if_id_next->valc' # Constant data of fetched instruction
70 wordsig f valP 'if id next->valp' # Address of following instruction
                                   # Error signal from instruction memory
71 boolsig imem error 'imem error'
72 boolsig instr_valid 'instr_valid' # Is fetched instruction valid?
75 wordsig D_icode 'if_id_curr->icode' # Instruction code
76 wordsig D_rA 'if_id_curr->ra'  # rA field from instruction
77 wordsig D_rB 'if_id_curr->rb'  # rB field from instruction
78 wordsig D_valP 'if_id_curr->valp' # Incremented PC
81
82 wordsig d_srcA 'id_ex_next->srca' # srcA from decoded instruction
83 wordsig d_srcB 'id_ex_next->srcb' # srcB from decoded instruction
84 wordsig d_rvalA 'd_regvala'  # valA read from register file
85 wordsig d_rvalB 'd_regvalb'
                                    # valB read from register file
88 wordsig E icode 'id ex curr->icode' # Instruction code
89 wordsig E_ifun 'id_ex_curr->ifun'  # Instruction function
90 wordsig E_valC 'id_ex_curr->valc'  # Constant data
91 wordsig E_srcA 'id_ex_curr->srca'  # Source A register ID
92 wordsig E_valA 'id_ex_curr->vala' # Source A value
93 wordsig E_srcB 'id_ex_curr->srcb'  # Source B register ID
94 wordsig E_valB 'id_ex_curr->valb'  # Source B value
95 wordsig E_dstE 'id_ex_curr->deste'  # Destination E register ID
96 wordsig E_dstM 'id_ex_curr->destm'  # Destination M register ID
97
99 wordsig e_valE 'ex_mem_next->vale' # valE generated by ALU
100 boolsig e_Cnd 'ex_mem_next->takebranch' # Does condition hold?
101 wordsig e_dstE 'ex_mem_next->deste' # dstE (possibly modified to be RNONE)
102
103 ##### Pipeline Register M
                                           ########################
104 wordsig M_stat 'ex_mem_curr->status'  # Instruction status
```

```
105 wordsig M_icode 'ex_mem_curr->icode'
                                    # Instruction code
                                    # Instruction function
106 wordsig M_ifun 'ex_mem_curr->ifun'
107 wordsig M_valA 'ex_mem_curr->vala'
                                      # Source A value
108 wordsig M_dstE 'ex_mem_curr->deste'  # Destination E register ID
109 wordsig M_valE 'ex_mem_curr->vale'  # ALU E value
110 wordsig M_dstM 'ex_mem_curr->destm'  # Destination M register ID
111 boolsig M_Cnd 'ex_mem_curr->takebranch' # Condition flag
112 boolsig dmem_error 'dmem_error'
                                    # Error signal from instruction memory
113
115 wordsig m valM 'mem wb next->valm' # valM generated by memory
116 wordsig m stat 'mem wb next->status'
                                    # stat (possibly modified to be SADR)
117
119 wordsig W_stat 'mem_wb_curr->status' # Instruction status
120 wordsig W_icode 'mem_wb_curr->icode'
                                    # Instruction code
                                   # Destination E register ID
  # ALU E value
# Destination M register ID
121 wordsig W_dstE 'mem_wb_curr->deste'
122 wordsig W_valE 'mem_wb_curr->vale'
123 wordsig W dstM 'mem wb curr->destm'
124 wordsig W_valM 'mem_wb_curr->valm' # Memory M value
Control Signal Definitions.
130 ############ Fetch Stage
                               131
132 ## What address should instruction be fetched at
133 word f_pc = [
134
          # Mispredicted branch. Fetch at incremented PC
135
         M_icode == IJXX && !M_Cnd : M_valA;
         # Completion of RET instruction
136
         W icode == IRET : W valM;
137
          # Default: Use predicted value of PC
          1 : F_predPC;
139
140 ];
141
142 ## Determine icode of fetched instruction
143 word f_icode = [
         imem_error : INOP;
144
145
         1: imem_icode;
146 ];
147
148 # Determine ifun
149 word f ifun = [
        imem error : FNONE;
150
151
         1: imem_ifun;
152 ];
153
154 # Is instruction valid?
```

```
155 bool instr_valid = f_icode in
           { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
             IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ, IIADDQ };
157
159 # Determine status code for fetched instruction
160 word f_stat = [
           imem_error: SADR;
161
           !instr_valid : SINS;
162
163
           f_icode == IHALT : SHLT;
           1 : SAOK;
164
165 ];
166
167 # Does fetched instruction require a regid byte?
168 bool need regids =
           f_icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
170
                        IIRMOVQ, IRMMOVQ, IMRMOVQ, IIADDQ };
171
172 # Does fetched instruction require a constant word?
173 bool need valC =
           f_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL, IIADDQ };
174
176 # Predict next value of PC
177 word f_predPC = [
          f_icode in { IJXX, ICALL } : f_valC;
           1 : f_valP;
179
180 ];
183
185 ## What register should be used as the A source?
186 word d_srcA = [
           D_icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : D_rA;
           D icode in { IPOPQ, IRET } : RRSP;
189
           1 : RNONE; # Don't need register
190 ];
191
192 ## What register should be used as the B source?
193 word d_srcB = [
           D_icode in { IOPQ, IRMMOVQ, IMRMOVQ, IIADDQ } : D_rB;
195
           D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
196
           1 : RNONE; # Don't need register
197 ];
199 ## What register should be used as the E destination?
200 word d dstE = [
201
           D_icode in { IRRMOVQ, IIRMOVQ, IOPQ, IIADDQ } : D_rB;
           D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
202
           1 : RNONE; # Don't write any register
203
204];
```

```
205
206 ## What register should be used as the M destination?
207 \text{ word d\_dstM} = [
           D_icode in { IMRMOVQ, IPOPQ } : D_rA;
           1 : RNONE; # Don't write any register
209
210 ];
211
212 ## What should be the A value?
213 ## Forward into decode stage for valA
214 \text{ word d}_valA = [
           D icode in { ICALL, IJXX } : D valP; # Use incremented PC
215
           d_srcA == e_dstE : e_valE;  # Forward valE from execute
216
           d_srcA == M_dstM : m_valM;
                                       # Forward valM from memory
217
                                      # Forward valE from memorv
218
           d_srcA == M_dstE : M_valE;
219
           d_srcA == W_dstM : W_valM;
                                       # Forward valM from write back
           d srcA == W dstE : W valE;
                                       # Forward valE from write back
220
221
           1 : d rvalA; # Use value read from register file
222 ];
223
224 word d_valB = [
           d_srcB == e_dstE : e_valE;
                                      # Forward valE from execute
                                      # Forward valM from memory
           d_srcB == M_dstM : m_valM;
226
           d srcB == M dstE : M valE;
                                       # Forward valE from memory
227
           d_srcB == W_dstM : W_valM;
                                       # Forward valM from write back
228
           d_srcB == W_dstE : W_valE;
                                        # Forward valE from write back
           1 : d_rvalB; # Use value read from register file
230
231 ];
232
235 ## Select input A to ALU
236 word aluA = [
          E_icode in { IRRMOVQ, IOPQ } : E_valA;
           E icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IIADDQ } : E valC;
           E icode in { ICALL, IPUSHQ } : -8;
239
           E_icode in { IRET, IPOPQ } : 8;
241
           # Other instructions don't need ALU
242 ];
243
244 ## Select input B to ALU
245 \text{ word aluB} = [
           E_icode in { IRMMOVQ, IMRMOVQ, IOPQ, ICALL,
                        IPUSHQ, IRET, IPOPQ, IIADDQ } : E_valB;
247
           E_icode in { IRRMOVQ, IIRMOVQ } : 0;
           # Other instructions don't need ALU
249
250 1;
251
252 ## Set the ALU function
253 word alufun = [
           E icode == IOPQ : E ifun;
254
```

```
1 : ALUADD;
256 ];
257
258 ## Should the condition codes be updated?
259 bool set_cc = E_icode in { IOPQ, IIADDQ } &&
           # State changes only during normal operation
261
           !m_stat in { SADR, SINS, SHLT } && !W_stat in { SADR, SINS, SHLT };
262
263 ## Generate valA in execute stage
264 word e_valA = E_valA;  # Pass valA through stage
266 ## Set dstE to RNONE in event of not-taken conditional move
267 \text{ word e\_dstE} = [
268
           E_icode == IRRMOVQ && !e_Cnd : RNONE;
269
           1 : E_dstE;
270 ];
271
274 ## Select memory address
275 word mem_addr = [
          M_icode in { IRMMOVQ, IPUSHQ, ICALL, IMRMOVQ } : M_valE;
          M_icode in { IPOPQ, IRET } : M_valA;
           # Other instructions don't need address
2.78
279 ];
280
281 ## Set read control signal
282 bool mem_read = M_icode in { IMRMOVQ, IPOPQ, IRET };
283
284 ## Set write control signal
285 bool mem_write = M_icode in { IRMMOVQ, IPUSHQ, ICALL };
286
287 ## Update the status
288 word m stat = [
289
          dmem_error : SADR;
290
           1 : M_stat;
291 ];
2.92
293 ## Set E port register ID
294 word w_dstE = W_dstE;
295
296 ## Set E port value
297 word w_valE = W_valE;
299 ## Set M port register ID
300 word w_dstM = W_dstM;
301
302 ## Set M port value
303 word w_valM = W_valM;
304
```

```
305 ## Update processor status
306 word Stat = [
307
           W_stat == SBUB : SAOK;
308
           1 : W_stat;
309 ];
310
313 # Should I stall or inject a bubble into Pipeline Register F?
314 # At most one of these can be true.
315 bool F_bubble = 0;
316 bool F stall =
           # Conditions for a load/use hazard
317
318
           E_icode in { IMRMOVQ, IPOPQ } &&
319
           E_dstM in { d_srcA, d_srcB } ||
           # Stalling at fetch while ret passes through pipeline
320
           IRET in { D icode, E icode, M icode };
321
322
323 # Should I stall or inject a bubble into Pipeline Register D?
324 # At most one of these can be true.
325 bool D_stall =
           # Conditions for a load/use hazard
326
           E_icode in { IMRMOVQ, IPOPQ } &&
327
            E_dstM in { d_srcA, d_srcB };
328
329
330 bool D_bubble =
           # Mispredicted branch
331
           (E_icode == IJXX && !e_Cnd) ||
332
           # Stalling at fetch while ret passes through pipeline
333
334
           # but not condition for a load/use hazard
335
           !(E_icode in { IMRMOVQ, IPOPQ } && E_dstM in { d_srcA, d_srcB }) &&
             IRET in { D_icode, E_icode, M_icode };
336
337
338 # Should I stall or inject a bubble into Pipeline Register E?
339 # At most one of these can be true.
340 bool E_stall = 0;
341 bool E_bubble =
           # Mispredicted branch
           (E_icode == IJXX && !e_Cnd) ||
343
           # Conditions for a load/use hazard
344
345
           E_icode in { IMRMOVQ, IPOPQ } &&
346
           E_dstM in { d_srcA, d_srcB};
347
348 # Should I stall or inject a bubble into Pipeline Register M?
349 # At most one of these can be true.
350 bool M stall = 0;
351 # Start injecting bubbles as soon as exception passes through memory stage
352 bool M_bubble = m_stat in { SADR, SINS, SHLT } || W_stat in { SADR, SINS, SHLT };
354 # Should I stall or inject a bubble into Pipeline Register W?
```

## **Problem 4.55 Solution:**

This problem requires changing the logic for predicting the PC value and the misprediction condition. It requires distinguishing between conditional and unconditional branches. The complete HCL code is shown below. You should be able to detect whether the prediction logic is following the correct policy by doing performance checks as part of the testing with the scripts in the ptest directory. See the README file for documentation.

\_\_\_\_\_ code/arch/pipe-nt-ans.hcl

```
HCL Description of Control for Pipelined Y86-64 Processor
    Copyright (C) Randal E. Bryant, David R. O'Hallaron, 2014
6 ## This is the solution for the branches not-taken problem
C Include's. Don't alter these
11
12 quote '#include <stdio.h>'
13 quote '#include "isa.h"'
14 quote '#include "pipeline.h"'
15 quote '#include "stages.h"'
16 quote '#include "sim.h"'
17 quote 'int sim_main(int argc, char *argv[]);'
18 quote 'int main(int argc, char *argv[]){return sim_main(argc,argv);}'
19
Declarations. Do not change/remove/delete any of these
23
25 wordsig INOP
           'I NOP'
26 wordsig IHALT
           'I HALT'
27 wordsig IRRMOVQ 'I_RRMOVQ'
28 wordsig IIRMOVQ 'I_IRMOVQ'
29 wordsig IRMMOVQ 'I_RMMOVQ'
30 wordsig IMRMOVQ 'I_MRMOVQ'
31 wordsig IOPQ
           'I ALU'
32 wordsig IJXX
           'I JMP'
33 wordsig ICALL
           'I CALL'
34 wordsig IRET
           'I RET'
35 wordsig IPUSHQ 'I PUSHQ'
```

```
36 wordsig IPOPQ 'I POPQ'
38 ##### Symbolic represenations of Y86-64 function codes
                                                        #####
39 wordsig FNONE 'F_NONE'
                            # Default function code
41 ##### Symbolic representation of Y86-64 Registers referenced #####
42 wordsig RRSP 'REG_RSP'
                            # Stack Pointer
43 wordsig RNONE
               'REG_NONE'
                                # Special value indicating "no register"
46 wordsig ALUADD 'A ADD' # ALU should add its arguments
47 ## BNT: For modified branch prediction, need to distinguish
48 ## conditional vs. unconditional branches
49 ##### Jump conditions referenced explicitly
50 wordsig UNCOND 'C_YES'
                               # Unconditional transfer
52 ##### Possible instruction status values
                                                      #####
53 wordsig SBUB 'STAT_BUB' # Bubble in stage
54 wordsig SAOK 'STAT_AOK' # Normal execution
55 wordsig SADR 'STAT_ADR' # Invalid memory address
             'STAT_INS'
                           # Invalid instruction
56 wordsig SINS
57 wordsig SHLT
              'STAT_HLT'
                           # Halt instruction encountered
59 ##### Signals that can be referenced by control logic ################
63 wordsig F predPC 'pc curr->pc'
                                # Predicted value of PC
67 wordsig imem_icode 'imem_icode'
                                # icode field from instruction memory
68 wordsig imem_ifun 'imem_ifun'
                                 # ifun field from instruction memory
69 wordsig f icode 'if id next->icode' # (Possibly modified) instruction code
70 wordsig f_ifun 'if_id_next->ifun'
                               # Fetched instruction function
                               # Constant data of fetched instruction
71 wordsig f_valC 'if_id_next->valc'
72 wordsig f_valP 'if_id_next->valp' # Address of following instruction
73 boolsig imem_error 'imem_error'
                               # Error signal from instruction memory
74 boolsig instr_valid 'instr_valid'
                               # Is fetched instruction valid?
77 wordsig D_icode 'if_id_curr->icode' # Instruction code
78 wordsig D_rA 'if_id_curr->ra'  # rA field from instruction
79 wordsig D_rB 'if_id_curr->rb'  # rB field from instruction
83
84 wordsig d_srcA 'id_ex_next->srca' # srcA from decoded instruction
85 wordsig d_srcB 'id_ex_next->srcb' # srcB from decoded instruction
```

```
86 wordsig d_rvalA 'd_regvala'
                                       # valA read from register file
 87 wordsig d_rvalB 'd_reqvalb'
                                        # valB read from register file
 90 wordsig E_icode 'id_ex_curr->icode' # Instruction code
 91 wordsig E_ifun 'id_ex_curr->ifun'  # Instruction function
92 wordsig E_valC 'id_ex_curr->valc'  # Constant data
 93 wordsig E_srcA 'id_ex_curr->srca' # Source A register ID
94 wordsig E_valA 'id_ex_curr->vala' # Source A register ID
95 wordsig E_srcB 'id_ex_curr->srcb' # Source B register ID
96 wordsig E_valB 'id_ex_curr->valb' # Source B value
97 wordsig E_dstE 'id_ex_curr->deste' # Destination E register ID
98 wordsig E_dstM 'id_ex_curr->destm' # Destination M register ID
101 wordsig e valE 'ex mem next->vale' # valE generated by ALU
102 boolsig e_Cnd 'ex_mem_next->takebranch' # Does condition hold?
103 wordsig e_dstE 'ex_mem_next->deste'
                                           # dstE (possibly modified to be RNONE)
105 ##### Pipeline Register M
                                              ###########################
106 wordsig M_stat 'ex_mem_curr->status'
                                           # Instruction status
107 wordsig M_icode 'ex_mem_curr->icode'
                                           # Instruction code
108 wordsig M_ifun 'ex_mem_curr->ifun'
                                         # Instruction function
                                           # Source A value
109 wordsig M_valA 'ex_mem_curr->vala'
110 wordsig M_dstE 'ex_mem_curr->deste'
                                         # Destination E register ID
111 wordsig M_valE 'ex_mem_curr->vale'
                                           # ALU E value
112 wordsig M_dstM 'ex_mem_curr->destm'  # Destination M register ID
113 boolsig M_Cnd 'ex_mem_curr->takebranch' # Condition flag
114 boolsig dmem_error 'dmem_error'
                                           # Error signal from instruction memory
115
116 ##### Intermediate Values in Memory Stage ###################################
117 wordsig m_valM 'mem_wb_next->valm' # valM generated by memory
                                         # stat (possibly modified to be SADR)
118 wordsig m_stat 'mem_wb_next->status'
119
121 wordsig W_stat 'mem_wb_curr->status'  # Instruction status
122 wordsig W_icode 'mem_wb_curr->icode'  # Instruction code
123 wordsig W_dstE 'mem_wb_curr->deste'  # Destination E register ID
124 wordsig W_valE 'mem_wb_curr->vale'
                                           # ALU E value
125 wordsig W_dstM 'mem_wb_curr->destm'  # Destination M register ID

126 wordsig W_valM 'mem_wb_curr->valm'  # Memory M value
Control Signal Definitions.
132 ############ Fetch Stage
                                   134 ## What address should instruction be fetched at
135 word f pc = [
```

```
# Mispredicted branch. Fetch at incremented PC
136
            # BNT: Changed misprediction condition
137
            M_icode == IJXX && M_ifun != UNCOND && M_Cnd : M_valE;
138
139
            # Completion of RET instruction
            W_icode == IRET : W_valM;
140
            # Default: Use predicted value of PC
141
            1 : F_predPC;
142
143 ];
144
145 ## Determine icode of fetched instruction
146 word f_icode = [
           imem_error : INOP;
147
            1: imem_icode;
148
149 ];
150
151 # Determine ifun
152 word f_i = [
153
            imem_error : FNONE;
            1: imem ifun;
154
155 ];
157 # Is instruction valid?
158 bool instr_valid = f_icode in
            { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
              IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ };
160
161
162 # Determine status code for fetched instruction
163 word f_stat = [
164
            imem_error: SADR;
165
            !instr_valid : SINS;
166
            f_icode == IHALT : SHLT;
167
            1 : SAOK;
168 ];
170 # Does fetched instruction require a regid byte?
171 bool need_regids =
172
            f_icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
173
                         IIRMOVQ, IRMMOVQ, IMRMOVQ };
174
175 # Does fetched instruction require a constant word?
176 bool need_valC =
177
            f_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL };
178
179 # Predict next value of PC
180 word f_predPC = [
            # BNT: Revised branch prediction rule:
181
182
                Unconditional branch is taken, others not taken
183
            f_icode == IJXX && f_ifun == UNCOND : f_valC;
184
            f_icode in { ICALL } : f_valC;
            1 : f_valP;
185
```

```
186 ];
189
190
191 ## What register should be used as the A source?
192 word d_srcA = [
           D_icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : D_rA;
194
           D_icode in { IPOPQ, IRET } : RRSP;
           1 : RNONE; # Don't need register
195
196 ];
197
198 ## What register should be used as the B source?
199 word d_srcB = [
           D_icode in { IOPQ, IRMMOVQ, IMRMOVQ } : D_rB;
           D icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
201
           1 : RNONE; # Don't need register
202
203 ];
205 ## What register should be used as the E destination?
206 word d_dstE = [
           D_icode in { IRRMOVQ, IIRMOVQ, IOPQ} : D_rB;
           D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
           1 : RNONE; # Don't write any register
209
210 ];
211
212 ## What register should be used as the M destination?
213 word d dstM = [
           D_icode in { IMRMOVQ, IPOPQ } : D_rA;
215
           1 : RNONE; # Don't write any register
216 ];
217
218 ## What should be the A value?
219 ## Forward into decode stage for valA
220 word d valA = [
           D_icode in { ICALL, IJXX } : D_valP; # Use incremented PC
           d_srcA == e_dstE : e_valE;  # Forward valE from execute
2.2.2
           d_srcA == M_dstM : m_valM;
                                       # Forward valM from memory
223
                                      # Forward valE from memory
           d_srcA == M_dstE : M_valE;
2.2.4
                                      # Forward valM from write back
           d_srcA == W_dstM : W_valM;
225
                                      # Forward valE from write back
226
           d_srcA == W_dstE : W_valE;
227
           1 : d_rvalA; # Use value read from register file
228 ];
229
230 word d valB = [
231
           d srcB == e dstE : e valE;
                                      # Forward valE from execute
232
           d_srcB == M_dstM : m_valM;
                                       # Forward valM from memory
           d_srcB == M_dstE : M_valE;
                                     # Forward valE from memory
233
234
           d_srcB == W_dstM : W_valM; # Forward valM from write back
           d_srcB == W_dstE : W_valE;
                                      # Forward valE from write back
235
```

```
1 : d_rvalB; # Use value read from register file
236
237 ];
238
241 # BNT: When some branches are predicted as not-taken, you need some
242 # way to get valC into pipeline register M, so that
243 # you can correct for a mispredicted branch.
244 # One way to do this is to run valC through the ALU, adding 0
245 # so that valC will end up in M_valE
246
247 ## Select input A to ALU
248 word aluA = [
249
           E_icode in { IRRMOVQ, IOPQ } : E_valA;
250
           # BNT: Use ALU to pass E_valC to M_valE
           E_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX } : E_valC;
251
           E_icode in { ICALL, IPUSHQ } : -8;
           E_icode in { IRET, IPOPQ } : 8;
253
           # Other instructions don't need ALU
254
255 ];
257 ## Select input B to ALU
258 word aluB = [
           E_icode in { IRMMOVQ, IMRMOVQ, IOPQ, ICALL,
                        IPUSHQ, IRET, IPOPQ } : E_valB;
260
           # BNT: Add 0 to valC
261
           E_icode in { IRRMOVQ, IIRMOVQ, IJXX } : 0;
2.62
           # Other instructions don't need ALU
263
264 ];
265
266 ## Set the ALU function
267 word alufun = [
         E_icode == IOPQ : E_ifun;
          1 : ALUADD;
269
270 ];
271
272 ## Should the condition codes be updated?
273 bool set_cc = E_icode == IOPQ &&
           # State changes only during normal operation
2.74
           !m_stat in { SADR, SINS, SHLT } && !W_stat in { SADR, SINS, SHLT };
2.75
2.76
277 ## Generate valA in execute stage
278 word e_valA = E_valA;  # Pass valA through stage
279
280 ## Set dstE to RNONE in event of not-taken conditional move
281 word e_dstE = [
          E_icode == IRRMOVQ && !e_Cnd : RNONE;
           1 : E_dstE;
283
284 ];
285
```

```
288 ## Select memory address
289 word mem_addr = [
          M_icode in { IRMMOVQ, IPUSHQ, ICALL, IMRMOVQ } : M_valE;
          M_icode in { IPOPQ, IRET } : M_valA;
291
          # Other instructions don't need address
2.92
293 1;
294
295 ## Set read control signal
296 bool mem read = M icode in { IMRMOVQ, IPOPQ, IRET };
298 ## Set write control signal
299 bool mem_write = M_icode in { IRMMOVQ, IPUSHQ, ICALL };
300
301 ## Update the status
302 word m stat = [
303
          dmem_error : SADR;
          1 : M stat;
305];
307 ## Set E port register ID
308 word w_dstE = W_dstE;
309
310 ## Set E port value
311 word w_valE = W_valE;
312
313 ## Set M port register ID
314 word w_dstM = W_dstM;
315
316 ## Set M port value
317 word w_valM = W_valM;
318
319 ## Update processor status
320 word Stat = [
         W_stat == SBUB : SAOK;
          1 : W_stat;
322
323 ];
326
327 # Should I stall or inject a bubble into Pipeline Register F?
328 # At most one of these can be true.
329 bool F_bubble = 0;
330 bool F_stall =
          # Conditions for a load/use hazard
331
332
          E_icode in { IMRMOVQ, IPOPQ } &&
333
           E_dstM in { d_srcA, d_srcB } ||
          # Stalling at fetch while ret passes through pipeline
334
          IRET in { D_icode, E_icode, M_icode };
335
```

\_ code/arch/pipe-nt-ans.hcl

```
336
337 # Should I stall or inject a bubble into Pipeline Register D?
338 # At most one of these can be true.
339 bool D_stall =
           # Conditions for a load/use hazard
340
           E_icode in { IMRMOVQ, IPOPQ } &&
341
           E_dstM in { d_srcA, d_srcB };
342
343
344 bool D_bubble =
           # Mispredicted branch
345
           # BNT: Changed misprediction condition
346
           (E_icode == IJXX && E_ifun != UNCOND && e_Cnd) ||
347
           # Stalling at fetch while ret passes through pipeline
348
349
           # but not condition for a load/use hazard
350
           !(E_icode in { IMRMOVQ, IPOPQ } && E_dstM in { d_srcA, d_srcB }) &&
              IRET in { D_icode, E_icode, M_icode };
351
352
353 # Should I stall or inject a bubble into Pipeline Register E?
354 # At most one of these can be true.
355 bool E_stall = 0;
356 bool E_bubble =
           # Mispredicted branch
357
            # BNT: Changed misprediction condition
358
            (E_icode == IJXX && E_ifun != UNCOND && e_Cnd) ||
359
            # Conditions for a load/use hazard
360
           E_icode in { IMRMOVQ, IPOPQ } &&
361
362
            E_dstM in { d_srcA, d_srcB};
363
364 # Should I stall or inject a bubble into Pipeline Register M?
365 # At most one of these can be true.
366 bool M stall = 0;
367 # Start injecting bubbles as soon as exception passes through memory stage
368 bool M bubble = m stat in { SADR, SINS, SHLT } | W stat in { SADR, SINS, SHLT };
369
370 # Should I stall or inject a bubble into Pipeline Register W?
371 bool W_stall = W_stat in { SADR, SINS, SHLT };
372 bool W_bubble = 0;
```

## **Problem 4.56 Solution:**

This problem requires changing the logic for predicting the PC value and the misprediction condition. It's just a little bit more complex than Homework Problem 4.55. The complete HCL code is shown below. You should be able to detect whether the prediction logic is following the correct policy by doing performance checks as part of the testing with the scripts in the ptest directory. See the README file for documentation.

\_\_\_\_\_ code/arch/pipe-btfnt-ans.hcl

```
2 #
    HCL Description of Control for Pipelined Y86-64 Processor
     Copyright (C) Randal E. Bryant, David R. O'Hallaron, 2014
6 ## BBTFNT: This is the solution for the backward taken, forward
7 ## not-taken branch prediction problem
10 # C Include's. Don't alter these
13 quote '#include <stdio.h>'
14 quote '#include "isa.h"'
15 quote '#include "pipeline.h"'
16 quote '#include "stages.h"'
17 quote '#include "sim.h"'
18 quote 'int sim_main(int argc, char *argv[]);'
19 quote 'int main(int argc, char *argv[]){return sim_main(argc,argv);}'
22 # Declarations. Do not change/remove/delete any of these #
25 ##### Symbolic representation of Y86-64 Instruction Codes ##############
26 wordsig INOP 'I NOP'
27 wordsig IHALT 'I_HALT'
28 wordsig IRRMOVQ 'I_RRMOVQ'
29 wordsig IIRMOVQ'I IRMOVQ'
30 wordsig IRMMOVQ 'I RMMOVQ'
31 wordsig IMRMOVQ 'I MRMOVQ'
32 wordsig IOPQ 'I ALU'
33 wordsig IJXX 'I_JMP'
34 wordsig ICALL 'I_CALL'
35 wordsig IRET 'I RET'
36 wordsig IPUSHQ 'I PUSHQ'
37 wordsig IPOPQ 'I_POPQ'
39 ##### Symbolic represenations of Y86-64 function codes
                                                    #####
40 wordsig FNONE 'F_NONE'
                          # Default function code
42 ##### Symbolic representation of Y86-64 Registers referenced
                                                    #####
43 wordsig RRSP 'REG RSP'
                             # Stack Pointer
44 wordsig RNONE 'REG_NONE'
                             # Special value indicating "no register"
47 wordsig ALUADD 'A_ADD' # ALU should add its arguments
48 ## BBTFNT: For modified branch prediction, need to distinguish
49 ## conditional vs. unconditional branches
50 ##### Jump conditions referenced explicitly
51 wordsig UNCOND 'C YES'
                             # Unconditional transfer
```

```
52
53 ##### Possible instruction status values
                                                                      #####
54 wordsig SBUB 'STAT_BUB' # Bubble in stage
55 wordsig SAOK 'STAT_AOK' # Normal execution
56 wordsig SADR 'STAT_ADR' # Invalid memory address
57 wordsig SINS 'STAT_INS' # Invalid instruction
57 wordsig SINS 'STAT_INS' # Invalid instruction
58 wordsig SHLT 'STAT_HLT' # Halt instruction encountered
60 ##### Signals that can be referenced by control logic ################
68 wordsig imem_icode 'imem_icode'
                                          # icode field from instruction memory
69 wordsig imem_ifun 'imem_ifun'
                                            # ifun field from instruction memory
70 wordsig f icode 'if id next->icode' # (Possibly modified) instruction code
71 wordsig f_ifun 'if_id_next->ifun'
                                        # Fetched instruction function
                                        # Constant data of fetched instruction
72 wordsig f_valC 'if_id_next->valc'
73 wordsig f_valP 'if_id_next->valp' # Address of following instruction
74 boolsig imem_error 'imem_error' # Error signal from instruction memory
75 boolsig instr_valid 'instr_valid'  # Is fetched instruction valid?
78 wordsig D_icode 'if_id_curr->icode' # Instruction code
79 wordsig D_rA 'if_id_curr->ra'  # rA field from instruction
80 wordsig D_rB 'if_id_curr->rb'  # rB field from instruction
81 wordsig D_valP 'if_id_curr->valp' # Incremented PC
85 wordsig d srcA 'id ex next->srca' # srcA from decoded instruction
86 wordsig d_srcB 'id_ex_next->srcb' # srcB from decoded instruction
87 wordsig d_rvalA 'd_regvala'
                                         # valA read from register file
88 wordsig d_rvalB 'd_regvalb'
                                         # valB read from register file
91 wordsig E_icode 'id_ex_curr->icode'  # Instruction code
92 wordsig E_ifun 'id_ex_curr->ifun' # Instruction code

92 wordsig E_ifun 'id_ex_curr->ifun' # Instruction function

93 wordsig E_valC 'id_ex_curr->valc' # Constant data

94 wordsig E_srcA 'id_ex_curr->srca' # Source A register ID

95 wordsig E_valA 'id_ex_curr->vala' # Source B register ID

96 wordsig E_srcB 'id_ex_curr->srcb' # Source B value

97 wordsig E_valB 'id_ex_curr->valb' # Source B value

98 wordsig E_dstE 'id_ex_curr->deste' # Destination E register ID

99 wordsig E_dstM 'id_ex_curr->destm' # Destination M register ID
```

```
102 wordsig e_valE 'ex_mem_next->vale' # valE generated by ALU
103 boolsig e_Cnd 'ex_mem_next->takebranch' # Does condition hold?
104 wordsig e_dstE 'ex_mem_next->deste'
                                      # dstE (possibly modified to be RNONE)
106 ##### Pipeline Register M
                                          #############################
107 wordsig M_stat 'ex_mem_curr->status'  # Instruction status
108 wordsig M_icode 'ex_mem_curr->icode'  # Instruction code
109 wordsig M_ifun 'ex_mem_curr->ifun'
                                     # Instruction function
110 wordsig M_valA 'ex_mem_curr->vala'
                                       # Source A value
                                   # Destination E register ID
111 wordsig M_dstE 'ex_mem_curr->deste'
112 wordsig M_valE 'ex_mem_curr->vale'
                                       # ALU E value
113 wordsig M dstM 'ex mem curr->destm'  # Destination M register ID
114 boolsig M_Cnd 'ex_mem_curr->takebranch' # Condition flag
115 boolsig dmem_error 'dmem_error'
                                     # Error signal from instruction memory
116
118 wordsig m valM 'mem wb next->valm' # valM generated by memory
                                      # stat (possibly modified to be SADR)
119 wordsig m_stat 'mem_wb_next->status'
122 wordsig W_stat 'mem_wb_curr->status'  # Instruction status
123 wordsig W_icode 'mem_wb_curr->icode'  # Instruction code
124 wordsig W_dstE 'mem_wb_curr->deste'  # Destination E register ID
125 wordsig W_valE 'mem_wb_curr->vale'
                                       # ALU E value
                                    # Destination M register ID
126 wordsig W_dstM 'mem_wb_curr->destm'
127 wordsig W_valM 'mem_wb_curr->valm'
                                     # Memory M value
128
130 # Control Signal Definitions.
133 ########### Fetch Stage
                               135 ## What address should instruction be fetched at
136 word f_pc = [
          # Mispredicted branch. Fetch at incremented PC
          # BBTFNT: Mispredicted forward branch. Fetch at target (now in valE)
138
          M_icode == IJXX && M_ifun != UNCOND && M_valE >= M_valA
139
            && M_Cnd : M_valE;
140
          # BBTFNT: Mispredicted backward branch.
141
142
          # Fetch at incremented PC (now in valE)
143
         M_icode == IJXX && M_ifun != UNCOND && M_valE < M_valA
           && !M_Cnd : M_valA;
144
          # Completion of RET instruction
145
          W icode == IRET : W valM;
146
         # Default: Use predicted value of PC
148
          1 : F_predPC;
149];
150
151 ## Determine icode of fetched instruction
```

```
152 word f_icode = [
           imem_error : INOP;
           1: imem_icode;
154
155 ];
156
157 # Determine ifun
158 word f_i = [
         imem_error : FNONE;
160
          1: imem_ifun;
161 ];
162
163 # Is instruction valid?
164 bool instr_valid = f_icode in
           { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
165
166
             IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ };
167
168 # Determine status code for fetched instruction
169 word f_stat = [
           imem error: SADR;
171
           !instr_valid : SINS;
           f_icode == IHALT : SHLT;
172
           1 : SAOK;
173
174 ];
175
176 # Does fetched instruction require a regid byte?
177 bool need_regids =
           f_icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
178
                        IIRMOVQ, IRMMOVQ, IMRMOVQ };
179
180
181 # Does fetched instruction require a constant word?
182 bool need valC =
           f_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL };
183
184
185 # Predict next value of PC
186 word f_predPC = [
           f_icode in { ICALL } : f_valC;
           f_icode == IJXX && f_ifun == UNCOND : f_valC; # Unconditional branch
188
           f_icode == IJXX && f_valC < f_valP : f_valC; # Backward branch</pre>
189
           # BBTFNT: Forward conditional branches will default to valP
190
           1 : f_valP;
191
192 ];
193
195
196
197 ## What register should be used as the A source?
198 word d_srcA = [
           D_icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : D_rA;
199
200
           D_icode in { IPOPQ, IRET } : RRSP;
           1 : RNONE; # Don't need register
201
```

```
202 ];
204 ## What register should be used as the B source?
205 \text{ word d\_srcB} = [
           D_icode in { IOPQ, IRMMOVQ, IMRMOVQ } : D_rB;
           D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
2.07
208
           1 : RNONE; # Don't need register
209 ];
210
211 ## What register should be used as the E destination?
212 word d dstE = [
           D icode in { IRRMOVQ, IIRMOVQ, IOPQ} : D rB;
           D icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
215
           1 : RNONE; # Don't write any register
216 ];
217
218 ## What register should be used as the M destination?
219 word d_dstM = [
           D icode in { IMRMOVQ, IPOPQ } : D rA;
           1 : RNONE; # Don't write any register
2.2.1
222 ];
223
224 ## What should be the A value?
225 ## Forward into decode stage for valA
226 word d_valA = [
           D_icode in { ICALL, IJXX } : D_valP; # Use incremented PC
227
           d_srcA == e_dstE : e_valE;  # Forward valE from execute
228
                                       # Forward valM from memory
           d_srcA == M_dstM : m_valM;
229
                                      # Forward valE from memory
           d_srcA == M_dstE : M_valE;
230
                                       # Forward valM from write back
231
           d srcA == W dstM : W valM;
232
           d_srcA == W_dstE : W_valE;
                                       # Forward valE from write back
           1 : d_rvalA; # Use value read from register file
233
234 ];
235
236 word d_valB = [
                                      # Forward valE from execute
           d_srcB == e_dstE : e_valE;
           d_srcB == M_dstM : m_valM;
                                      # Forward valM from memory
2.38
           d_srcB == M_dstE : M_valE;
                                       # Forward valE from memory
                                       # Forward valM from write back
           d_srcB == W_dstM : W_valM;
2.40
                                        # Forward valE from write back
           d_srcB == W_dstE : W_valE;
241
           1 : d_rvalB; # Use value read from register file
2.42
243 ];
2.44
247 # BBTFNT: When some branches are predicted as not-taken, you need some
248 # way to get valC into pipeline register M, so that
249 # you can correct for a mispredicted branch.
250 # One way to do this is to run valC through the ALU, adding 0
251 # so that valC will end up in M_valE
```

```
252
253 ## Select input A to ALU
254 \text{ word aluA} = [
           E_icode in { IRRMOVQ, IOPQ } : E_valA;
           # BBTFNT: Use ALU to pass E_valC to M_valE
256
           E_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX } : E_valC;
257
           E_icode in { ICALL, IPUSHQ } : -8;
258
259
           E_icode in { IRET, IPOPQ } : 8;
           # Other instructions don't need ALU
260
261 ];
262
263 ## Select input B to ALU
264 word aluB = [
           E_icode in { IRMMOVQ, IMRMOVQ, IOPQ, ICALL,
265
266
                        IPUSHQ, IRET, IPOPQ } : E_valB;
           # BBTFNT: Add 0 to valC
267
           E icode in { IRRMOVQ, IIRMOVQ, IJXX } : 0;
269
           # Other instructions don't need ALU
270 ];
2.71
272 ## Set the ALU function
273 word alufun = [
           E_icode == IOPQ : E_ifun;
           1 : ALUADD;
2.75
276 ];
277
278 ## Should the condition codes be updated?
279 bool set cc = E icode == IOPQ &&
           # State changes only during normal operation
281
           !m_stat in { SADR, SINS, SHLT } && !W_stat in { SADR, SINS, SHLT };
282
283 ## Generate valA in execute stage
284 word e valA = E valA;
                            # Pass valA through stage
285
286 ## Set dstE to RNONE in event of not-taken conditional move
287 \text{ word } e_dstE = [
           E_icode == IRRMOVQ && !e_Cnd : RNONE;
2.88
           1 : E_dstE;
289
290 ];
291
294 ## Select memory address
295 word mem_addr = [
           M_icode in { IRMMOVQ, IPUSHQ, ICALL, IMRMOVQ } : M_valE;
           M icode in { IPOPQ, IRET } : M valA;
           # Other instructions don't need address
298
299 ];
300
301 ## Set read control signal
```

```
302 bool mem_read = M_icode in { IMRMOVQ, IPOPQ, IRET };
304 ## Set write control signal
305 bool mem_write = M_icode in { IRMMOVQ, IPUSHQ, ICALL };
307 ## Update the status
308 word m_stat = [
       dmem_error : SADR;
310
           1 : M_stat;
311 ];
312
313 ## Set E port register ID
314 word w_dstE = W_dstE;
315
316 ## Set E port value
317 word w_valE = W_valE;
319 ## Set M port register ID
320 word w_dstM = W_dstM;
321
322 ## Set M port value
323 word w_valM = W_valM;
325 ## Update processor status
326 word Stat = [
         W_stat == SBUB : SAOK;
327
           1 : W_stat;
328
329 ];
330
333 # Should I stall or inject a bubble into Pipeline Register F?
334 # At most one of these can be true.
335 bool F bubble = 0;
336 bool F_stall =
           # Conditions for a load/use hazard
           E_icode in { IMRMOVQ, IPOPQ } &&
338
           E_dstM in { d_srcA, d_srcB } ||
339
           # Stalling at fetch while ret passes through pipeline
340
           IRET in { D_icode, E_icode, M_icode };
341
342
343 # Should I stall or inject a bubble into Pipeline Register D?
344 # At most one of these can be true.
345 bool D_stall =
           # Conditions for a load/use hazard
346
           E icode in { IMRMOVQ, IPOPQ } &&
347
348
           E_dstM in { d_srcA, d_srcB };
349
350 bool D_bubble =
           # Mispredicted branch
351
```

\_\_ code/arch/pipe-btfnt-ans.hcl

```
# BBTFNT: Changed misprediction condition
352
            (E_icode == IJXX && E_ifun != UNCOND &&
353
              (E_valC < E_valA \&\& !e_Cnd || E_valC >= E_valA \&\& e_Cnd)) ||
354
            # Stalling at fetch while ret passes through pipeline
           # but not condition for a load/use hazard
356
            !(E_icode in { IMRMOVQ, IPOPQ } && E_dstM in { d_srcA, d_srcB }) &&
357
              IRET in { D_icode, E_icode, M_icode };
358
359
360 # Should I stall or inject a bubble into Pipeline Register E?
361 # At most one of these can be true.
362 bool E_stall = 0;
363 bool E bubble =
           # Mispredicted branch
364
365
           # BBTFNT: Changed misprediction condition
           (E_icode == IJXX && E_ifun != UNCOND &&
              (E_valC < E_valA && !e_Cnd || E_valC >= E_valA && e_Cnd)) ||
367
            # Conditions for a load/use hazard
           E_icode in { IMRMOVQ, IPOPQ } &&
369
            E_dstM in { d_srcA, d_srcB};
371
372 # Should I stall or inject a bubble into Pipeline Register M?
373 # At most one of these can be true.
374 bool M_stall = 0;
375 # Start injecting bubbles as soon as exception passes through memory stage
376 bool M_bubble = m_stat in { SADR, SINS, SHLT } || W_stat in { SADR, SINS, SHLT };
378 # Should I stall or inject a bubble into Pipeline Register W?
379 bool W_stall = W_stat in { SADR, SINS, SHLT };
380 bool W_bubble = 0;
```

# **Problem 4.57 Solution:**

This is an interesting problem. It gives students the experience of improving the pipeline performance. It might be interesting to have them test the program on code that copies an array from one part of memory to another, comparing the CPE with and without load bypassing.

When testing the code with the scripts in ptest, be sure to do the performance checks. See the instructions in the README file for this directory.

A. Here's the formula for a load/use hazard:

B. The HCL code for the control logic is shown below:

| code/arch/pipe- | -lf-ans.hcl |
|-----------------|-------------|
|                 | ,           |

```
HCL Description of Control for Pipelined Y86-64 Processor #
     Copyright (C) Randal E. Bryant, David R. O'Hallaron, 2014
6 ## This is the solution to the load-forwarding problem
9 # C Include's. Don't alter these
11
12 quote '#include <stdio.h>'
13 quote '#include "isa.h"'
14 quote '#include "pipeline.h"'
15 quote '#include "stages.h"'
16 quote '#include "sim.h"'
17 quote 'int sim main(int argc, char *argv[]);'
18 quote 'int main(int argc, char *argv[]){return sim_main(argc,argv);}'
21 # Declarations. Do not change/remove/delete any of these #
24 ##### Symbolic representation of Y86-64 Instruction Codes ###############
25 wordsig INOP 'I NOP'
26 wordsig IHALT 'I_HALT'
27 wordsig IRRMOVO'I RRMOVO'
28 wordsig IIRMOVQ 'I IRMOVQ'
29 wordsig IRMMOVQ 'I RMMOVQ'
30 wordsig IMRMOVQ 'I MRMOVQ'
31 wordsig IOPQ 'I_ALU'
32 wordsig IJXX 'I JMP'
33 wordsig ICALL 'I_CALL'
34 wordsig IRET 'I RET'
35 wordsig IPUSHQ 'I PUSHQ'
36 wordsig IPOPQ 'I_POPQ'
38 ##### Symbolic represenations of Y86-64 function codes
                                                 #####
39 wordsig FNONE 'F_NONE' # Default function code
41 ##### Symbolic representation of Y86-64 Registers referenced
                                                 #####
42 wordsig RRSP 'REG_RSP'
                           # Stack Pointer
43 wordsig RNONE 'REG_NONE'
                           # Special value indicating "no register"
46 wordsig ALUADD 'A_ADD' # ALU should add its arguments
48 ##### Possible instruction status values
                                              #####
49 wordsig SBUB 'STAT_BUB' # Bubble in stage
50 wordsig SAOK 'STAT AOK' # Normal execution
```

```
51 wordsig SADR 'STAT_ADR'
                                   # Invalid memory address
                   'STAT_INS'
                                 # Invalid instruction
# Halt instruction encountered
 52 wordsig SINS
 53 wordsig SHLT 'STAT_HLT'
 55 ##### Signals that can be referenced by control logic ################
 59 wordsig F_predPC 'pc_curr->pc'
                                         # Predicted value of PC
 63 wordsig imem_icode 'imem_icode'  # icode field from instruction memory
64 wordsig imem_ifun 'imem_ifun'  # ifun field from instruction memory
 65 wordsig f_icode 'if_id_next->icode' # (Possibly modified) instruction code
 66 wordsig f ifun 'if id next->ifun' # Fetched instruction function
 67 wordsig f_valC 'if_id_next->valc' # Constant data of fetched instruction
68 wordsig f_valP 'if_id_next->valp'  # Address of following instruction
69 boolsig imem_error 'imem_error'  # Error signal from instruction memory
70 boolsig instr_valid 'instr_valid'  # Is fetched instruction valid?
73 wordsig D_icode 'if_id_curr->icode' # Instruction code
74 wordsig D_rA 'if_id_curr->ra'  # rA field from instruction
75 wordsig D_rB 'if_id_curr->rb'  # rB field from instruction
76 wordsig D_valP 'if_id_curr->valp'  # Incremented PC
80 wordsig d_srcA 'id_ex_next->srca' # srcA from decoded instruction
81 wordsig d_srcB 'id_ex_next->srcb' # srcB from decoded instruction
86 wordsig E_icode 'id_ex_curr->icode'  # Instruction code
87 wordsig E_ifun 'id_ex_curr->ifun'  # Instruction function
88 wordsig E_valC 'id_ex_curr->valc' # Constant data
# Constant data
# Constant data
# Constant data
# Source A register ID
# Source A value
# Source A value
# Source B register ID
# Source B register ID
# Source B value
# Destination E register ID
# Source B value
# Destination M register ID
95
97 wordsig e_valE 'ex_mem_next->vale' # valE generated by ALU
 98 boolsig e_Cnd 'ex_mem_next->takebranch' # Does condition hold?
99 wordsig e_dstE 'ex_mem_next->deste' # dstE (possibly modified to be RNONE)
100
```

```
101 ##### Pipeline Register M
                                          ##########################
102 wordsig M_stat 'ex_mem_curr->status'
                                       # Instruction status
103 wordsig M_icode 'ex_mem_curr->icode' # Instruction code
104 wordsig M_ifun 'ex_mem_curr->ifun' # Instruction function
105 wordsig M_valA 'ex_mem_curr->vala'
                                       # Source A value
106 wordsig M_dstE 'ex_mem_curr->deste'  # Destination E register ID

107 wordsig M_valE 'ex_mem_curr->vale'  # ALU E value

108 wordsig M_dstM 'ex_mem_curr->destm'  # Destination M register ID
109 boolsig M_Cnd 'ex_mem_curr->takebranch' # Condition flag
110 boolsig dmem_error 'dmem_error' # Error signal from instruction memory
111 ## LF: Carry srcA up to pipeline register M
112 wordsig M srcA 'ex mem curr->srca' # Source A register ID
113
115 wordsig m_valM 'mem_wb_next->valm' # valM generated by memory
116 wordsig m stat 'mem wb next->status'
                                      # stat (possibly modified to be SADR)
119 wordsig W stat 'mem wb curr->status' # Instruction status
120 wordsig W_icode 'mem_wb_curr->icode'  # Instruction code
121 wordsig W_dstE 'mem_wb_curr->deste'  # Destination E register ID
122 wordsig W valE 'mem wb curr->vale'  # ALU E value
123 wordsig W dstM 'mem wb curr->destm'
                                      # Destination M register ID
124 wordsig W_valM 'mem_wb_curr->valm'
                                      # Memory M value
127 # Control Signal Definitions.
130 ############ Fetch Stage
132 ## What address should instruction be fetched at
133 word f_pc = [
         # Mispredicted branch. Fetch at incremented PC
         M icode == IJXX && !M Cnd : M valA;
135
         # Completion of RET instruction
137
         W_icode == IRET : W_valM;
         # Default: Use predicted value of PC
         1 : F_predPC;
139
140 ];
141
142 ## Determine icode of fetched instruction
143 word f_icode = [
         imem_error : INOP;
144
          1: imem icode;
145
146 ];
147
148 # Determine ifun
149 word f_i = [
          imem_error : FNONE;
```

```
151
          1: imem_ifun;
152 ];
153
154 # Is instruction valid?
155 bool instr_valid = f_icode in
           { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
             IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ };
157
158
159 # Determine status code for fetched instruction
160 word f_stat = [
          imem error: SADR;
161
162
           !instr valid : SINS;
           f_icode == IHALT : SHLT;
163
164
           1 : SAOK;
165 ];
167 # Does fetched instruction require a regid byte?
168 bool need_regids =
          f icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
                        IIRMOVQ, IRMMOVQ, IMRMOVQ };
170
172 # Does fetched instruction require a constant word?
173 bool need valC =
           f_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL };
174
175
176 # Predict next value of PC
177 word f_predPC = [
           f icode in { IJXX, ICALL } : f valC;
178
           1 : f valP;
179
180 ];
181
183
184
185 ## What register should be used as the A source?
186 word d_srcA = [
           D_icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : D_rA;
187
           D_icode in { IPOPQ, IRET } : RRSP;
188
           1 : RNONE; # Don't need register
189
190 ];
191
192 ## What register should be used as the B source?
193 word d_srcB = [
           D_icode in { IOPQ, IRMMOVQ, IMRMOVQ } : D_rB;
194
           D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
195
           1 : RNONE; # Don't need register
196
197 ];
198
199 ## What register should be used as the E destination?
200 word d_dstE = [
```

```
D_icode in { IRRMOVQ, IIRMOVQ, IOPQ} : D_rB;
           D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
           1 : RNONE; # Don't write any register
203
204 ];
2.05
206 ## What register should be used as the M destination?
207 \text{ word d\_dstM} = [
           D_icode in { IMRMOVQ, IPOPQ } : D_rA;
209
           1 : RNONE; # Don't write any register
210 ];
211
212 ## What should be the A value?
213 ## Forward into decode stage for valA
214 \text{ word d\_valA} = [
215
           D_icode in { ICALL, IJXX } : D_valP; # Use incremented PC
           d srcA == e dstE : e valE;
                                       # Forward valE from execute
216
217
           d srcA == M dstM : m valM;
                                        # Forward valM from memory
           d_srcA == M_dstE : M_valE;
                                      # Forward valE from memory
218
           d srcA == W dstM : W valM;
                                       # Forward valM from write back
                                       # Forward valE from write back
           d_srcA == W_dstE : W_valE;
220
           1 : d_rvalA; # Use value read from register file
221
222 ];
223
224 \text{ word d}_valB = [
                                       # Forward valE from execute
225
           d_srcB == e_dstE : e_valE;
           d_srcB == M_dstM : m_valM;
                                       # Forward valM from memory
226
           d_srcB == M_dstE : M_valE;
                                       # Forward valE from memory
2.2.7
           d srcB == W dstM : W valM;
                                         # Forward valM from write back
228
           d_srcB == W_dstE : W_valE;
                                         # Forward valE from write back
229
230
           1 : d_rvalB; # Use value read from register file
231 ];
235 ## Select input A to ALU
236 word aluA = [
           E_icode in { IRRMOVQ, IOPQ } : E_valA;
2.37
           E_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ } : E_valC;
2.38
           E_icode in { ICALL, IPUSHQ } : -8;
2.39
           E_icode in { IRET, IPOPQ } : 8;
240
241
           # Other instructions don't need ALU
242 ];
243
244 ## Select input B to ALU
245 word aluB = [
           E_icode in { IRMMOVQ, IMRMOVQ, IOPQ, ICALL,
246
                        IPUSHQ, IRET, IPOPQ } : E_valB;
247
           E_icode in { IRRMOVQ, IIRMOVQ } : 0;
248
           # Other instructions don't need ALU
249
250 ];
```

```
251
252 ## Set the ALU function
253 word alufun = [
          E_icode == IOPQ : E_ifun;
255
           1 : ALUADD;
256 ];
2.57
258 ## Should the condition codes be updated?
259 bool set_cc = E_icode == IOPQ &&
          # State changes only during normal operation
           !m_stat in { SADR, SINS, SHLT } && !W_stat in { SADR, SINS, SHLT };
261
262
263 ## Generate valA in execute stage
264 ## LB: With load forwarding, want to insert valM
265 ## from memory stage when appropriate
266 word e_valA = [
          # Forwarding Condition
           M_dstM == E_srcA && E_icode in { IPUSHQ, IRMMOVQ } : m_valM;
268
           1 : E_valA; # Use valA from stage pipe register
269
270 ];
272 ## Set dstE to RNONE in event of not-taken conditional move
273 \text{ word } e_dstE = [
          E_icode == IRRMOVQ && !e_Cnd : RNONE;
           1 : E_dstE;
275
276 ];
2.77
280 ## Select memory address
281 word mem_addr = [
           M_icode in { IRMMOVQ, IPUSHQ, ICALL, IMRMOVQ } : M_valE;
282
283
           M_icode in { IPOPQ, IRET } : M_valA;
           # Other instructions don't need address
285 ];
286
287 ## Set read control signal
288 bool mem_read = M_icode in { IMRMOVQ, IPOPQ, IRET };
289
290 ## Set write control signal
291 bool mem_write = M_icode in { IRMMOVQ, IPUSHQ, ICALL };
293 ## Update the status
294 word m_stat = [
         dmem error : SADR;
295
          1 : M stat;
296
297 ];
298
299 ## Set E port register ID
300 word w_dstE = W_dstE;
```

```
301
302 ## Set E port value
303 word w_valE = W_valE;
305 ## Set M port register ID
306 word w_dstM = W_dstM;
307
308 ## Set M port value
309 word w_valM = W_valM;
310
311 ## Update processor status
312 word Stat = [
           W_stat == SBUB : SAOK;
313
314
           1 : W_stat;
315 ];
316
318
319 # Should I stall or inject a bubble into Pipeline Register F?
320 # At most one of these can be true.
321 bool F_bubble = 0;
322 bool F_stall =
           # Conditions for a load/use hazard
323
           E_icode in { IMRMOVQ, IPOPQ } &&
324
            (E_dstM == d_srcB ||
325
             (E_dstM == d_srcA && !D_icode in { IRMMOVQ, IPUSHQ })) ||
326
           # Stalling at fetch while ret passes through pipeline
327
           IRET in { D_icode, E_icode, M_icode };
328
330 # Should I stall or inject a bubble into Pipeline Register D?
331 # At most one of these can be true.
332 bool D_stall =
           # Conditions for a load/use hazard
333
           E icode in { IMRMOVQ, IPOPQ } &&
           E_icode in { IMRMOVQ, IPOPQ } &&
335
336
            (E_dstM == d_srcB ||
337
             (E_dstM == d_srcA && !D_icode in { IRMMOVQ, IPUSHQ }));
338
339 bool D_bubble =
           # Mispredicted branch
340
341
           (E_icode == IJXX && !e_Cnd) ||
           # Stalling at fetch while ret passes through pipeline
342
           # but not condition for a load/use hazard
344
           !(E_icode in { IMRMOVQ, IPOPQ } && E_dstM in { d_srcA, d_srcB }) &&
             IRET in { D_icode, E_icode, M_icode };
345
347 # Should I stall or inject a bubble into Pipeline Register E?
348 # At most one of these can be true.
349 bool E_stall = 0;
350 bool E_bubble =
```

```
# Mispredicted branch
351
            (E icode == IJXX && !e Cnd) ||
352
            # Conditions for a load/use hazard
353
           E_icode in { IMRMOVQ, IPOPQ } &&
            (E_dstM == d_srcB ||
355
              (E_dstM == d_srcA && !D_icode in { IRMMOVQ, IPUSHQ }));
356
357
358 # Should I stall or inject a bubble into Pipeline Register M?
359 # At most one of these can be true.
360 bool M_stall = 0;
361 # Start injecting bubbles as soon as exception passes through memory stage
362 bool M bubble = m stat in { SADR, SINS, SHLT } | W stat in { SADR, SINS, SHLT };
363
364 # Should I stall or inject a bubble into Pipeline Register W?
365 bool W_stall = W_stat in { SADR, SINS, SHLT };
366 bool W bubble = 0;
                                                               code/arch/pipe-lf-ans.hcl
```

### **Problem 4.58 Solution:**

This is a hard problem. It requires carefully thinking through the design and taking care of many details. It's fun to see the working pipeline in operation, though. It also gives some insight into how more complex instructions are implemented in a pipelined system. For example, Intel's implementation of the i486 processor uses a pipeline where some instructions require multiple cycles in the decode cycle to handle the complex address computations. Controlling this requires a mechanism similar to what we present here.

The complete HCL is shown below:

```
_ code/arch/pipe-1w-ans.hcl
HCL Description of Control for Pipelined Y86-64 Processor
     Copyright (C) Randal E. Bryant, David R. O'Hallaron, 2014
6 ## This is a solution to the single write port problem
7 ## Overall strategy: IPOPQ passes through pipe,
8 ## treated as stack pointer increment, but not incrementing the PC
9 ## On refetch, modify fetched icode to indicate an instruction "IPOP2",
10 ## which reads from memory.
11
C Include's. Don't alter these
16 quote '#include <stdio.h>'
17 quote '#include "isa.h"'
18 quote '#include "pipeline.h"'
19 quote '#include "stages.h"'
20 quote '#include "sim.h"'
```

```
21 quote 'int sim_main(int argc, char *argv[]);'
22 quote 'int main(int argc, char *argv[]){return sim_main(argc,argv);}'
Declarations. Do not change/remove/delete any of these
'I_NOP'
29 wordsig INOP
30 wordsig IHALT 'I_HALT'
31 wordsig IRRMOVQ 'I RRMOVQ'
32 wordsig IIRMOVQ 'I IRMOVQ'
33 wordsig IRMMOVQ 'I RMMOVQ'
34 wordsig IMRMOVQ 'I_MRMOVQ'
35 wordsig IOPQ 'I_ALU'
36 wordsig IJXX
            'I JMP'
37 wordsig ICALL 'I CALL'
             'I_RET'
38 wordsig IRET
39 wordsig IPUSHQ 'I PUSHQ'
40 wordsig IPOPQ 'I_POPQ'
41 # 1W: Special instruction code for second try of popq
42 wordsig IPOP2 'I_POP2'
44 ##### Symbolic represenations of Y86-64 function codes
                                                    #####
45 wordsig FNONE 'F_NONE'
                          # Default function code
47 ##### Symbolic representation of Y86-64 Registers referenced
                                                   #####
48 wordsig RRSP 'REG_RSP'
                             # Stack Pointer
              'REG_NONE'
49 wordsig RNONE
                              # Special value indicating "no register"
52 wordsig ALUADD 'A_ADD'
                             # ALU should add its arguments
54 ##### Possible instruction status values
                                                  #####
55 wordsig SBUB 'STAT_BUB'
                        # Bubble in stage
            'STAT_AOK'
56 wordsig SAOK
                         # Normal execution
57 wordsig SADR
             'STAT_ADR'
                         # Invalid memory address
58 wordsig SINS 'STAT_INS'
                         # Invalid instruction
59 wordsig SHLT 'STAT_HLT'
                         # Halt instruction encountered
61 ##### Signals that can be referenced by control logic ################
65 wordsig F predPC 'pc curr->pc'
                             # Predicted value of PC
69 wordsig imem_icode 'imem_icode'
                             # icode field from instruction memory
70 wordsig imem_ifun 'imem_ifun' # ifun field from instruction memory
```

```
71 wordsig f_icode 'if_id_next->icode' # (Possibly modified) instruction code
 72 wordsig f_ifun 'if_id_next->ifun' # Fetched instruction function
 73 wordsig f_valC 'if_id_next->valc' # Constant data of fetched instruction
 74 wordsig f_valP 'if_id_next->valp' # Address of following instruction
 75 ## 1W: Provide access to the PC value for the current instruction
 76 wordsig f_pc 'f_pc'
                                   # Address of fetched instruction
 77 boolsig imem_error 'imem_error' # Error signal from instruction memory
 78 boolsig instr_valid 'instr_valid'  # Is fetched instruction valid?
 81 wordsig D_icode 'if_id_curr->icode' # Instruction code
 82 wordsig D_rA 'if_id_curr->ra' # rA field from instruction
 83 wordsig D_rB 'if_id_curr->rb'
                                   # rB field from instruction
 84 wordsig D_valP 'if_id_curr->valp'
                                   # Incremented PC
 88 wordsig d_srcA 'id_ex_next->srca' # srcA from decoded instruction
 89 wordsig d srcB 'id ex next->srcb' # srcB from decoded instruction
 90 wordsig d_rvalA 'd_regvala'
                                   # valA read from register file
 91 wordsig d_rvalB 'd_regvalb'
                                    # valB read from register file
 92
 102 wordsig E_dstM 'id_ex_curr->destm'  # Destination M register ID
105 wordsig e_valE 'ex_mem_next->vale' # valE generated by ALU
106 boolsig e_Cnd 'ex_mem_next->takebranch' # Does condition hold?
107 wordsig e_dstE 'ex_mem_next->deste' # dstE (possibly modified to be RNONE)
109 ##### Pipeline Register M
                                         ########################
110 wordsig M_stat 'ex_mem_curr->status'
                                       # Instruction status
111 wordsig M_icode 'ex_mem_curr->icode'
                                       # Instruction code
112 wordsig M_ifun 'ex_mem_curr->ifun' # Instruction function
113 wordsig M_valA 'ex_mem_curr->vala' # Source A value
114 wordsig M_dstE 'ex_mem_curr->deste' # Destination E register ID
115 wordsig M_valE 'ex_mem_curr->vale' # ALU E value
116 wordsig M_dstM 'ex_mem_curr->destm' # Destination M register ID
117 boolsig M_Cnd 'ex_mem_curr->takebranch' # Condition flag
118 boolsig dmem_error 'dmem_error' # Error signal from instruction memory
```

```
121 wordsig m_valM 'mem_wb_next->valm'
                                    # valM generated by memory
122 wordsig m_stat 'mem_wb_next->status'
                                     # stat (possibly modified to be SADR)
123
125 wordsig W_stat 'mem_wb_curr->status'
                                     # Instruction status
                                    # Instruction code
126 wordsig W_icode 'mem_wb_curr->icode'
                                    # Destination E register ID
127 wordsig W_dstE 'mem_wb_curr->deste'
128 wordsig W_valE 'mem_wb_curr->vale'
                                     # ALU E value
129 wordsig W_dstM 'mem_wb_curr->destm'
                                    # Destination M register ID
130 wordsig W_valM 'mem_wb_curr->valm'
                                    # Memory M value
131
Control Signal Definitions.
136 ############ Fetch Stage
                               137
138 ## What address should instruction be fetched at
139 word f pc = [
          # Mispredicted branch. Fetch at incremented PC
140
          M_icode == IJXX && !M_Cnd : M_valA;
141
         # Completion of RET instruction
142
         W icode == IRET : W valM;
143
          # Default: Use predicted value of PC
144
145
          1 : F_predPC;
146 ];
147
148 ## Determine icode of fetched instruction
149 ## 1W: To split ipopq into two cycles, need to be able to
150 ## modify value of icode,
151 ## so that it will be IPOP2 when fetched for second time.
152 word f_icode = [
         imem error : INOP;
153
         ## Can detected refetch of ipopg, since now have
         ## IPOPQ as icode for instruction in decode.
155
          imem_icode == IPOPQ && D_icode == IPOPQ : IPOP2;
         1: imem_icode;
157
158 ];
159
160 # Determine ifun
161 word f_i = [
         imem_error : FNONE;
162
         1: imem_ifun;
163
164];
165
166 # Is instruction valid?
167 bool instr valid = f icode in
         { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
168
           IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ, IPOP2 };
169
170
```

```
171 # Determine status code for fetched instruction
172 word f stat = [
173
           imem_error: SADR;
174
           !instr_valid : SINS;
           f_icode == IHALT : SHLT;
175
           1 : SAOK;
176
177 ];
178
179 # Does fetched instruction require a regid byte?
180 bool need_regids =
           f icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
181
182
                        IPOP2.
                        IIRMOVQ, IRMMOVQ, IMRMOVQ };
183
184
185 # Does fetched instruction require a constant word?
186 bool need valC =
           f icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL };
188
189 # Predict next value of PC
190 word f_predPC = [
           f_icode in { IJXX, ICALL } : f_valC;
           ## 1W: Want to refetch popq one time
192
           # (on second time f_icode will be IPOP2). Refetch popq
193
           f_icode == IPOPQ : f_pc;
194
           1 : f_valP;
195
196];
197
200 ## W1: Strategy. Decoding of popq rA should be treated the same
201 ## as would iaddq $8, %rsp
202 ## Decoding of pop2 rA treated same as mrmovq -8(%rsp), rA
204 ## What register should be used as the A source?
205 word d_srcA = [
           D_icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : D_rA;
           D_icode in { IPOPQ, IRET } : RRSP;
2.07
           1 : RNONE; # Don't need register
2.08
209 ];
210
211 ## What register should be used as the B source?
212 \text{ word d\_srcB} = [
           D_icode in { IOPQ, IRMMOVQ, IMRMOVQ } : D_rB;
           D_icode in { IPUSHQ, IPOPQ, ICALL, IRET, IPOP2 } : RRSP;
214
           1 : RNONE; # Don't need register
215
216 ];
217
218 ## What register should be used as the E destination?
219 word d_dstE = [
           D icode in { IRRMOVQ, IIRMOVQ, IOPQ} : D rB;
220
```

```
D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
           1 : RNONE; # Don't write any register
223 ];
2.2.4
225 ## What register should be used as the M destination?
226 word d_dstM = [
           D_icode in { IMRMOVQ, IPOP2 } : D_rA;
2.2.7
           1 : RNONE; # Don't write any register
228
229 ];
230
231 ## What should be the A value?
232 ## Forward into decode stage for valA
233 word d_valA = [
           D_icode in { ICALL, IJXX } : D_valP; # Use incremented PC
234
235
           d_srcA == e_dstE : e_valE;  # Forward valE from execute
           d srcA == M dstM : m valM;
                                       # Forward valM from memory
236
                                      # Forward valE from memory
237
           d srcA == M dstE : M valE;
           d_srcA == W_dstM : W_valM;
                                      # Forward valM from write back
238
           d srcA == W dstE : W valE;
                                      # Forward valE from write back
           1 : d_rvalA; # Use value read from register file
2.40
241 ];
2.42
243 word d valB = [
                                      # Forward valE from execute
           d_srcB == e_dstE : e_valE;
                                      # Forward valM from memory
245
           d_srcB == M_dstM : m_valM;
           d_srcB == M_dstE : M_valE;
                                      # Forward valE from memory
246
          d_srcB == W_dstM : W_valM;
                                       # Forward valM from write back
2.47
           d srcB == W dstE : W valE;
                                       # Forward valE from write back
248
           1 : d rvalB; # Use value read from register file
249
250 ];
251
253
254 ## Select input A to ALU
255 word aluA = [
           E_icode in { IRRMOVQ, IOPQ } : E_valA;
           E_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ } : E_valC;
2.57
          E_icode in { ICALL, IPUSHQ, IPOP2 } : -8;
          E_icode in { IRET, IPOPQ } : 8;
2.59
           # Other instructions don't need ALU
260
261 ];
262
263 ## Select input B to ALU
264 word aluB = [
           E_icode in { IRMMOVQ, IMRMOVQ, IOPQ, ICALL,
265
                       IPUSHQ, IRET, IPOPQ, IPOP2 } : E valB;
266
267
           E icode in { IRRMOVQ, IIRMOVQ } : 0;
           # Other instructions don't need ALU
268
269 ];
270
```

```
271 ## Set the ALU function
272 word alufun = [
         E_icode == IOPQ : E_ifun;
2.7.3
2.74
          1 : ALUADD;
275 ];
276
277 ## Should the condition codes be updated?
278 bool set_cc = E_icode == IOPQ &&
279
          # State changes only during normal operation
          !m_stat in { SADR, SINS, SHLT } && !W_stat in { SADR, SINS, SHLT };
280
281
282 ## Generate valA in execute stage
283 word e_valA = E_valA;  # Pass valA through stage
285 ## Set dstE to RNONE in event of not-taken conditional move
286 word e_dstE = [
          E icode == IRRMOVQ && !e Cnd : RNONE;
          1 : E_dstE;
288
289 ];
2.90
293 ## Select memory address
294 word mem_addr = [
          M_icode in { IRMMOVQ, IPUSHQ, ICALL, IMRMOVQ, IPOP2 } : M_valE;
          M_icode in { IRET } : M_valA;
296
          # Other instructions don't need address
2.97
298 ];
299
300 ## Set read control signal
301 bool mem_read = M_icode in { IMRMOVQ, IPOP2, IRET };
302
303 ## Set write control signal
304 bool mem write = M icode in { IRMMOVQ, IPUSHQ, ICALL };
306 ## Update the status
307 word m_stat = [
          dmem_error : SADR;
          1 : M_stat;
309
310 ];
311
313
314 ## 1W: For this problem, we introduce a multiplexor that merges
315 ## valE and valM into a single value for writing to register port E.
316 ## DO NOT CHANGE THIS LOGIC
317 ## Merge both write back sources onto register port E
318 ## Set E port register ID
319 word w_dstE = [
          ## writing from valM
320
```

```
W_dstM != RNONE : W_dstM;
           1: W dstE;
322
323 ];
324
325 ## Set E port value
326 word w_valE = [
           W_dstM != RNONE : W_valM;
327
328
           1: W_valE;
329 ];
330
331 ## Disable register port M
332 ## Set M port register ID
333 word w_dstM = RNONE;
334
335 ## Set M port value
336 word w_valM = 0;
337
338 ## Update processor status
339 word Stat = [
           W_stat == SBUB : SAOK;
340
           1 : W_stat;
341
342 ];
346 # Should I stall or inject a bubble into Pipeline Register F?
347 # At most one of these can be true.
348 bool F_bubble = 0;
349 bool F_stall =
350
           # Conditions for a load/use hazard
351
           E_icode in { IMRMOVQ, IPOP2 } &&
           E_dstM in { d_srcA, d_srcB } ||
352
           # Stalling at fetch while ret passes through pipeline
353
354
           IRET in { D icode, E icode, M icode };
355
356 # Should I stall or inject a bubble into Pipeline Register D?
357 # At most one of these can be true.
358 bool D_stall =
           # Conditions for a load/use hazard
359
           E_icode in { IMRMOVQ, IPOP2 } &&
360
361
           E_dstM in { d_srcA, d_srcB };
362
363 bool D_bubble =
364
           # Mispredicted branch
           (E_icode == IJXX && !e_Cnd) ||
365
           # Stalling at fetch while ret passes through pipeline
366
367
           # but not condition for a load/use hazard
368
           # 1W: Changed Load/Use condition
           !(E_icode in { IMRMOVQ, IPOP2 } && E_dstM in { d_srcA, d_srcB }) &&
369
             IRET in { D_icode, E_icode, M_icode };
370
```

```
371
372 # Should I stall or inject a bubble into Pipeline Register E?
373 # At most one of these can be true.
374 bool E_stall = 0;
375 bool E_bubble =
           # Mispredicted branch
           (E_icode == IJXX && !e_Cnd) ||
377
           # Conditions for a load/use hazard
378
           E_icode in { IMRMOVQ, IPOP2 } &&
379
            E_dstM in { d_srcA, d_srcB};
380
381
382 # Should I stall or inject a bubble into Pipeline Register M?
383 # At most one of these can be true.
384 bool M_stall = 0;
385 # Start injecting bubbles as soon as exception passes through memory stage
386 bool M_bubble = m_stat in { SADR, SINS, SHLT } || W_stat in { SADR, SINS, SHLT };
388 # Should I stall or inject a bubble into Pipeline Register W?
389 bool W stall = W stat in { SADR, SINS, SHLT };
390 bool W_bubble = 0;
```

\_ code/arch/pipe-1w-ans.hcl

## **Problem 4.59 Solution:**

The code with a conditional jump does much better than the code with conditional data transfers. For an array with 6 elements, the conditional data transfer code requires 44 more clock cycles. Examining the code more carefully, we can see that the jump instruction in one requires one cycle when the branch is taken and three cycles when it is not. On the other hand, the three conditional data transfer instructions always require three cycles. Sorting n elements requires n(n-1) iterations of the inner loop, and so it appears that of the 30 iterations for our example, the branch was taken 22 times and not taken 8 times.

# **Chapter 5: Optimizing Program Performance**

### **Problem 5.13 Solution:**

This problem gives students a chance to examine machine code and perform a detailed analysis of its execution timing.

- A. See Figure 2.
- B. The critical path is formed by the addition operation updating variable sum. This puts a lower bound on the CPE equal to the latency of floating-point addition.
- C. For integer data, the lower bound would be just 1.00. Some other resource constraint is limiting the performance.



Figure 2: **Data-flow for function inner4.** The multiplication operation is not on any critical path.

D. The multiplication operations have longer latencies, but these are not part of a critical path of dependencies, and so they can just be pipelined through the multiplier.

## **Problem 5.14 Solution:**

This problem gives practice applying loop unrolling.

```
1 /* Inner Product. 6 X 1 unrolling */
2 void inner_u6x1(vec_ptr u, vec_ptr v, data_t *dest)
3 {
      long i;
4
      long length = vec_length(u);
5
      long limit = length-5;
7
      data_t *udata = get_vec_start(u);
      data_t *vdata = get_vec_start(v);
      data_t sum = (data_t) 0;
9
      /* Do 6 elements at a time */
10
11
      for (i = 0; i < limit; i+=6) {
           sum = sum + udata[i] * vdata[i]
12
               + udata[i+1] * vdata[i+1]
13
               + udata[i+2] * vdata[i+2]
14
               + udata[i+3] * vdata[i+3]
15
16
               + udata[i+4] * vdata[i+4]
               + udata[i+5] * vdata[i+5];
17
18
      /* Finish off any remaining elements */
19
      for (; i < length; i++) {
20
           sum = sum + udata[i] * vdata[i];
21
```

```
22  }
23  *dest = sum;
24 }
```

- A. We must perform two loads per element to read values for udata and vdata. Since the machine has two functional units that can do this operation, the CPE cannot be less than 1.0.
- B. The performance for floating point is still limited by the 3 cycle latency of the floating-point adder.

### **Problem 5.15 Solution:**

This exercise gives students a chance to introduce multiple accumulators..

```
1 /* Inner Product. 6 X 6 unrolling */
2 void inner_u6x6(vec_ptr u, vec_ptr v, data_t *dest)
3 {
      long i;
4
5
      long length = vec_length(u);
      long limit = length-5;
      data_t *udata = get_vec_start(u);
      data_t *vdata = get_vec_start(v);
8
9
      data_t sum0 = (data_t) 0;
      data_t sum1 = (data_t) 0;
10
11
      data_t sum2 = (data_t) 0;
      data_t sum3 = (data_t) 0;
12
      data t sum4 = (data t) 0;
13
      data t sum5 = (data t) 0;
      /* Do 6 elements at a time */
15
16
      for (i = 0; i < limit; i+=6) {
           sum0 = sum0 + udata[i] * vdata[i];
17
           sum1 = sum1 + udata[i+1] * vdata[i+1];
18
           sum2 = sum2 + udata[i+2] * vdata[i+2];
19
           sum3 = sum3 + udata[i+3] * vdata[i+3];
20
           sum4 = sum4 + udata[i+4] * vdata[i+4];
21
22
           sum5 = sum5 + udata[i+5] * vdata[i+5];
23
      /* Finish off any remaining elements */
24
      for (; i < length; i++) {
25
           sum0 = sum0 + udata[i] * vdata[i];
26
27
      *dest = (sum0 + sum1 + sum2) + (sum3 + sum4 + sum5);
28
29 }
```

Both the pair of load units, as well as the single floating-point adder impose throughput lower bounds of 1.00.

## **Problem 5.16 Solution:**

This gives students a chance to experiment with reassociation.

```
1 /* Inner Product. 6 X la unrolling */
2 void inner_u6x1a(vec_ptr u, vec_ptr v, data_t *dest)
3 {
      long i;
      long length = vec_length(u);
      long limit = length-5;
      data_t *udata = get_vec_start(u);
8
      data_t *vdata = get_vec_start(v);
9
      data_t sum = (data_t) 0;
      /* Do 6 elements at a time */
10
      for (i = 0; i < limit; i+=6) {
11
           sum = sum +
12
               ((udata[i]
                           * vdata[i]
13
                 + udata[i+1] * vdata[i+1])
14
15
                + (udata[i+2] * vdata[i+2]
                   + udata[i+3] * vdata[i+3]))
16
               + ((udata[i+4] * vdata[i+4])
17
                  + udata[i+5] * vdata[i+5]);
1.8
19
      /* Finish off any remaining elements */
2.0
       for (; i < length; i++) {
21
           sum = sum + udata[i] * vdata[i];
22
23
       *dest = sum;
24
25 }
```

## **Problem 5.17 Solution:**

Our fastest version writes two words of type long unsigned on every iteration. The code was made more complex by the need to perform an initial alignment and to avoid creating a negative upper bound in the main loop, since it uses unsigned arithmetic.

```
1 /* Pack characters into long, and do 2 per loop */
2 void *align_pack_2_memset(void *s, int c, size_t n)
3 {
      unsigned long word = 0;
      unsigned char *schar;
6
      unsigned long *slong;
7
      size_t cnt = 0;
      long i;
8
9
      /* Need to avoid negative numbers with size_t data */
1.0
      if (n < 3*sizeof(word))
11
           return basic_memset(s, c, n);
12
13
      /* Pack repeated copies of c into word */
14
       for (i = 0; i < sizeof(word); i++)
15
           word = (word << 8) \mid (c \& 0xFF);
16
17
```

```
/* Step through characters until get alignment */
18
19
       schar = (unsigned char *) s;
       while ((unsigned long) schar % sizeof(word) != 0) {
2.0
21
           *schar++ = (unsigned char) c;
           cnt++;
2.2
       }
23
24
       /* Step through 2*sizeof(word) characters at a time */
25
       slong = (unsigned long *) schar;
26
       while (cnt < n-2*sizeof(word)+1) {
2.7
           *slong = word;
28
           *(slong+1) = word;
29
           cnt += 2*sizeof(word);
30
31
           slong += 2;
32
       }
33
       /* Finish off single characters */
34
       schar = (unsigned char *) slong;
35
       while (cnt < n) {
36
           *schar++ = (unsigned char) c;
37
           cnt++;
38
39
       }
40
       return s;
41 }
```

### **Problem 5.18 Solution:**

Polynomial evaluation provides a wealth of opportunities for rearranging and reorganizing expressions. We identified three fundamentally different methods of writing faster versions of a polynomial evaluation routine. We show the 4-way versions for each of them.

The first method is a variant on direct evaluation with reassociation. On our machine, this function achieved a CPE of 1.26 A version with 8-way unrolling achieved a CPE of 1.11.

```
1 /* Reassociate */
2 double poly4(double a[], double x, long degree)
3 {
      long i;
      double result = a[0];
5
      double x2 = x * x;
6
      double x3 = x2*x;
7
8
      double x4 = x2*x2;
      double xpwr = x;
9
      for (i = 1; i \le degree-3; i+=4) {
10
           double nxpwr = x4 * xpwr;
11
           result += ((a[i] + x*a[i+1]) + (x2*a[i+2] + x3*a[i+3])) * xpwr;
12
13
           xpwr = nxpwr;
14
      for (; i <= degree; i++) {
15
```

The second method is a variant on direct evaluation with multiple accumulators. It combines the accumulated sums using Horner's method. This approach seems like it should achieve near-optimal results, but the 4-way version has a CPE of 1.26, and the 8-way version has a CPE of 1.08.

```
1 /* Accumulate multiple values in parallel */
2 double poly4x(double a[], double x, long degree)
3 {
       long i;
4
       double result 0 = a[0];
5
6
       double result1 = 0;
7
       double result2 = 0;
       double result3 = 0;
8
       double x4 =
9
                         (x*x)*(x*x);
10
       double xpwr = x;
       for (i = 1; i \le degree-3; i+=4) {
11
           double nxpwr = x4 * xpwr;
12
           result0 += a[i] * xpwr;
13
           result1 += a[i+1] * xpwr;
           result2 += a[i+2] * xpwr;
15
16
           result3 += a[i+3] * xpwr;
17
           xpwr = nxpwr;
18
       }
       result0 += x*(result1 + x*(result2 + x*result3));
19
       for (; i <= degree; i++) {
20
21
          result0 += a[i] * xpwr;
22
           xpwr = x * xpwr;
2.3
24
       return result0;
25 }
```

The final method is a variant on Horner's method with reassociation. This function gave a CPE of 2.01.

```
1 /* Apply Horner's method */
2 double poly4h(double a[], double x, long degree)
3 {
4
      long i;
5
      double x2 = x * x;
      double x3 = x2 * x;
6
      double x4 = x2 * x2;
7
      double result = a[degree];
8
      for (i = degree-1; i >= 3; i-=4)
9
           result = ((a[i-3] + x*a[i-2]) + (x2*a[i-1] + x3*a[i])) + x4*result;
10
```

```
for (; i >= 0; i--)
result = a[i] + x*result;
return result;
}
```

### **Problem 5.19 Solution:**

Prefix sum allows for interesting optimizations. Making use of reassociation requires some cleverness. It's difficult to balance the competing goals of maximizing parallelism and avoiding the throughput lower bound of the floating-point adder. Increasing parallelism generally requires introducing more addition operations.

Our best results were obtained for a version that does a small amount of unrolling and breaks the sequential dependency between successive iterations by reassociating the summation. This involves increasing the number of additions beyond the minimum.

Here is the version that unrolls by 2:

```
1 /* Compute prefix sum of vector a */
2 /* Use 2-way loop unrolling + lookahead */
3 void psum2a(float a[], float p[], long cnt)
4 {
5
      long i;
6
      /* last_val holds p[i-1] */
7
      float last_val;
      last_val = p[0] = a[0];
8
      for (i = 1; i < cnt-1; i+=2) {
9
           float a01 = a[i] + a[i+1];
10
11
           p[i] = last_val + a[i];
           p[i+1] = last_val = last_val + a01;
12
      }
1.3
      /* Finish remaining elements */
14
      for (; i < cnt; i++) {
15
          p[i] = last val = last val + a[i];
17
18 }
```

It achieves a CPE of 2.00, even though it seems like it should be 1.50, due to a both a latency bound of 3.00/2, and a throughput bound caused by performing three additions to compute two elements.

Here is the version that unrolls by 3:

```
1 /* Compute prefix sum of vector a */
2 /* Use 3-way loop unrolling + lookahead */
3 void psum3a(float a[], float p[], long cnt)
4 {
5     long i;
6     /* last_val holds p[i-1] */
7     float last_val;
8     last_val = p[0] = a[0];
9     for (i = 1; i < cnt-2; i+=3) {</pre>
```

```
10
          p[i] = last_val + a[i];
           float a01 = a[i] + a[i+1];
           p[i+1] = last_val + a01;
12
           float a012 = a01 + a[i+2];
13
           p[i+2] = last_val = last_val + a012;
14
15
      /* Finish remaining elements */
16
      for (; i < cnt; i++) {
17
          p[i] = last_val = last_val + a[i];
18
19
      }
20 }
```

This code yields a CPE of 1.67, due to the throughput bound caused by performing five additions to compute three elements.

Unrolling by larger factors does not help, because it only introduces more additions.

# **Chapter 6: The Memory Hierarchy**

### **Problem 6.22 Solution:**

This is a thought problem to help the students understand the geometry factors that determine the capacity of a disk. Let r be the radius of the platter and xr be the radius of the hole. The number of bits/track is proportional to  $2\pi xr$  (the circumference of the innermost track), and the number of tracks is proportional to (r-xr). Thus, the total number of bits is proportional to  $2\pi xr(r-xr)$ . Setting the derivative to zero and solving for x gives x=1/2. In words, the radius of the hole should be 1/2 the radius of the platter to maximize the bit capacity.

## **Problem 6.23 Solution:**

The average rotational latency (in ms) is

```
T_{avg \, rotation} = 1/2 \times T_{max \, rotation}
= 1/2 \times (60 \, secs / 15,000 \, RPM) \times 1000 \, ms/sec
\approx 2 \, ms.
```

The average transfer time is

```
T_{avg\,transfer} = (60\,secs\,/\,15,000\,RPM) \times 1/800\,sectors/track \times 1000\,ms/sec
 \approx 0.005\,ms.
```

Putting it all together, the total estimated access time is

```
T_{access} = T_{avg \, seek} + T_{avg \, rotation} + T_{avg \, transfer}
 = 4 \, ms + 2 \, ms + 0.005 \, ms
 = 6.005 \, ms.
```

### **Problem 6.24 Solution:**

This is a good check of the student's understanding of the factors that affect disk performance. It's a nice model problem that can be easily changed from term to term. First we need to determine a few basic properties of the file and the disk. The file consists of 4,000 512-byte logical blocks. For the disk,  $T_{avg\,seek} = 4 \text{ ms}$ ,  $T_{max\,rotation} = 4 \text{ ms}$ , and  $T_{avg\,rotation} = 2 \text{ ms}$ .

- A. Best case: In the optimal case, the blocks are mapped to contiguous sectors, on the same cylinder, that can be read one after the other without moving the head. Once the head is positioned over the first sector it takes 4 full rotations (1,000 sectors per rotation) of the disk to read all 4,000 blocks. So the total time to read the file is  $T_{avg\,seek} + T_{avg\,rotation} + 4 * T_{max\,rotation} = 4 + 2 + 16 = 22$  ms.
- B. Random case: In this case, where blocks are mapped randomly to sectors, reading each of the 4,000 blocks requires  $T_{avg\,seek} + T_{avg\,rotation}$  ms, so the total time to read the file is  $(T_{avg\,seek} + T_{avg\,rotation}) * 4,000 = 24,000$  ms (24 seconds).

### **Problem 6.25 Solution:**

This problem gives the students more practice in working with address bits. Some students hit a conceptual wall with this idea of partitioning address bits. In our experience, having them do these kinds of simple drills is helpful.

|    | m  | C    | B  | E   | S   | t  | s | b |
|----|----|------|----|-----|-----|----|---|---|
| 1. | 32 | 1024 | 4  | 4   | 64  | 24 | 6 | 2 |
| 2. | 32 | 1024 | 4  | 256 | 1   | 30 | 0 | 2 |
| 3. | 32 | 1024 | 8  | 1   | 128 | 22 | 7 | 3 |
| 4. | 32 | 1024 | 8  | 128 | 1   | 29 | 0 | 3 |
| 5. | 32 | 1024 | 32 | 1   | 32  | 22 | 5 | 5 |
| 6. | 32 | 1024 | 32 | 4   | 8   | 24 | 3 | 5 |

## **Problem 6.26 Solution:**

Here's another set of simple drills that require the students to manipulate address bits. These are a bit harder than the previous problem because they test different relationships between sizes of things and the number of bits.

| Cache | m  | C    | B  | E | S   | t  | s | b |
|-------|----|------|----|---|-----|----|---|---|
| 1.    | 32 | 2048 | 8  | 1 | 256 | 21 | 8 | 3 |
| 2.    | 32 | 2048 | 4  | 4 | 128 | 23 | 7 | 2 |
| 3.    | 32 | 1024 | 2  | 8 | 64  | 25 | 6 | 1 |
| 4.    | 32 | 1024 | 32 | 2 | 16  | 23 | 4 | 5 |

### **Problem 6.27 Solution:**

This is an inverse cache indexing problem (akin to Problem 6.29) that requires the students to work backwards from the contents of the cache to derive a set of addresses that hit in a particular set. Students must know cache indexing cold to solve this style of problem.

- A. Set 1 contains two valid lines: Line 0 and Line 1. Line 0 has a tag of 0x45. There are four bytes in each block, and thus four addresses will hit in Line 0. These addresses have the binary form 0 1000 1010 01xx. Thus, the following four hex addresses will hit in Line 0 of Set 1: 0x08a4, 0x08a5, 0x08a6, and 0x08a7. Similarly, the following four addresses will hit in Line 1 of Set 1: 0x0704, 0x0705, 0x0706, 0x0707.
- B. Set 6 contains one valid line with a tag of 0x91. Since there is only one valid line in the set, four addresses will hit. These addresses have the binary form 1 0010 0011 10xx. Thus, the four hex addresses that hit in Set 6 are: 0x1238, 0x1239, 0x123a, and 0x123b.

### **Problem 6.28 Solution:**

Another inverse cache indexing problem, using the same cache as the previous problem.

- A. Set 2 contains no valid lines, so no addresses will hit.
- B. Set 4 contains two valid lines: Line 0 and Line 1. Line 0 has a tag of 0xC7. There are four bytes in each block, and thus four addresses will hit in Line 0. These addresses have the binary form 1 1000 1111 00xx. Thus, the following four hex addresses will hit in Line 0 of Set 4: 0x18f0, 0x18f1, 0x18f2, and 0x18f3.

Similarly, the following four addresses will hit in Line 1 of Set 4: 0x00b0, 0x00b1, 0x00b2, 0x00b3.

- C. Set 5 contains one valid line, Line 0, with a tag of  $0 \times 71$ . Addresses that hit in this line have the binary form  $0 \ 1110 \ 0011 \ 01 \times x$ . Thus, the following four hex addresses will hit in Line 0 of Set 5:  $0 \times 0 = 34$ ,  $0 \times 0 = 35$ ,  $0 \times 0 = 36$ ,  $0 \times 0 = 37$ .
- D. Set 7 contains one valid line, Line 1, with a tag of 0xde. Addresses that hit in this line have the binary form 1 1011 1101 11xx. Thus, the following four hex addresses will hit in Line 1 of Set 7: 0x1bdc, 0x1bdd, 0x1bde, 0x1bdf.

### **Problem 6.29 Solution:**

This problem is a straightforward test of the student's ability to work through some simple cache translation and lookup operations.

A. CT: [11–4], CI: [3–2], CO: [1–0]

|    | Operation | Address | Hit? | Read Value (or Unknown) |  |
|----|-----------|---------|------|-------------------------|--|
| В. | Read      | 0x834   | No   | Unknown                 |  |
| Б. | Write     | 0x836   | Yes  | (not applicable)        |  |
|    | Read      | 0xFFD   | Yes  | C0                      |  |

### **Problem 6.30 Solution:**

This is the first in a series of four related problems on basic cache operations. This first problem sets the stage and serves as a warmup. The next three problems use the cache defined in this first problem.

A. Cache size: C = 128 bytes.

B. Address fields: CT: [12-5] CI: [4-2] CO: [1-0]

## **Problem 6.31 Solution:**

Address 0x071A

A. Address format (one bit per box):

| 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 0  |
| СТ | CI | CI | CI | CO | CO |

B. Memory reference:

| Parameter           | Value |
|---------------------|-------|
| Block Offset (CO)   | 0x2   |
| Index (CI)          | 0x6   |
| Cache Tag (CT)      | 0x38  |
| Cache Hit? (Y/N)    | Y     |
| Cache Byte returned | 0xEB  |

## **Problem 6.32 Solution:**

Address 0x16E8

A. Address format (one bit per box):

| 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1  | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  |
| CT | CI | CI | CI | CO | CO |

B. Memory reference:

| Parameter           | Value |
|---------------------|-------|
| Block Offset (CO)   | 0x0   |
| Index (CI)          | 0x2   |
| Cache Tag (CT)      | 0xB7  |
| Cache Hit? (Y/N)    | N     |
| Cache Byte returned | _     |

### **Problem 6.33 Solution:**

There are two valid lines in Set 2, the first with a tag of  $0 \times BC$ , and the second with a tag of  $0 \times B6$ . The addresses that hit in the first line have the binary form 1 0111 1000 10xx, which corresponds to the address range of  $0 \times 1788 - 0 \times 178b$ . Similarly, the addresses that hit in the second line have the binary form 1 0110 1100 10xx, and thus an address range of  $0 \times 16c8 - 0 \times 16cb$ .

### **Problem 6.34 Solution:**

This problem is tougher than it looks. The approach is similar to the solution to Problem 6.17. The cache is not large enough to hold both arrays. References to cache lines for one array evict recently loaded cache lines from the other array.

| dst array                     |   |   |   |   |  |  |  |  |  |
|-------------------------------|---|---|---|---|--|--|--|--|--|
| col 0   col 1   col 2   col 3 |   |   |   |   |  |  |  |  |  |
| row 0                         | m | m | m | m |  |  |  |  |  |
| row 1                         | m | m | m | m |  |  |  |  |  |
| row 2                         | m | m | m | m |  |  |  |  |  |
| row 3                         | m | m | m | m |  |  |  |  |  |

| src array                     |   |   |   |   |  |  |  |  |
|-------------------------------|---|---|---|---|--|--|--|--|
| col 0   col 1   col 2   col 3 |   |   |   |   |  |  |  |  |
| row 0                         | m | m | h | m |  |  |  |  |
| row 1                         | m | h | m | h |  |  |  |  |
| row 2                         | m | m | h | m |  |  |  |  |
| row 3                         | m | h | m | h |  |  |  |  |

### **Problem 6.35 Solution:**

In this case, the cache is large enough to hold both arrays, so the only misses are the initial cold misses.

| dst array                     |   |   |   |   |  |  |  |
|-------------------------------|---|---|---|---|--|--|--|
| col 0   col 1   col 2   col 3 |   |   |   |   |  |  |  |
| row 0                         | m | h | h | h |  |  |  |
| row 1                         | m | h | h | h |  |  |  |
| row 2                         | m | h | h | h |  |  |  |
| row 3                         | m | h | h | h |  |  |  |

| src array                   |   |   |   |   |  |  |  |
|-----------------------------|---|---|---|---|--|--|--|
| col 0   col 1   col 2   col |   |   |   |   |  |  |  |
| row 0                       | m | h | h | h |  |  |  |
| row 1                       | m | h | h | h |  |  |  |
| row 2                       | m | h | h | h |  |  |  |
| row 3                       | m | h | h | h |  |  |  |

### **Problem 6.36 Solution:**

This style of problem (and the ones that follow) requires a practical high-level analysis of the cache behavior, rather than the more tedious step-by-step analysis that we use when we are first teaching students how caches work. We always include a problem of this type on our exams because it tests a skill the students will need as working programmers: the ability to look at code and get a feel for how well it uses the caches. This particular problem is a nice introduction to this type of high-level analysis.

- A. Case 1: Assume the cache is 512-bytes, direct-mapped, with 16-byte cache blocks. What is the miss rate? In this case, each access to x[1][i] conflicts with previous access to x[0][i], so the miss rate is 100%.
- B. Case 2: What is the miss rate if we double the cache size to 1024 bytes? If we double the cache size, then the entire array fits in the cache, so the only misses are the cold (compulsary) misses for each new block. Since each block holds four array items, the miss rate is 25%.

- C. Case 3: Now assume the cache is 512 bytes, 2-way set associative using an LRU replacement policy, with 16-byte cache blocks. What is the cache miss rate? Increasing the associativity removes the conflict misses that occurred in the direct mapped cache of Case 1. The only misses are the cold misses when each block is loaded, so the miss rate is 25%.
- D. For Case 3, will a larger cache size help to reduce the miss rate? No. Even if the cache were infinitely large, we would still have the compulsary misses required to load each new cache block.
- E. For Case 3, will a larger block size help to reduce the miss rate? Yes. A larger block size would reduce the number of compulsary misses by an amount inversely proportional to the increase. For example, if we doubled the block size, we decrease the miss rate by half.

## **Problem 6.37 Solution:**

Here are the miss rates for the different functions and values of N:

| Function | N = 64 | N = 60 |  |  |
|----------|--------|--------|--|--|
| sumA     | 25%    | 25%    |  |  |
| sumB     | 100%   | 25%    |  |  |
| sumC     | 50%    | 25%    |  |  |

### **Problem 6.38 Solution:**

In this problem, each cache line holds two 16-byte point\_color structures. The square array is  $256 \times 16 = 4096$  bytes and the cache is 2048 bytes, so the cache can only hold half of the array. Since the code employs a row-wise stride-1 reference pattern, the miss pattern for each cache line is a miss, followed by 7 hits.

- A. What is the total number of writes? 1024 writes.
- B. What is the total number of writes that miss in the cache? 128 misses.
- C. What is the miss rate? 128/1024 = 12.5%.

## **Problem 6.39 Solution:**

Since the cache cannot hold the entire array, the column-wise scan of the second half of the array evicts the lines loaded during the scan of the first half. So for every structure, we have a miss followed by 3 hits.

- A. What is the total number of writes? 1024 writes.
- B. What is the total number of writes that miss in the cache? 256 writes.
- C. What is the miss rate? 256/1024 = 25%.

### **Problem 6.40 Solution:**

Both loops access the array in row-major order. The first loop performs 256 writes. Since each cache line holds two structures, half of these references hit and half miss. The second loop performs a total of 768 writes. For each pair of structures, there is an initial cold miss, followed by 5 hits. So this loop experiences a total of 128 misses. Combined, there are 256 + 768 = 1024 writes, and 128 + 128 = 256 misses.

- A. What is the total number of writes? 1024 writes.
- B. What is the total number of writes that miss in the cache? 256 writes.
- C. What is the miss rate? 256/1024 = 25%.

### **Problem 6.41 Solution:**

Each pixel structure is 4 bytes, so each 4-byte cache line holds exactly one structure. For each structure, there is a miss, followed by three hits, for a miss rate of 25%.

### **Problem 6.42 Solution:**

This code visits the array of pixel structures in row-major order. The cache line holds exactly one structure. Thus, for each structure we have a miss, followed by three hits, for a miss rate of 25%.

## **Problem 6.43 Solution:**

In this code each loop iteration zeros the entire 4-byte structure by writing a 4-byte integer zero. Thus, although there are only  $640 \times 480$  writes, each of these writes misses. Thus, the miss rate is 100%.

## **Problem 6.43 Solution:**

In this code each loop iteration zeros the entire 4-byte structure by writing a 4-byte integer zero. Thus, although there are only  $640 \times 480$  writes, each of these writes misses. Thus, the miss rate is 100%.

### **Problem 6.44 Solution:**

Solution approach: Use the mountain program to generate a graph similar to Figure 6.42, which shows a slice through the mountain with constant stride and varying working set size. Do the same analysis we did in the text. Each relatively flat region of the graph corresponds to a different level in the hierarchy. As working set size increases, a transition from one flat region to another at size x indicates a cache size of x.

### **Problem 6.45 Solution:**

No solution provided.

### **Problem 6.46 Solution:**

No solution provided.

## **Chapter 7: Linking**

### **Problem 7.6 Solution:**

This problem builds on Problem 7.1 by adding some functions and variables that are declared with the static attribute. The main idea for the students to understand is that static symbols are local to the module that defines them, and are not visible to other modules.

| Symbol | swap.o.symtabentry? | Symbol type | Module where defined | Section |
|--------|---------------------|-------------|----------------------|---------|
| buf    | yes                 | extern      | m.o                  | .data   |
| bufp0  | yes                 | global      | swap.o               | .data   |
| bufp1  | yes                 | local       | swap.o               | .bss    |
| swap   | yes                 | global      | swap.o               | .text   |
| temp   | no                  | _           | _                    | _       |
| incr   | yes                 | local       | swap.o               | .text   |
| count  | yes                 | local       | swap.o               | .bss    |

### **Problem 7.7 Solution:**

This is a good example of the kind of silent nasty bugs that can occur because of quirks in the linker's symbol resolution algorithm. The programming error in this case is due to the fact that both modules define a weak global symbol x, which is then resolved silently by the linker (Rule 3). We can fix the bug by simply defining x with the static attribute, which turns it into a local linker symbol, and thus limits its scope to a single module:

### **Problem 7.8 Solution:**

This is another problem in the spirit of Problem 7.2 that tests the student's understanding of how the linker resolves global symbols, and the kinds of errors that can result if they are not careful.

A. Because Module 2 defines main with the static attribute, it is a local symbol, and thus there are no multiply-defined global symbols. Each module refers to its own definition of main. This is an important idea; make sure students understand the impact of the static attribute and how it limits the scope of function and variable symbols.

```
(a) REF (main.1) \rightarrow DEF (main.1)
(b) REF (main.2) \rightarrow DEF (main.2)
```

B. Here we have two weak definitions of x, so the symbol resolution in this case is UNKNOWN (Rule 3).

C. This is an ERROR, since there are two strong definitions of x (Rule 1).

### **Problem 7.9 Solution:**

This problem is a nice example of why it pays to have a working understanding of linkers. The output of the program is incomprehensible until you realize that linkers are just dumb symbol resolution and relocation machines. Because of Rule 2, the strong symbol associated with the function main in foo6.0 overrides the weak symbol associated with the variable main in bar6.0. Thus, the reference to main in p2 resolves to the value of strong symbol main, which in this case is the address of the first byte of the compiled function main, which happens to be 0x48.

### **Problem 7.10 Solution:**

These are more drills, in the spirit of Problem 7.3, that help the students understand how linkers use static libraries when they resolve symbol references.

```
A. gcc p.o libx.aB. gcc p.o libx.a liby.a libx.aC. gcc p.o libx.a liby.a libx.a libz.a
```

### **Problem 7.11 Solution:**

This problem is a sanity check to make sure the students understand the difference between .data and .bss, and why the distinction exists in the first place. The first part of the runtime data segment is initialized with the contents of the .data section in the object file. The last part of the runtime data segment is .bss, which is always initialized to zero, and which doesn't occupy any actual space in the executable file. Thus the discrepancy between the runtime data segment size and the size of the chunk of the object file that initializes it.

### **Problem 7.12 Solution:**

The solution outline is identical to Problem 7.5:

```
A. 0x4004f8 - 4 - 0x4004ea = 0xa
B. 0x400500 - 4 - 0x4004da = 0x22
```

## **Problem 7.13 Solution:**

A. On our system, libc.a has 1492 members and libm.a has 444 members:

```
linux> ar -t /usr/lib/x86_64-linux-gnu/libc.a | wc -l 1496 linux> ar -t /usr/lib/x86_64-linux-gnu/libm.a | wc -l 444
```

- B. Interestingly, the code in the .text section is identical, whether a program is compiled using -g or not. The difference is that the "-O2 -g" object file contains debugging info in the .debug section, while the "-O2" version does not.
- C. On our system, the gcc driver uses the standard C library (libc.so.6), the dynamic linker (ld-linux-x86-64.s and the vDSO (linux-vdso.so.1). The vDSO (virtual dynamic shared object) is linked into every ELF executable and provides some hooks to speed up frequently-used system calls.

```
linux> ldd /usr/bin/gcc
    linux-vdso.so.1 => (0x00007fff5abff000)
    libc.so.6 => /lib/x86_64-linux-gnu/libc.so.6 (0x00007f57507af000)
    /lib64/ld-linux-x86-64.so.2 (0x00007f5750b8b000)
```

## **Chapter 8: Exceptional Control Flow**

## **Problem 8.9 Solution:**

| Process pair | Concurrent? |
|--------------|-------------|
| AB           | n           |
| AC           | y           |
| AD           | y           |
| BC           | y           |
| BD           | у           |
| CD           | y           |

### **Problem 8.10 Solution:**

A. Called once, returns twice: fork

B. Called once, never returns: execve and longjmp.

C. Called once, returns one or more times: set jmp.

### **Problem 8.11 Solution:**

This program has the same process graph as the program in Figure 8.17. There are a total of four processes, each of which prints a single "hello" line. Thus, the program prints four "hello" lines.

### **Problem 8.12 Solution:**

This program has a similar process graph as the program in Figure 8.17. There are four processes, each of which prints one "hello" line in doit and one "hello" line in main after it returns from doit. Thus, the program prints a total of eight "hello" lines.

### **Problem 8.13 Solution:**

This problem is a simple variant of Problem 8.2. The parent process prints

```
100
```

```
x=4
```

x=3

and the child process prints

x=2

Thus, any of the following sequences represents a possible outcome (each column is a possible outcome):

```
x=4 x=4 x=2
x=3 x=2 x=4
x=2 x=3 x=3
```

### **Problem 8.14 Solution:**

The program consists of three processes: the original parent, its child, and its grandchild. Each of these processes executes a single printf and then terminates. Thus, the program prints three "hello" lines.

### **Problem 8.15 Solution:**

This program is identical to the program in Problem 8.14, except that the call to exit in line 8 has been replaced by a return statement. The process hierarchy is identical, consisting of a parent, a child, and a grandchild. And as before, the parent executes a single printf. However, because of the return statement, the child and grandchild each execute two printf statements. Thus, the program prints a total of five output lines.

### **Problem 8.16 Solution:**

The parent initializes counter to 1, then creates the child, which decrements counter and terminates. The parent waits for the child to terminate, then increments counter and prints the result. Remember, each process has its own separate address space, so the decrement by the child has no impact on the parent's copy of counter. Thus the output is:

```
counter = 2
```

### **Problem 8.17 Solution:**

Inspection of the process graph in the solution to Problem 8.4 shows that there are only three possible outcomes (each column is an outcome):

| Hello | Hello | Hello |
|-------|-------|-------|
| 1     | 1     | 0     |
| Bye   | 0     | 1     |
| 0     | Вуе   | Bye   |
| 2     | 2     | 2     |
| Bye   | Bye   | Bye   |

### **Problem 8.18 Solution:**

This problem really tests the students' understanding of concurrent process execution. The key is to draw the process graph:



- A. 112002 (possible)
- B. 211020 (not possible)
- C. 102120 (possible)
- D. 122001 (not possible)
- E. 100212 (possible)

## **Problem 8.19 Solution:**

This function calls the fork function a total of  $2^n - 1$  times. The parent and each child print a line of output, for a total of  $2^n$  lines of output.

## **Problem 8.20 Solution:**

This is an easy problem for students who understand the execve function and the structure of the argv and envp arrays. Notice that a correct solution must pass a pointer to the envp array (the global environ pointer on our system) to correctly mimic the behavior of /bin/ls.

```
code/ecf/myls-ans.c

1 #include "csapp.h"

2
3 int main(int argc, char **argv) {
4  Execve("/bin/ls", argv, environ);
5  exit(0);
6 }

code/ecf/myls-ans.c
```

### **Problem 8.21 Solution:**

Drawing the process graph reveals that this program has only two possible output sequences: "abc" or "bac".

### **Problem 8.22 Solution:**

The system man page provides a basic template for implementing the mysystem function. The version the students implement for this problem requires somewhat different return code processing.

\_ code/ecf/mysystem-ans.c 1 #include "csapp.h" 3 int mysystem(char \*command) 5 pid\_t pid; int status; 7 if (command == NULL) 8 return -1; 9 10 if ((pid = fork()) == -1)11 return -1; 12 13 if (pid == 0) { /\* child \*/14 char \*argv[4]; 15 argv[0] = "sh";16 argv[1] = "-c";17 argv[2] = command;18 argv[3] = NULL;19 execve("/bin/sh", argv, environ); 20 exit(-1); /\* control should never reach here \*/ 21 22 } 23 /\* parent \*/ 24 while (1) { if (waitpid(pid, &status, 0) == -1) { 26 27 if (errno != EINTR) /\* restart waitpid if interrupted \*/ return -1;28 } 29 else { 30 if (WIFEXITED(status)) 31 32 return WEXITSTATUS (status); 33 else 34 return status; 35 } } 36 37 }

\_\_ code/ecf/mysystem-ans.c

\_\_ code/ecf/waitprob2-ans.c

Signals cannot be used to count events in other processes because signals are not queued. Solving this problem requires inter-process communication (IPC) mechanisms (not discussed in the text), or threads, which are discussed in Chapter 12.

### **Problem 8.24 Solution:**

This is a nontrivial problem that teaches the students how a parent process can use the wait or waitpid function to determine a child's termination status.

\_ code/ecf/waitprob2-ans.c 1 #include "csapp.h" 3 #define NCHILDREN 2 4 5 int main() 6 { int status, i; 8 pid\_t pid; char buf[MAXLINE]; 9 10 for (i = 0; i < NCHILDREN; i++) { 11 pid = Fork(); 12 if (pid == 0)/\* child \*/ 13 /\* child attempts to modify first byte of main \*/ 14 \*(char \*)main = 1;15 } 16 17 /\* parent waits for all children to terminate \*/ 18 while ((pid = wait(&status)) > 0) { 19 if (WIFEXITED(status)) 20 printf("child %d terminated normally with exit status=%d\n", 21 22 pid, WEXITSTATUS(status)); else 23 if (WIFSIGNALED(status)) { 24 sprintf(buf, "child %d terminated by signal %d", 25 26 pid, WTERMSIG(status)); psignal(WTERMSIG(status), buf); 27 28 } 29 if (errno != ECHILD) 30 31 unix\_error("wait error"); 32 return 0; 33 34 }

## **Problem 8.25 Solution:**

This is a beautiful little problem that shows students the interaction between two different forms of exceptional control flow: signals and nonlocal jumps.

```
1 #include "csapp.h"
3 static sigjmp_buf env;
5 static void handler(int sig)
      Alarm(0);
      siglongjmp(env, 1);
9 }
10
11 char *tfgets(char *s, int size, FILE *stream)
      Signal(SIGALRM, handler);
13
14
15
      Alarm(5);
16
      if (sigsetjmp(env, 1) == 0)
          return(Fgets(s, size, stream)); /* return user input */
17
      else
18
         return NULL; /* return NULL if fgets times out */
19
20 }
21
22 int main()
23 {
      char buf[MAXLINE];
24
25
26
     while (1) {
27
         bzero(buf, MAXLINE);
          if (tfgets(buf, sizeof(buf), stdin) != NULL)
28
29
              printf("read: %s", buf);
          else
30
              printf("timed out\n");
31
32
      }
33
      exit(0);
34 }
```

\_\_\_\_\_ code/ecf/tfgets-ans.c

#### **Problem 8.26 Solution:**

Writing a simple shell with job control is a fascinating project that ties together many of the ideas in this chapter. The distribution of the Shell Lab on the CS:APP2 Instructor Site

```
http://csapp2.cs.cmu.edu
```

provides the reference solution for instructors.

## **Chapter 9: Virtual Memory**

## **Problem 9.11 Solution:**

The following series of address translation problems give the students more practice with translation process. These kinds of problems make excellent exam questions because they require deep understanding, and they can be endlessly recycled in slightly different forms.

```
A. 00 0010 0111 1100
```

```
B. VPN: 0x9

TLBI: 0x1

TLBT: 0x2

TLB hit? N

page fault? N

PPN: 0x17
```

C. 0101 1111 1100

### **Problem 9.12 Solution:**

```
A. 00 0011 1010 1001
```

```
B. VPN: 0xe
TLBI: 0x2
TLBT: 0x3
TLB hit? N
page fault? N
```

### **Problem 9.13 Solution:**

```
A. 00 0000 0100 0000
В.
       VPN:
                         0x1
                         0x1
       TLBI:
       TLBT:
                         0x0
       TLB hit?
       page fault?
                         Υ
       PPN:
С.
       n/a
D.
       n/a
```

## **Problem 9.14 Solution:**

This problem has a kind of "gee whiz!" appeal to students when they realize that they can modify a disk file by writing to a memory location. The template is given in the solution to Problem 9.5. The only tricky part is to realize that changes to memory-mapped objects are not reflected back unless they are mapped with the MAP\_SHARED option.

\_\_\_\_\_ code/vm/mmapwrite-ans.c

```
1 #include "csapp.h"
2
3 /*
4 * mmapwrite - uses mmap to modify a disk file
5 */
6 void mmapwrite(int fd, int len)
7 {
8     char *bufp;
9
10     bufp = Mmap(NULL, len, PROT_READ|PROT_WRITE, MAP_SHARED, fd, 0);
11     bufp[0] = 'J';
12 }
```

```
13
14 /* mmapwrite driver */
15 int main(int argc, char **argv)
16 {
       int fd;
17
       struct stat stat;
18
19
       /* check for required command line argument */
20
21
       if (argc != 2) {
           printf("usage: %s <filename>\n", argv[0]);
2.2
           exit(0);
23
24
       }
25
       /\star open the input file and get its size \star/
26
27
       fd = Open(argv[1], O_RDWR, 0);
28
       fstat(fd, &stat);
       mmapwrite(fd, stat.st size);
29
       exit(0);
30
31 }
```

\_ code/vm/mmapwrite-ans.c

## **Problem 9.15 Solution:**

This is another variant of Problem 9.6.

| Request    | Block size (decimal bytes) | Block header (hex) |
|------------|----------------------------|--------------------|
| malloc(3)  | 8                          | 0x9                |
| malloc(11) | 16                         | 0x11               |
| malloc(20) | 24                         | 0x19               |
| malloc(21) | 32                         | 0x21               |

# **Problem 9.16 Solution:**

This is a variant of Problem 9.7. The students might find it interesting that optimized boundary tags coalescing scheme, where the allocated blocks don't need a footer, has the same minimum block size (16 bytes) for either alignment requirement.

| Alignment   | Allocated block       | Free block        | Minimum block size (bytes) |
|-------------|-----------------------|-------------------|----------------------------|
| Single-word | Header and footer     | Header and footer | 16                         |
| Single-word | Header, but no footer | Header and footer | 16                         |
| Double-word | Header and footer     | Header and footer | 24                         |
| Double-word | Header, but no footer | Header and footer | 16                         |

# **Problem 9.17 Solution:**

This is a really interesting problem for students to work out. At first glance, the solution appears trivial. You define a global roving pointer (void \*rover) that points initially to the front of the list, and then perform the search using this rover:

\_\_\_\_\_ code/vm/malloc2-ans.c

```
1 static void *find_fit(size_t asize)
2 {
       char *oldrover;
3
       oldrover = rover;
5
6
       /\star search from the rover to the end of list \star/
7
       for ( ; GET_SIZE(HDRP(rover)) > 0; rover = NEXT_BLKP(rover))
8
           if (!GET_ALLOC(HDRP(rover)) && (asize <= GET_SIZE(HDRP(rover))))</pre>
9
                return rover;
10
11
       /* search from start of list to old rover */
12
       for (rover = heap_listp; rover < oldrover; rover = NEXT_BLKP(rover))</pre>
13
           if (!GET_ALLOC(HDRP(rover)) && (asize <= GET_SIZE(HDRP(rover))))</pre>
14
15
                return rover;
16
       return NULL; /* no fit found */
17
18 }
```

However, the interaction with coalescing introduces a subtlety that is easy to overlook. Suppose that the rover is pointing at an allocated block b when the application makes a request to free b. If the previous block is free, then it will be coalesced with b, and the rover now points to garbage in the middle of a free block. Eventually, the allocator will either allocate a non-disjoint block or crash. Thus, a correct solution must anticipate this situation when it coalesces, and adjust the rover to point to new coalesced block:

code/vm/malloc2-ans.c

\_\_\_\_\_code/vm/malloc2-ans.c

```
1 static void *coalesce(void *bp)
2 {
      int prev_alloc = GET_ALLOC(FTRP(PREV_BLKP(bp)));
3
      int next_alloc = GET_ALLOC(HDRP(NEXT_BLKP(bp)));
4
      size_t size = GET_SIZE(HDRP(bp));
5
                                                    /* Case 1 */
      if (prev_alloc && next_alloc) {
7
8
           return bp;
9
      }
10
      else if (prev_alloc && !next_alloc) {
                                                    /* Case 2 */
11
           size += GET SIZE(HDRP(NEXT BLKP(bp)));
12
13
           PUT (HDRP (bp), PACK (size, 0));
14
           PUT(FTRP(bp), PACK(size,0));
15
16
      else if (!prev_alloc && next_alloc) {
                                                    /* Case 3 */
17
           size += GET_SIZE(HDRP(PREV_BLKP(bp)));
18
19
           PUT (FTRP (bp), PACK (size, 0));
           PUT(HDRP(PREV_BLKP(bp)), PACK(size, 0));
20
           bp = PREV_BLKP(bp);
21
```

```
22
       }
23
                                                      /* Case 4 */
       else {
24
25
           size += GET_SIZE(HDRP(PREV_BLKP(bp))) +
               GET_SIZE(FTRP(NEXT_BLKP(bp)));
26
           PUT(HDRP(PREV_BLKP(bp)), PACK(size, 0));
27
           PUT(FTRP(NEXT_BLKP(bp)), PACK(size, 0));
28
           bp = PREV_BLKP(bp);
2.9
30
       }
31
       /* Make sure the rover isn't pointing into the free block */
32
       /* that we just coalesced */
33
       if ((rover > (char *)bp) && (rover < NEXT_BLKP(bp)))</pre>
34
35
           rover = bp;
36
       return bp;
37
38 }
```

\_\_\_\_\_ code/vm/malloc2-ans.c

Interestingly, when we benchmark the implicit allocator in Section 9.9.12 on a collection of large traces, we find that next fit improves the average throughput by more than a factor of 10, from 10K requests/sec to a respectable 139K requests/sec. However, the memory utilization of next fit (80%) is worse than first fit (99%). By contrast, the C standard library's GNU malloc package, which uses a complicated segregated storage scheme, runs at 119K requests/sec on the same set of traces.

## **Problem 9.18 Solution:**

No solution yet.

# **Problem 9.19 Solution:**

Here are the true statements. The observation about the equivalence of first fit and best fit when the list is ordered is interesting.

- 1. (a) In a buddy system, up to 50% of the space can be wasted due to internal fragmentation.
- 2. (d) Using the first-fit algorithm on a free list that is ordered according to increasing block sizes is equivalent to using the best-fit algorithm.
- 3. (b) Mark-and-sweep garbage collectors are called conservative if they treat everything that looks like a pointer as a pointer,

# **Problem 9.20 Solution:**

This one of our favorite labs. See the CS:APP Instructor's Web page for a turnkey solution, including solution implementation and autograders.

# Chapter 10: I/O

# **Problem 10.6 Solution:**

On entry, descriptors 0-2 are already open. The open function always returns the lowest possible descriptor, so the first two calls to open return descriptors 3 and 4. The call to the close function frees up descriptor 4, so the final call to open returns descriptor 4, and thus the output of the program is "fd2 = 4"

# **Problem 10.7 Solution:**

```
code/io/cpfile1-ans.c

#include "csapp.h"

int main(int argc, char **argv)

{
  int n;
  char buf[MAXBUF];

while((n = Rio_readn(STDIN_FILENO, buf, MAXBUF)) != 0)
  Rio_writen(STDOUT_FILENO, buf, n);

exit(0);

code/io/cpfile1-ans.c
```

# **Problem 10.8 Solution:**

The solution is nearly identical to Figure 10.10, calling fstat instead of stat.

\_\_\_\_\_ code/io/fstatcheck-ans.c

```
1 #include "csapp.h"
3 int main (int argc, char **argv)
      struct stat stat;
      char *type, *readok;
7
      int size;
8
      if (argc != 2) {
          fprintf(stderr, "usage: %s <fd>\n", argv[0]);
10
           exit(0);
11
12
      }
13
      Fstat(atoi(argv[1]), &stat);
      if (S_ISREG(stat.st_mode)) /* Determine file type */
14
          type = "regular";
15
      else if (S_ISDIR(stat.st_mode))
16
          type = "directory";
17
      else if (S_ISCHR(stat.st_mode))
18
```

```
type = "character device";
19
       else
20
           type = "other";
21
22
       if ((stat.st_mode & S_IRUSR)) /* Check read access */
23
           readok = "ves";
24
       else
25
           readok = "no";
2.6
27
       size = stat.st_size; /* check size */
2.8
29
       printf("type: %s, read: %s, size=%d\n",
30
              type, readok, size);
31
32
33
       exit(0);
34 }
```

code/io/fstatcheck-ans.c

## **Problem 10.9 Solution:**

Before the call to execve, the child process opens foo.txt as descriptor 3, redirects stdin to foo.txt, and then (here is the kicker) closes descriptor 3:

```
if (Fork() == 0) { /* child */
   fd = Open(''foo.txt'', O_RDONLY, 0); /* fd == 3 */
   Dup2(fd, STDIN_FILENO);
   Close(fd);
   Execve(''fstatcheck'', argv, envp);
}
```

When fstatcheck begins running in the child, there are exactly three open files, corresponding to descriptors 0, 1, and 2, with descriptor 0 redirected to foo.txt.

## **Problem 10.10 Solution:**

The purpose of this problem is to give the students additional practice with I/O redirection. The trick is that if the user asks us to copy a file, we redirect standard input to that file before running the copy loop. The redirection allows the same copy loop to be used for either case.

\_\_\_\_\_code/io/cpfile2-ans.c

```
1 #include "csapp.h"
2
3 int main(int argc, char **argv)
4 {
5    int n;
6    rio_t rio;
7    char buf[MAXLINE];
8
9    if ((argc != 1) && (argc != 2) ) {
```

```
fprintf(stderr, "usage: %s <infile>\n", argv[0]);
10
           exit(1);
11
       }
12
13
       if (argc == 2) {
14
           int fd;
15
           if ((fd = Open(argv[1], O_RDONLY, 0)) < 0) {
16
               fprintf(stderr, "Couldn't read %s\n", argv[1]);
17
18
               exit(1);
           }
19
           Dup2(fd, STDIN_FILENO);
20
           Close(fd);
21
22
       }
23
24
       Rio_readinitb(&rio, STDIN_FILENO);
       while((n = Rio_readlineb(&rio, buf, MAXLINE)) != 0)
25
           Rio writen (STDOUT FILENO, buf, n);
26
27
       exit(0);
28 }
```

code/io/cpfile2-ans.c

# **Chapter 11: Network Programming**

## **Problem 11.6 Solution:**

There is no unique solution. The problem has several purposes. First, we want to make sure students can compile and run Tiny. Second, we want students to see what a real browser request looks like and what the information contained in it means.

# **Problem 11.7 Solution:**

Solution outline: This sounds like it might be difficult, but it is really very simple. To a Web server, all content is just a stream of bytes. Simply add the MIME type video/mpg to the get\_filetype function in Figure 11.34.

#### **Problem 11.8 Solution:**

Solution outline: Install a SIGCHLD handler in the main routine and delete the call to wait in serve\_dynamic.

#### **Problem 11.9 Solution:**

Solution outline: Allocate a buffer, read the requested file into the buffer, write the buffer to the descriptor, and then free the buffer.

## **Problem 11.10 Solution:**

No solution yet.

#### **Problem 11.11 Solution:**

Solution outline: HEAD is identical to GET, except that it does not return the response body.

#### **Problem 11.12 Solution:**

No solution yet.

## **Problem 11.13 Solution:**

Solution outline: Install the SIG\_IGN handler for SIGPIPE, and write a wrapper function rio\_writenp that returns 0 when it encounters an EPIPE error. To be more efficient, Tiny can check the return code after each write and return to the main routine when it gets a zero.

# **Chapter 12: Concurrency**

## **Problem 12.16 Solution:**

This purpose of this problem is get the student's feet wet with a simple threaded program.

\_ code/conc/hellon-ans.c

```
1 #include "csapp.h"
3 void *thread(void *vargp);
5 int main(int argc, char **argv)
6 {
7
       pthread_t *tid;
8
      int i, n;
9
       if (argc != 2) {
10
           fprintf(stderr, "usage: %s <nthreads>\n", argv[0]);
11
12
           exit(0);
13
14
       n = atoi(argv[1]);
      tid = Malloc(n * sizeof(pthread_t));
15
16
       for (i = 0; i < n; i++)
17
18
           Pthread_create(&tid[i], NULL, thread, NULL);
       for (i = 0; i < n; i++)
19
           Pthread_join(tid[i], NULL);
2.0
21
       exit(0);
22 }
23
24 /* thread routine */
25 void *thread(void *vargp)
      printf("Hello, world!\n");
27
      return NULL;
28
```

29 }

\_ code/conc/hellon-ans.c

#### **Problem 12.17 Solution:**

This is the student's first introduction to the many synchronization problems that can arise in threaded programs.

- A. The problem is that the main thread calls exit without waiting for the peer thread to terminate. The exit call terminates the entire process, including any threads that happen to be running. So the peer thread is being killed before it has a chance to print its output string.
- B. We can fix the bug by replacing the exit function with pthread\_exit, which waits for outstanding threads to terminate before it terminates the process.

## **Problem 12.18 Solution:**

The idea here is to check whether students understand the notions of safe and unsafe trajectories, where trajectories that skirt the critical region are safe, and those that cross the critical region are unsafe.

```
A. H_2, L_2, U_2, H_1, L_1, S_2, U_1, S_1, T_1, T_2: unsafe
```

B. 
$$H_2, H_1, L_1, U_1, S_1, L_2, T_1, U_2, S_2, T_2$$
: safe

C. 
$$H_1, L_1, H_2, L_2, U_2, S_2, U_1, S_1, T_1, T_2$$
: unsafe

#### **Problem 12.19 Solution:**

The idea is to use another mutex in the writer as a gateway or holding area that allows only a single writer at a time to be waiting on the mutex that protects the critical section. So when a writer finishes its critical section and executes the V, the only other threads that can be restarted are readers.

\_\_\_\_\_code/conc/rw2-ans.c

```
1 #include "csapp.h"
3 /* Global variables */
4 int readcount; /* Initially = 0 */
5 sem_t mutex, w, wg; /* All initially = 1 */
7 void reader(void)
8 {
      while (1) {
9
10
          P(&mutex);
          readcount++;
11
         if (readcount == 1)
12
              P(&w);
13
          V(&mutex);
14
```

```
15
            /* Critical section: */
16
            /* Reading happens
17
18
           P(&mutex);
19
            readcount--;
20
            if (readcount == 0)
21
22
                V(&w);
23
            V(&mutex);
       }
2.4
25 }
26
27 void writer(void)
28 {
29
       while (1) {
           P(&wq);
30
           P(&w);
31
32
            /* Critical section: */
33
            /* Writing happens
34
35
           V(&w);
36
            V(&wq);
37
       }
38
39 }
```

\_\_\_ code/conc/rw2-ans.c

## **Problem 12.20 Solution:**

Here is an elegant solution due to Henri Casanova. The idea is to using a counting semaphore initialized to N. Each reader must acquire 1 resource to be able to read, thus N concurrent readers are allowd. Similarly, each writer must acquire N resources to be able to write, and therefore only writer can be executing at a time, and when a writer is executing, no other readers can be executing. A mutex in the writer ensures that only one writer at a time is busy accumulating resources.

codelconclous ans c

```
1 #include "csapp.h"
2
3 #define N 10
4
5 /* Global variables */
6 sem_t sem; /* Initially = N */
7 sem_t wmutex; /* Initially = 1 */
8
9 void reader(void)
10 {
11     while (1) {
12         P(&sem);
13
```

```
/* Critical section: */
14
            /* Reading happens
15
16
17
           V(&sem);
       }
18
19 }
20
21 void writer (void)
22 {
       int i;
2.3
24
       while (1) {
25
            P(&wmutex);
26
27
            for (i=0; i< N; i++)
28
                P(&sem);
            V(&wmutex);
29
30
            /* Critical section: */
31
            /* Writing happens
32
33
            for (i=0; i< N; i++)
34
35
                V(&sem);
       }
36
37 }
```

\_\_\_\_\_\_code/conc/rw3-ans.c

# **Problem 12.21 Solution:**

See the solution in Courtois et al, Concurrent Control with Readers and Writers CACM, Oct, 1971.

# **Problem 12.22 Solution:**

No solution provided.

# **Problem 12.23 Solution:**

No solution provided.

# **Problem 12.24 Solution:**

Each of the Rio functions is passed a pointer to a buffer, and then operates exclusively on this buffer and local stack variables. If they are invoked properly by the calling function, such that none of the buffers are shared, then they are reentrant. This is a good example of the class of implicit reentrant functions.

# **Problem 12.25 Solution:**

The echo\_cnt function is thread-safe because (a) It protects accesses to the shared global byte\_cnt with a mutex, and (b) All of the functions that it calls, such as rio\_readline and rio\_writen, are thread-safe. However, because of the shared variable, echo\_cnt is not reentrant.

## **Problem 12.26 Solution:**

No solution provided.

## **Problem 12.27 Solution:**

The problem occurs because you must close the same descriptor twice in order to avoid a memory leak. Here is the deadly race: The peer thread that closes the connection completes the first close operation, thus freeing up descriptor k, and then is swapped out. A connection request arrives while the main thread is blocked in accept which returns a connected descriptor of k, the smallest available descriptor. The main thread is swapped out, and the peer thread runs again, completing its second close operation, which closes descriptor k again. When the main thread runs again, the connected descriptor it passes to the peer thread is closed!

#### **Problem 12.28 Solution:**

Interestingly, as long as you lock the mutexes in the correct order, the order in which you release the mutexes has no affect on the deadlock-freedom of the program.

#### **Problem 12.29 Solution:**

Thread 1 holds mutex pairs (a, b) and (a, c) simultaneously, but not mutex pair (b,c), while Thread 2 holds mutex pair (c,b) simultaneously, not the other two. Since the sets are disjoint, there is no deadlock potential, even though Thread 2 locks its mutexes in the wrong order. Drawing the progress graph is a nice visual way to confirm this.

## **Problem 12.30 Solution:**

- A. Thread 1 holds (a, b) and (a, c) simultaneously. Thread 2 holds (b, c) simultaneously. Thread 3 holds (a, b) simultaneously.
- B. Thread 1 locks all of its mutexes in order, so it is OK. Thread 2 does not violate the lock ordering with respect to (b, c) because it is the only thread that hold this pair of locks simultaneously. Thread 3 locks (b, c) out of order, but this is OK because it doesn't hold those locks simultaneously. However, locking (a,b) out of order is a problem, because Thread 1 also needs to hold that pair simultaneously.
- C. Swapping the P(b) and P(a) statements will break the deadlock.

The next three problems give the students an interesting contrast in concurrent programming with processes, select, and threads.

#### **Problem 12.31 Solution:**

A version of tfgets based on processes:

code/conc/tfgets-proc-ans.c

#include "csapp.h"
#define TIMEOUT 5

static sigjmp\_buf env; /\* buffer for non-local jump \*/

```
5 static char *str; /* global to keep gcc -Wall happy */
7 /* SIGCHLD signal handler */
8 static void handler(int sig)
9 {
10
      Wait (NULL);
      siglongjmp(env, 1);
11
12 }
13
14 char *tfgets(char *s, int size, FILE *stream)
15 {
      pid_t pid;
16
17
      str = NULL;
18
19
      Signal(SIGCHLD, handler);
20
21
       if ((pid = Fork()) == 0) \{ /* child */
22
23
          Sleep(TIMEOUT);
           exit(0);
24
25
       }
       else { /* parent */
26
          if (sigsetjmp(env, 1) == 0) {
27
               str = fgets(s, size, stream);
28
               Kill(pid, SIGKILL);
29
               pause();
30
           }
31
          return str;
32
33
       }
34 }
```

\_\_\_\_\_ code/conc/tfgets-proc-ans.c

#### **Problem 12.32 Solution:**

A version of tfgets based on I/O multiplexing:

\_\_\_\_\_ code/conc/tfgets-select-ans.c

```
1 #include "csapp.h"
2
3 #define TIMEOUT 5
4
5 char *tfgets(char *s, int size, FILE *stream)
6 {
7     struct timeval tv;
8     fd_set rfds;
9     int retval;
10
11     FD_ZERO(&rfds);
12     FD_SET(0, &rfds);
```

```
13
14
      /* Wait for 5 seconds for stdin to be ready */
      tv.tv\_sec = 5;
15
16
      tv.tv\_usec = 0;
      retval = select(1, &rfds, NULL, NULL, &tv);
17
18
      if (retval)
           return fgets(s, size, stream);
19
20
      else
21
          return NULL;
22 }
```

\_\_\_\_\_ code/conc/tfgets-select-ans.c

# **Problem 12.33 Solution:**

A version of tfgets based on threads:

\_\_\_\_\_code/conc/tfgets-thread-ans.c

```
1 #include "csapp.h"
2 #define TIMEOUT 5
4 void *fgets_thread(void *vargp);
5 void *sleep_thread(void *vargp);
7 char *returnval; /* fgets output string */
8 typedef struct { /* fgets input arguments */
      char *s;
9
      int size;
10
11
     FILE *stream;
12 } args_t;
13
14 char *tfgets(char *str, int size, FILE *stream)
      pthread_t fgets_tid, sleep_tid;
16
17
      args_t args;
18
19
      args.s = str;
      args.size = size;
20
21
      args.stream = stdin;
22
      returnval = NULL;
      Pthread_create(&fgets_tid, NULL, fgets_thread, &args);
23
      Pthread_create(&sleep_tid, NULL, sleep_thread, &fgets_tid);
24
      Pthread_join(fgets_tid, NULL);
      return returnval;
26
27 }
29 void *fgets_thread(void *vargp)
30 {
      args_t *argp = (args_t *)vargp;
31
      returnval = fgets(argp->s, argp->size, stdin);
32
```

```
33
      return NULL;
34 }
35
36 void *sleep_thread(void *vargp)
37 {
       pthread_t fgets_tid = *(pthread_t *)vargp;
38
       Pthread_detach(Pthread_self());
39
       Sleep(TIMEOUT);
40
       pthread_cancel(fgets_tid);
41
42
       return NULL;
43 }
```

\_ code/conc/tfgets-thread-ans.c

# **Problem 12.34 Solution:**

No solution provided.

# **Problem 12.35 Solution:**

No solution provided.

# **Problem 12.36 Solution:**

No solution provided.

# **Problem 12.37 Solution:**

No solution provided.

# **Problem 12.38 Solution:**

No solution provided.

# **Problem 12.39 Solution:**

No solution provided.