

# **EACM401 2025: Project**

# Controller Design for a Black-box Modelled DC Motor

**Due Date:** 09 June 2025

| Student Name Kelvin Mafurendi |  |
|-------------------------------|--|
| Student Number 220702330      |  |
| <b>Lecturer</b> Mr F. Adlam   |  |



# **Table of Contents**

| 1. | Intro    | oduct  | ion                                                  | 1  |
|----|----------|--------|------------------------------------------------------|----|
| 2. | Syst     | em lo  | lentification                                        | 1  |
|    | 2.1.     | Data   | Acquisition                                          | 1  |
|    | 2.2.     | MAT    | TLAB System Identification                           | 2  |
|    | 2.3.     | Mod    | lel Selection                                        | 3  |
| 3. | Con      | trolle | r Design                                             | 5  |
|    | 3.1.     | PID    | Controller                                           | 6  |
|    | 3.2.     | Lead   | l Compensator                                        | 8  |
| 4. | Simu     | ulatio | n Results                                            | 12 |
| 5. | Hard     | dware  | e Implementation                                     | 13 |
|    | 5.1.     | PID    | Controller                                           | 13 |
|    | 5.2.     | Lead   | l Compensator                                        | 15 |
|    | 5.3.     | Enha   | anced PID Controller                                 | 16 |
|    | 5.3.2    | 1.     | Identified Problem: Timing Mismatch in Feedback Loop | 16 |
|    | 5.3.2    | 2.     | Solution: Deliberate Delay Compensation              | 17 |
|    | 5.4.     | Enha   | anced Lead Compensator                               | 20 |
| 6. | Com      | para   | tive Analysis                                        | 24 |
|    | 6.1. Sir | nulat  | ion vs Hardware Performance                          | 24 |
|    | 6.3. Sy  | stem   | Identification Validation                            | 26 |
|    | 6.3.2    | 1. Mc  | odel Accuracy Assessment                             | 26 |
|    | 6.4. En  | gine   | ering Insights                                       | 26 |
| 7. | Con      | clusic | on                                                   | 27 |
| 0  | Pofo     | ronc   | 00                                                   | 20 |



# 1. Introduction

This project explores a very important engineering practice, System Identification modelling. System modelling is crucial because it allows engineers to simulate and explore the performance of a plant under various operating conditions—including different inputs, disturbances, and operating points—without having to rely on physical hardware throughout the entire design and testing process. This saves costs and time and leads to more robust designs. With system identification, engineers can derive accurate plant models directly from measured input-output data, eliminating the need for detailed knowledge of the system's internal parameters and physical relationships.

The objectives of this project are to:

- Develop a mathematical model of a DC motor using system identification techniques (black-box modelling)
- Design and compare two controllers: a PID controller and a lead compensator
- Validate controller performance through simulation and hardware implementation
- Analyse differences between simulated and real-world system behaviour

Using an ESP32 microcontroller, data was logged from the physical DC motor. The logged data is processed using MATLAB's System Identification Toolbox [1] to develop a mathematical model of the DC motor system.

A PID controller is designed using Simulink's automated tuning, while a lead compensator is designed using MATLAB's Control System Designer [2]. This comparison evaluates classical versus automated control design approaches.

Both controllers are implemented on the actual hardware, serving as validation for the modelling work and providing real-world performance data. Finally, a comparative analysis examines the correlation between simulation and physical plant performance, identifying factors contributing to model-reality discrepancies. This comparison evaluates the trade-offs between modern automated tuning techniques and classical frequency-domain design approaches in terms of performance, design effort, and robustness

# 2. System Identification

# 2.1. Data Acquisition

Six datasets were collected from the DC motor system using an ESP32 microcontroller for data logging. Each dataset captured PWM input signals (control voltage) and corresponding



pulse count outputs from an optical encoder measuring motor shaft rotation. The datasets varied in two key parameters: input signal type and sampling frequency. Three sine wave datasets were collected at 2Hz with different sampling rates of 5ms, 10ms, and 20ms, providing rich frequency content for system identification. Additionally, three ramp input datasets were captured with the same sampling rates, where the PWM signal ramped from 0 to 4095, offering step-like excitation to characterize the motor's transient response. This diverse combination of input types (sinusoidal and ramp) and sampling frequencies (5ms, 10ms, 20ms) ensured comprehensive characterization of the DC motor's dynamic behaviour across different operating conditions and time scales.

# 2.2. MATLAB System Identification

Each dataset was converted from text format to MATLAB's IDDATA structure using custom conversion scripts, making the data suitable for use in the System Identification Toolbox. All six datasets were imported into the System Identification application, where discrete transfer function models were generated from each dataset.

Multiple transfer function orders (2nd and 3rd order) were explored for each dataset to determine the optimal model complexity. Initially, unvalidated models were created using each dataset for both training and validation (self-validation), with model fit percentages recorded in Table 1.

To assess true generalization capability, the four best-performing sine wave models were cross-validated using their corresponding ramp input datasets with matching sample times. This cross-validation approach provides a more realistic assessment of model performance on unseen data, as it tests the model's ability to predict system behaviour with different input signal types.



Figure 1: System Identification toolbox interface showing the various models that were created using the 6 datasets or combinations thereof



# 2.3. Model Selection

Table 1: Model Selection

| Model Name                      | Fit Dataset | Validation Dataset | Model Fit (%) |
|---------------------------------|-------------|--------------------|---------------|
| sine_10_unvalidated_2ndOrder    | sine_10     | self               | 87.03         |
| ramp_10_unvalidated_2ndOrder    | ramp_10     | self               | 93.26         |
| ramp_10_unvalidated_3rdOrder    | ramp_10     | self               | 93.33         |
| sine_10_unvalidated_3rdOrder    | sine_10     | self               | 88.02         |
| sine_5_unvalidated_2ndOrder     | sine_5      | self               | 87.15         |
| sine_5_unvalidated_3rdOrder     | sine_5      | self               | 87.2          |
| ramp_5_unvalidated_3rdOrder     | ramp_5      | self               | 94.4          |
| ramp_5_unvalidated_2ndOrder     | ramp 5      | self               | 94.33         |
| sine_20_unvalidated_2ndOrder    | sine_20     | self               | 92.22         |
| sine_20_unvalidated_3rdOrder    | sine_20     | self               | 92.88         |
| ramp_20_unvalidated_2ndOrder    | ramp_20     | self               | 96.69         |
| sine_10_ramp_validated_2ndOrder | sine_10     | ramp_10            | 93.07         |
| sine_5_ramp_validated_3rdOrder  | sine_5      | ramp_5             | 94.91         |
| sine_20_ramp_validated_2ndOrder | sine_20     | ramp_20            | 92.22         |
| sine_20_ramp_validated_3rdOrder | sine_20     | ramp_20            | 92.88         |

From Table 1, it is evident that the chosen model (highlighted in green) does not achieve the highest fit percentage among all generated models. However, many of the high-performing self-validated models were essentially overfitting to their training data. This became apparent when these models were validated against different datasets—their fit percentages dropped significantly, revealing poor generalization capability.

Among the cross-validated models, the 'sine\_5\_ramp\_validated\_3rdOrder' model achieves the highest fit at 94.91%. However, several factors influenced the final model selection beyond pure fit percentage:

# **Sampling Rate Considerations:**



- The 5ms datasets, while achieving high fits, are more susceptible to sensor noise due to the high sampling frequency
- The 20ms datasets show relatively lower fit percentages and may miss important motor dynamics due to the slower sampling rate
- The 10ms sampling rate provides an optimal balance, capturing essential dynamics while minimizing noise

## **Model Complexity:**

- 2nd order models are theoretically appropriate for DC motor systems (representing inertia and damping characteristics)
- Higher-order models risk overfitting and increased complexity without significant performance gains

The selected 'sine\_10\_ramp\_validated\_2ndOrder' model strikes an optimal balance between model fit (93.07%), appropriate complexity, and practical sampling considerations. This model is expected to provide the most reliable representation of the DC motor's dynamic behaviour for controller design purposes. Figure 2 shows the transfer function of the selected model.

 $\frac{0.000419217442677415}{z^2 - 1.33793894475627z + 0.414923818940272}$ 

Figure 2: Transfer function of the selected model



# 3. Controller Design

The transfer function of the selected model was imported to Simulink for step performance analysis. Figure 3 shows the open loop step response of the model.



Figure 3: Model's open-loop step response

Table 2: Performance metrics

| Performance Metric  | Value  | Unit    | Comments                         |
|---------------------|--------|---------|----------------------------------|
| Rise Time (10%-90%) | 0.1400 | seconds | Moderate speed                   |
| Transient Time      | 0.2700 | seconds | Time to reach steady state       |
| Settling Time (2%)  | 0.2700 | seconds | Reasonable settling              |
| Settling Min        | 0.0050 | -       | Lower bound                      |
| Settling Max        | 0.0054 | -       | Upper bound                      |
| Overshoot           | 0.00   | %       | Overdamped response              |
| Undershoot          | 0.00   | %       | No undershoot                    |
| Peak Value          | 0.0054 | -       | Significant steady-state error   |
| Peak Time           | 0.8900 | seconds | Time to peak                     |
| Steady-State Error  | 99.46% | %       | Major issue requiring correction |



The open-loop step response reveals critical performance limitations that require correction. Most notably, the system exhibits a severe steady-state error of 99.46%, meaning the output reaches only 0.54% of the desired setpoint. Additionally, while the rise time of 0.14 seconds is acceptable, the overall response lacks the precision required for effective motor control applications. To address these limitations, two distinct controller design approaches were implemented:

- Automated PID Design: Utilizing Simulink's PID auto-tuning capability to systematically optimize controller parameters for the identified plant model 2.
- Classical Lead Compensator Design: Employing the Control System Designer toolbox to apply frequency-domain design techniques for precise performance shaping

Both controller designs incorporated robustness considerations from the outset. Since practical motor control systems must operate effectively in the presence of measurement noise and external disturbances, noise and disturbance signals were systematically injected into both closed-loop control systems during the design and simulation process. The following sections detail the design methodology and performance characteristics of each controller approach.

#### 3.1. PID Controller

Figure 4 shows the PID closed-loop control system with noise and disturbance injected into the system.



Figure 4: PID closed-loop control system with noise and disturbance injection

Using the PID auto tune option coupled with a few manual adjustments Figure 5 shows the PID parameters that were chosen for optimum performance as well as the control system performance metrics.



Table 3: PID Controller Performance metrics and PID parameters

| Metric                | Value                 | Parameter | Value     |
|-----------------------|-----------------------|-----------|-----------|
| Rise time             | 0.14 seconds          | P         | 244.883   |
| Settling time         | 0.34 seconds          | I         | 2482.2796 |
| Overshoot             | 0%                    | D         | 1.4843    |
| Peak                  | 1                     | N         | 62.3441   |
| Gain margin           | 14.2 dB @ 91.2 rad/s  |           |           |
| Phase margin          | 83.4 deg @ 16.6 rad/s |           |           |
| Closed-loop stability | Stable                |           |           |

The high integral gain (I = 2482.28) effectively eliminates the steady-state error from the open-loop response, achieving the desired unity output. The substantial proportional gain (P = 244.88) maintains the fast 0.14-second rise time while the derivative component (D = 1.48) prevents overshoot, resulting in optimal transient performance. The stability margins (14.2 dB gain margin, 83.4° phase margin) confirm robust operation with adequate safety margins for practical implementation. This parameter combination successfully balances speed, accuracy, and stability while providing effective disturbance rejection as demonstrated in the closed-loop response.

Figure 5 shows the resulting closed loop control system step response showing good disturbance rejection.





Figure 5: PID closed-loop control system step response showing noise and disturbance rejection

The performance metrics are tabulated in section 4.

# 3.2. Lead Compensator

Using the Control System Designer toolbox to design an alternative controller [3], Table 4 tabulates the design requirements that were targeted for the closed-loop control system.

Table 4: Lead Compensator Desired metrics

| Metric        | Value | Unit    |
|---------------|-------|---------|
| Rise time     | 0.1   | seconds |
| Settling time | 0.25  | seconds |
| % Overshoot   | 5     | %       |
| % Rise        | 80    | %       |
| % Settling    | 1     | %       |
| % Undershoot  | 1     | %       |
| Gain Margin   | 20    | dB      |
| Phase Margin  | 60    | degrees |



### Engineering Justification for Lead Compensator Selection:

The open-loop analysis revealed a stable but sluggish system with acceptable rise time (0.14s) but severe steady-state error (99.46%). This combination of characteristics makes the lead compensator the optimal classical design choice for the following reasons:

- **Speed Enhancement Requirement**: The system's moderate rise time could be significantly improved. Lead compensators excel at increasing system bandwidth and reducing rise time by adding phase lead in the crossover frequency region [4].
- **Stability Margin Preservation**: The overdamped response (0% overshoot) indicates the system has inherent stability but lacks speed. Lead compensators can increase speed while maintaining or even improving stability margins through their phase-lead characteristics [4].
- **Steady-State Error Consideration**: While lead compensators don't directly address steady-state error (unlike lag compensators), the identified system's error is primarily due to insufficient DC gain. The lead compensator's gain contribution, combined with increased loop gain from improved stability margins, can help reduce steady-state error while dramatically improving transient response.

#### **Alternative Compensator Analysis:**

- Lag Compensator: Would improve steady-state error but further slowdown the already sluggish transient response, contradicting the speed improvement objective. An attempt was made, and it proved difficult to clear the steady state error at the desired transient response, hence settled for the Lead compensator.
- **Lead-Lag Compensator**: Unnecessarily complex for this application, as the primary need is speed enhancement rather than simultaneous steady-state and transient optimization

**Design Philosophy**: The lead compensator approach prioritizes transient response improvement while leveraging the system's inherent stability, making it the most suitable classical design for transforming this slow but stable plant into a fast, responsive control system.

After setting the design requirements the root locus was manipulated, a zero – pole pair was added and eventually the desired requirements were achieved by a lead compensator design. Figure 6 shows the Control System Designer toolbox interface of the final design.





Figure 6: Control System Designer interface. The design focused on a lead compensator (Bode plot and Root Locus shown for LoopTransfer\_C) to meet the specified step response (yellow design requirement line). An initial attempt with a lag compensator (red design requirement line) proved difficult for eliminating steady-state error while meeting transient specs

The design was then imported to Simulink where noise and disturbance were injected to test system robustness. Figure 7 shows the resulting block diagram with noise and disturbance injection. Different types of disturbances were simulated to make sure that the system had good disturbance rejection.





Figure 7: New Control system block diagram generated from the Control System Designer toolbox with noise and disturbance injection





Figure 8: Step response of the lead compensator control system with noise and disturbance injected

The final control system designed managed to achieve the performance metrics tabulated in section 4.



# 4. Simulation Results

This section compares the performances of the two designed controllers as simulated in the previous section.

Table 5 presents a comprehensive comparison of the two designed controllers based on their simulated performance metrics.

Table 5: PID controller and Lead Compensator Simulation Performance Metrics Comparison

| Performance Metric             | PID         | Lead        | Comment                 |
|--------------------------------|-------------|-------------|-------------------------|
|                                | Controller  | Compensator |                         |
| Time Domain Performance        |             |             |                         |
| Rise Time (s)                  | 0.14        | 0.05        | Lead: 2.8× faster       |
| Settling Time (s)              | 0.34        | 0.22        | Lead: 35% faster        |
| Overshoot (%)                  | 0.00        | 2.99        | PID: No overshoot       |
| Peak Value                     | 1.00        | 1.00        | Equal                   |
| Steady-State Error (%)         | 0.00        | 0.00        | Equal                   |
| Frequency Domain Performance   |             |             |                         |
| Gain Margin (dB)               | 14.2        | 11.6        | PID: +2.6 dB better     |
| Phase Margin (°)               | 83.4        | 63.2        | PID: +20.2° better      |
| Phase Margin Frequency (rad/s) | 16.6        | 24.7        | Lead: +49%<br>bandwidth |
| Robustness Metrics             |             |             |                         |
| Stability                      | Stable      | Stable      | Equal                   |
| Parameter Sensitivity          | Low         | Moderate    | PID: More robust        |
| Disturbance Rejection          | Good        | Good        | Equal                   |
| Design Characteristics         |             |             |                         |
| Design Time                    | ~10 minutes | >1 hour     | PID: Faster design      |



| Design Method | Automated | Classical | Different approaches |
|---------------|-----------|-----------|----------------------|
|               |           |           |                      |

The simulation results reveal a speed-versus-robustness trade-off between the two controllers.

The lead compensator achieves superior transient performance with 3× faster rise time (0.05s vs 0.14s) and 35% faster settling (0.22s vs 0.34s), trading modest overshoot (2.99%) for significantly improved response speed. Conversely, the PID controller prioritizes robustness with superior stability margins (14.2 dB vs 11.6 dB gain margin; 83.4° vs 63.2° phase margin) and zero overshoot, ensuring critically damped response.

#### **Expected Hardware Performance:**

The transition to actual hardware will likely favour the PID controller despite the lead compensator's simulated superiority. The PID's larger stability margins provide better tolerance to model-reality mismatches, including unmodeled friction, parameter variations, and temperature effects. The lead compensator's higher bandwidth (24.7 rad/s) may amplify encoder noise and PWM quantization, while its faster control demands could approach actuator saturation limits.

Prediction: The PID controller is expected to maintain consistent performance on hardware, while the lead compensator may experience degraded performance due to practical implementation sensitivities, despite its impressive, simulated characteristics.

# 5. Hardware Implementation

Both controllers were then tested on the physical DC Motor that was modelled in section 2. This section documents the controllers' performances.

### 5.1. PID Controller

Figure 9 shows the hardware interfacing Simulink block diagram with the PID controller.





Figure 9: PID controller on hardware block diagram

When implemented on the actual hardware the PID controlled closed-loop system response is shown in Figure 10 and the performance metrics are tabulated in Table 6 below.



Figure 10:PID controller on hardware step response



# 5.2. Lead Compensator

Figure 11 shows the hardware interfacing Simulink block diagram with the Lead Compensator.



Figure 11: Lead compensator on hardware block diagram

The system step response in shown in Figure 12 and the performance metrics tabulated in Table 6 below.



Figure 12:Lead compensator on hardware step response



Table 6: PID Controller and Lead Compensator Hardware Performance Metrics

| Performance Metric            | PID Controller    | Lead Compensator  | Units   |
|-------------------------------|-------------------|-------------------|---------|
| Setpoint                      | 50.0              | 50.0              | -       |
| Rise Time (10%-90%)           | 0.050             | 0.110             | seconds |
| Settling Time (5% band)       | ∞                 | ∞                 | seconds |
| Peak Value                    | 75.82             | 72.53             | -       |
| Overshoot                     | 51.65             | 45.05             | %       |
| Undershoot                    | 100.00            | 100.00            | %       |
| Steady-State Value            | 54.60             | 54.41             | -       |
| Steady-State Error (absolute) | 4.60              | 4.41              | -       |
| Steady-State Error (%)        | 9.20              | 8.82              | %       |
| Stability Assessment          | Marginally Stable | Marginally Stable | -       |

# 5.3. Enhanced PID Controller

#### 5.3.1. Identified Problem: Timing Mismatch in Feedback Loop

The dramatic performance degradation observed in initial hardware implementation is attributed to a **feedback loop timing mismatch**. Analysis revealed the following sequence of events causing instability (or marginal stability):

- 1. **Controller Output Generation**: The PID control algorithm calculates and outputs PWM commands at the programmed sample rate (this is based on the error value/signal the controller receives as input). *e.g.* when the setpoint is 50 rpm and the received error value is 30 rpm. This should mean that the current speed is 20 rpm, and the controller commands the actuator to increase the speed by a certain amount (and the controller waits for the next feedback) so as to get to 50 rpm.
- 2. Actuator Response: The DC motor responds to PWM changes almost immediately
- 3. **Sensor Feedback Delay**: The encoder reading, signal processing, and feedback path introduce cumulative delays. *e.g.* when the encoder reads the speed, due to sensor delay, the speed is already at say 40 rpm, then due to all the cumulative delays in the feedback loop, by the time the error due to this particular speed reading reaches the controller, the current motor speed is already past 50 rpm.



4. **Control Loop Desynchronization**: The controller receives outdated feedback information and makes corrections based on previous system states rather than current states. *e.g.* the controller receives an error value of 10 and still commands the motor to increase the speed yet the setpoint has being reached already. By the time the sensor peaks that the setpoint has been reached, the controller commands the motor to slow down, the cycle continues and this is what gives rise to indefinite oscillations. This example is a slowed down version of the closed-loop control process.

This timing mismatch created a **phase lag** in the control loop, effectively reducing the phase margin and pushing the system toward marginal stability, resulting in sustained oscillations.

In discrete-time control systems, the total loop delay consists of:

- Computational delay: Controller processing time
- I/O delays: ADC conversion, PWM update, sensor sampling
- Communication delays: Data transfer between components

The **critical insight** was that while the system identification process captured the plant dynamics accurately, it did not account for the implementation delays present in the actual hardware control loop.

# 5.3.2. Solution: Deliberate Delay Compensation



Figure 13: Enhanced PID control system simulation with simulated 3 seconds delay

**Hypothesis**: Adding/simulating a deliberate delay (settled for 3 seconds after trying different delay iterations – from 0.5s to 5s) to the control signal path when tuning the PID controller would allow the feedback sensor sufficient time to capture the system's response



to control actions, thereby resynchronizing the feedback loop. The resulting tuned PID controller had the following PID parameters.

Table 7: Tuned PID Controller PID Parameters

| Parameter | Value    |
|-----------|----------|
| Р         | 0.10844  |
| I         | 21.68881 |
| D         | 0        |
| N         | 100      |

Figure 14 shows the tuned controller's performance on hardware.



Figure 14:Tuned PID control system with 3 seconds delay



The performance metrics on hardware are tabulated below:

Table 8: Tuned PID Controller Simulation and Hardware Performance Metrics

| Performance Metric     | Simulation | Hardware | Unit    |
|------------------------|------------|----------|---------|
| Setpoint               | 1          | 50.0     | -       |
| Rise Time              | 10.40      | 0.130    | seconds |
| Settling Time          | 20.50      | 1.310    | seconds |
| Peak Value             | 0.999      | 63.74    | -       |
| Overshoot              | 0.00       | 27.47    | %       |
| Undershoot             | 0.00       | 100.00   | %       |
| Steady-State Error (%) | 0.00       | 0.01     | %       |
| Stability              | Stable     | Stable   | -       |

Further PID tuning could have resulted in less % overshoot (potentially increasing the rise time) and even better over performance.

A disturbance was also induced on the motor's wheel and the controller demonstrated good disturbance rejection.



Figure 15: Tuned PID control system with 3 seconds delay demonstrating disturbance rejection



Interestingly, the controller had a faster response time on hardware than it did in the software simulation. The dramatic speed improvement on hardware (0.13s vs 10.4s rise time) demonstrates that the 3-second delay served as an effective tuning constraint rather than a physical limitation. The resulting conservative PID parameters, when applied to hardware with actual (shorter) delays, achieved both the desired stability and unexpectedly fast response - validating the delay compensation strategy.

# 5.4. Enhanced Lead Compensator

**Hypothesis:** The same issue that the PID controller suffered from is exactly what caused the Lead Compensator.

However, to enhance the Lead Compensator's performance to compensate for the time mismatch explained in the previous section, more relaxed design requirements were set for the same Lead Compensator used initially. The idea was to ensure that the controller responses much slower. Table 9 tabulates the new design requirements. These were borrowed from the simulation performance metrics of the enhanced PID controller. Rationale – If the Lead compensator could be made to perform in simulation like or close to the enhanced PID controller did in simulation, then it could match the feedback loop timing when implemented on hardware.

Figure 16 shows the Control System Designer session when the new requirements were set. The blue step response shows the slower compensator. Obtained by adjusting the closed-loop poles on the root locus.



Figure 16: Control System Designer Toolbox Interface; enhancing Lead controller performance.



Table 9:Enhanced Lead Compensator Desired metrics

| Metric        | Value | Unit    |
|---------------|-------|---------|
| Rise time     | 10    | seconds |
| Settling time | 20    | seconds |
| % Overshoot   | 5     | %       |
| % Rise        | 80    | %       |
| % Settling    | 1     | %       |
| % Undershoot  | 0     | %       |
| Gain Margin   | 30    | dB      |
| Phase Margin  | 60    | degrees |

In simulation, the enhanced Lead Compensator's performance metrics are tabulated in Table 10. The compensator was then implemented on hardware and the following performance was observed.



Figure 17: Enhanced Lead Compensator hardware performance.





Figure 18: Enhanced Lead Compensator on hardware demonstrating good disturbance rejection

Table 10 tabulates the performance metrics.

Table 10: Enhanced Lead Compensator Simulation and Hardware Performance Metrics

| Performance Metric            | Simulation | Hardware | Unit    |
|-------------------------------|------------|----------|---------|
| Setpoint                      | 10.0       | 50.0     | -       |
| Rise Time                     | 10.7645    | 0.0700   | seconds |
| Settling Time                 | 20.1626    | 0.8600   | seconds |
| Peak Time                     | -          | 0.6600   | seconds |
| Peak Value                    | 9.9999     | 60.4396  | -       |
| Overshoot                     | 0.00       | 20.88    | %       |
| Undershoot                    | 0.00       | 100.00   | %       |
| Steady-State Value            | 9.9999     | 50.0032  | -       |
| Steady-State Error (absolute) | 0.0001     | 0.0032   | -       |
| Steady-State Error (%)        | 0.001      | 0.01     | %       |



| Gain Margin  | 51.8 @ 76.1<br>rad/s | -      | dB      |
|--------------|----------------------|--------|---------|
| Phase Margin | 90 @ 0.204           | -      | degrees |
| Stability    | Stable               | Stable | -       |

The enhanced lead compensator's hardware implementation validated the timing compensation strategy while demonstrating superior performance metrics. The controller achieved optimal transient response (0.07s rise time, 0.86s settling time) with excellent steady-state accuracy (0.01% error) and robust disturbance rejection. Notably, the hardware performance exceeded simulation predictions by orders of magnitude, confirming that conservative design margins translate to exceptional practical performance.

NOTE: THE ENHANCED LEAD COMPENSATOR (BOTH SIMULATION AND HARDWARE IMPLEMENTATION) WERE NOT SUBMITTED AS PART OF THE MATLAB PROJECT SUBMITTED EALIER. THEREFORE, THE TWO MODELS (HARDWARE AND SIMULATION) HAVE BEEN ATTACHED TO THIS PROJECT REPORT SUBMISSION ON THE FUNDA SITE FOR REFERENCE.



# 6. Comparative Analysis

# 6.1. Simulation vs Hardware Performance

Table 11: Overall Quantitative Comparison

| Controller                    | Simulation<br>Performance | Hardware<br>Performance | Key Characteristics         |
|-------------------------------|---------------------------|-------------------------|-----------------------------|
| PID Controller (Initial)      |                           |                         |                             |
| Rise Time                     | 0.14s                     | 0.05s                   | Faster on hardware          |
| Settling Time                 | 0.34s                     | ∞                       | Unstable                    |
| Overshoot                     | 0%                        | 51.65%                  | Severe degradation          |
| Steady-State Error            | 0%                        | 9.20%                   | Significant error           |
| Stability                     | Stable                    | Marginally Stable       | Degraded                    |
| Lead Compensator<br>(Initial) |                           |                         |                             |
| Rise Time                     | 0.05s                     | 0.11s                   | 2.2× slower                 |
| Settling Time                 | 0.22s                     | ∞                       | Unstable                    |
| Overshoot                     | 2.99%                     | 45.05%                  | 15× increase                |
| Steady-State Error            | 0%                        | 8.82%                   | Significant error           |
| Stability                     | Stable                    | Marginally Stable       | Degraded                    |
| Enhanced PID<br>Controller    |                           |                         |                             |
| Rise Time                     | 10.40s                    | 0.13s                   | 80× faster on<br>hardware   |
| Settling Time                 | 20.50s                    | 1.31s                   | 15.6× faster on<br>hardware |
| Overshoot                     | 0%                        | 27.47%                  | Acceptable increase         |
| Steady-State Error            | 0%                        | 0.01%                   | Excellent                   |
| Stability                     | Stable                    | Stable                  | Maintained                  |
| Enhanced Lead                 |                           |                         |                             |



| Compensator        |        |        |                             |
|--------------------|--------|--------|-----------------------------|
| Rise Time          | 10.76s | 0.07s  | 154× faster on<br>hardware  |
| Settling Time      | 20.16s | 0.86s  | 23.4× faster on<br>hardware |
| Overshoot          | 0%     | 20.88% | Moderate increase           |
| Steady-State Error | 8.90%  | 0.01%  | Dramatic<br>improvement     |
| Stability          | Stable | Stable | Maintained                  |

The enhanced controllers demonstrate remarkable performance improvements over their initial counterparts, with both controllers successfully bridging the simulation-hardware gap through systematic re-tuning and delay compensation strategies.

#### **Enhanced PID Controller Performance:**

- Hardware implementation exceeded simulation expectations with 80× faster rise time (0.13s vs 10.4s)
- Settling time improved by 15.6× on hardware (1.31s vs 20.5s)
- Maintained excellent steady-state accuracy (0.01% error)
- Acceptable overshoot increase (27.47%) while maintaining stability

#### **Enhanced Lead Compensator Performance:**

- Achieved even more dramatic hardware acceleration with 154× faster rise time (0.07s vs 10.76s)
- Superior settling performance: 23.4× faster on hardware (0.86s vs 20.16s)
- Excellent steady-state accuracy improvement from 8.90% simulation error to 0.01% hardware error
- Moderate overshoot (20.88%) better than enhanced PID
- Demonstrated superior disturbance rejection

#### **Key Insights:**

1. The conservative simulation tuning (with deliberate delays) created robust controllers that performed exceptionally well on actual hardware



- 2. Both enhanced controllers validated the delay compensation strategy
- 3. The enhanced lead compensator achieved the best overall hardware performance metrics

# 6.3. System Identification Validation

# 6.3.1. Model Accuracy Assessment

The selected model achieved:

- 93.07% fit on cross-validation data
- Successful capture of dominant pole locations
- Accurate **DC gain** representation
- Good transient response prediction

#### What the model captured well:

- Linear dynamics around operating point
- Frequency response characteristics
- Basic time constants

#### What the model missed:

- Transport delays in implementation
- Actuator saturation limits
- Friction and dead zones
- Noise characteristics
- Temperature dependencies

# 6.4. Engineering Insights

#### Model-Based Design Lessons

- 1. System identification is powerful but requires validation across different operating conditions
- 2. Cross-validation is essential to avoid overfitting
- 3. Practical implementation factors often dominate theoretical performance



- 4. Robustness margins are critical for successful hardware implementation
- 5. Conservative tuning with deliberate delays can bridge the simulation-hardware gap effectively

# Control System Design Principles

- 1. Conservative design often outperforms aggressive optimization in practice
- 2. Stability margins provide insurance against model uncertainties
- 3. Implementation constraints must be considered during design phase
- 4. Systematic re-tuning strategies can dramatically improve hardware performance
- 5. Both automated (PID) and classical (lead compensator) approaches can achieve excellent results with proper tuning

#### Controller Performance Comparison

### **Enhanced Lead Compensator Advantages:**

- Fastest overall response (0.07s rise time)
- Best settling performance (0.86s)
- Excellent steady-state accuracy
- Superior disturbance rejection

## **Enhanced PID Controller Advantages:**

- Simpler implementation
- More predictable behaviour
- Easier to tune and understand
- Robust across different operating conditions

# 7. Conclusion

This project successfully navigated the complete system identification and control design cycle for a DC motor, yielding critical insights into the interplay between theoretical modelling, simulation, and real-world hardware implementation. The primary objectives were systematically achieved:

• A robust mathematical model of the DC motor was developed using system identification techniques, achieving a 93.07% cross-validated fit (Objective 1).



- Both a PID controller (via automated tuning) and a classical lead compensator were designed, enhanced, and compared. The enhanced lead compensator ultimately achieved superior performance metrics while the enhanced PID provided excellent robustness (Objective 2).
- Controller performance was validated through both simulation and hardware implementation, with the enhanced controllers demonstrating exceptional hardware performance that exceeded simulation predictions (Objective 3).
- Analysis of discrepancies led to the identification of feedback loop timing mismatches and the development of innovative delay compensation strategies that dramatically improved both controllers' performance (Objective 4).

#### **Key Achievements:**

- Enhanced Lead Compensator: Achieved optimal performance with 0.07s rise time, 0.86s settling time, and 0.01% steady-state error
- **Enhanced PID Controller:** Demonstrated excellent robustness with 0.13s rise time, 1.31s settling time, and 0.01% steady-state error
- Innovation: Developed delay compensation methodology that bridges simulationhardware gap

#### **Critical Findings:**

- Systematic Enhancement Works: Both controllers benefited dramatically from the delay compensation approach
- 2. **Hardware Can Exceed Simulation:** Conservative tuning led to unexpectedly superior hardware performance
- 3. **Classical vs Modern:** Both automated PID tuning and classical lead compensator design achieved excellent results when properly enhanced
- 4. **Performance Trade-offs:** The enhanced lead compensator achieved superior speed while the enhanced PID provided superior robustness

Engineering Impact: This work demonstrates that systematic controller enhancement through delay compensation can resolve simulation-hardware discrepancies effectively. The success of both controller types reinforces that both classical frequency-domain design and modern automated tuning approaches remain viable when coupled with appropriate enhancement strategies. The enhanced lead compensator's superior performance metrics make it the preferred choice for applications requiring fast, accurate response, while the enhanced PID remains optimal for applications prioritizing robustness and simplicity.



**Final Recommendation:** For this DC motor application, the **Enhanced Lead Compensator** is recommended as the optimal solution, providing the best combination of speed (0.07s rise time), settling performance (0.86s), accuracy (0.01% steady-state error), and disturbance rejection while maintaining system stability.

# 8. References

- [1] M. Inc., "Get Started with System Identification Toolbox," MathWorks Inc., 04 June 2025. [Online]. Available: https://www.mathworks.com/help/ident/getting-started-1.html. [Accessed 04 June 2025].
- [2] M. Inc., "Getting Started with the Control System Designer," MathWorks Inc., 04 June 2025. [Online]. Available: https://www.mathworks.com/help/control/ug/getting-started-with-the-control-system-designer.html. [Accessed 04 June 2025].
- [3] C. Lum, "Using the Control System Designer in Matlab," YouTube, 2019. [Online]. Available: https://youtu.be/RPzFLzKkQGs. [Accessed 25 May 2025].
- [4] U. o. Michigan, C. M. University and D. M. University, "Extras: Designing Lead and Lag Compensators," University of Michigan, 04 June 2025. [Online]. Available: https://ctms.engin.umich.edu/CTMS/index.php?aux=Extras\_Leadlag. [Accessed 04 June 2025].