# Yongkang Cheng

chengyongkang.me | 437-663-2855 | github.com/Ken-2511 | iwmain@outlook.com | linkedin.com/in/chengyongkang

## **EDUCATION**

## University of Toronto (St. George), Toronto, ON

Sep 2023 – May 2028 (expected)

BASc in Computer Engineering + PEY Co-op, cGPA: 3.87/4.0 (88.6%)

Relevant Courses: Digital Electronics (in progress), Operating Systems (in progress), Algorithms and Data Structures (in progress), Digital Systems (Verilog), Computer Organization (Assembly), Software Design and Communication (C++)

## **EXPERIENCES**

## Research Assistant, Wireless Power Transfer Coil Design

Jul 2025 - Aug 2025

Research Intern, X-Lab, University of Toronto

Toronto, ON

- Designed a resonant 13.56 MHz coil pair for brain-computer interface power delivery across 20 mm separation.
- Optimized coupling coefficient (k>0.01) and quality factor (Q>28) through HFSS sweeps and EM simulations.
- Created PCBs with tuning networks; fabricated and tested 3 TX and 11 RX prototypes to validate efficiency.
- Tuned resonance under load and analyzed link performance to improve stability of wireless power transfer.

#### Research Assistant, Ultra-Wideband Receiver Design

May 2025 - Jul 2025

Research Intern, X-Lab, University of Toronto

Toronto, ON

- Verified a hybrid 2-PPM + 8-PSK TX chip pre-tapeout; built Python/Simulink pipelines for 2 ns symbol sync and carrier recovery under discontinuous 4 GHz.
- Built pulse-position detection and K-means phase calibration for PPM demodulation and constellation adjustment.
- Achieved error-free demodulation across 2,500 symbols under  $\geq$  13 dB SNR (AWGN) and  $\pi/16$  phase jitter.
- Automated simulation/test flows with Python scripts for waveform analysis and regression testing.
- Presented at Undergraduate Engineering Research Day with a poster and an interactive demo site.

# **PROJECTS**

#### FPGA Polyphonic Synthesizer

Mar 2025

- Built a 20-voice polyphonic synthesizer in C on a Nios-V RISC-V soft-core, streaming 8 kHz audio via on-chip FIFO.
- Used Q15 fixed-point arithmetic, LUTs, and shift-based division to replace floating-point, enabling real-time DSP mixing and ADSR envelopes.
- Implemented interrupt-driven PS/2 keyboard input with a double-buffered 320×240 VGA interface.
- Developed simple graphics primitives and interrupt-driven APIs for responsive, low-latency user interaction.

#### Verilog Pac-Man Game

Nov 2024

- Built (with one collaborator) an FPGA Pac-Man in Verilog with PS/2 input and VGA output on DE1-SoC.
- Implemented hierarchical FSM game logic and a custom VGA controller with cycle-accurate 320×240 scan timing.
- Resolved signal synchronization and state logic issues using ModelSim; automated asset conversion via OpenCV.

## **SKILLS**

- Programming: Python, C/C++, Verilog, Assembly (RISC-V), MATLAB/Simulink
- EDA Tools: Quartus, ModelSim, LTSpice, Ansys HFSS, Altium Designer, SUE, MAX
- Hardware Tools: PCB Design, Oscilloscope, Soldering, 3D Printing, Vector Network Analyzer
- 3D Modeling: Rhinoceros, Blender, 3Ds Max

# **AWARDS**

• University of Toronto Excellence Award (UTEA) \$7,500 scholarship for 6 students among 2nd to 4th ECE for research potential. Apr 2025

• ECE Awards Sep 2024

Awarded to top 30 students in the first-year ECE program out of 300+ students.