# Yongkang Cheng

chengyongkang.me | 437-663-2855 | github.com/Ken-2511 | iwmain@outlook.com | linkedin.com/in/chengyongkang

## **EDUCATION**

#### University of Toronto (St. George), Toronto, ON

Sep 2023 – May 2028 (expected)

BASc in Computer Engineering + PEY Co-op, cGPA: 3.87/4.0 (88.6%)

Relevant Coursework: Digital Electronics (in progress), Operating Systems (in progress), Digital Systems, Computer Organization

# **EXPERIENCES**

#### Research Assistant, Wireless Power Transfer Coil Design

Jul 2025 - Aug 2025

Research Intern, X-Lab, University of Toronto

Toronto, ON

- Designed a resonant 13.56 MHz coil pair for brain-computer interface power delivery across 20 mm separation.
- Optimized coupling coefficient (k>0.01) and quality factor (Q>28) through HFSS sweeps and EM simulations.
- Created PCBs with tuning networks; fabricated and tested 3 TX and 11 RX prototypes to validate efficiency.
- Tuned resonance under load and analyzed link performance to improve stability of wireless power transfer.

#### Research Assistant, Ultra-Wideband Receiver Design

May 2025 - Jul 2025

Research Intern, X-Lab, University of Toronto

Toronto, ON

- Verified a hybrid 2-PPM + 8-PSK TX chip pre-tapeout; built Python/Simulink pipelines for 2 ns symbol sync and carrier recovery under discontinuous 4 GHz.
- Built pulse-position detection and K-means phase calibration for constellation stabilization and PPM demodulation.
- Achieved zero-BER demodulation across 2,500 symbols under  $\geq 13\,\mathrm{dB}$  SNR (AWGN) and  $\pi/16$  phase jitter.
- Presented at Undergraduate Engineering Research Day with a poster and an interactive demo site.

## **PROJECTS**

#### FPGA Polyphonic Synthesizer

Mar 2025

- Implemented a 20-voice polyphonic synthesizer in C (with one collaborator) running on a Nios-V RISC-V soft-core on the DE1-SoC; streamed 8 kHz Q15 audio via the on-chip audio FIFO.
- Implemented PS/2 interrupt-driven input with a double-buffered 320×240 VGA UI.
- Replaced floats with 32-bit phase accumulators and fixed-point DSP; realized real-time mixing and ADSR envelope.

#### Verilog Pac-Man Game

Nov 2024

- Built (with one collaborator) an FPGA Pac-Man in Verilog with PS/2 input and VGA output on DE1-SoC.
- Implemented hierarchical FSM game logic and a custom VGA controller with cycle-accurate 320×240 scan timing.
- Resolved signal synchronization and state logic issues using ModelSim; automated asset conversion via OpenCV.

## **SKILLS**

- Programming: Python, C/C++, Verilog, Assembly (RISC-V), MATLAB/Simulink
- EDA Tools: Quartus, ModelSim, LTSpice, Ansys HFSS, Altium Designer, SUE, MAX
- Hardware Tools: PCB Design, Oscilloscope, Soldering, 3D Printing, Vector Network Analyzer
- 3D Modeling: Rhinoceros, Blender, 3Ds Max

## AWARDS

• University of Toronto Excellence Award (UTEA) \$7,500 scholarship for 6 students among 2nd to 4th ECE for research potential. Apr 2025

• ECE Awards Sep 2024

Awarded to top 30 students in the first-year ECE program out of 300+ students.