# CSSE2010/CSSE7201 AVR ATmega324A Instruction Set Summary v 1.2

### Operand Notation

| Operand Notation | Meaning                                  | Replace with        | Opcode pattern              |  |  |
|------------------|------------------------------------------|---------------------|-----------------------------|--|--|
| Rd               | Destination register (could be source    | r0r31               | ddddd                       |  |  |
|                  | also)                                    | r16r31              | dddd (register number – 16) |  |  |
| Rr               | Source register                          | r0r31               | rrrrr                       |  |  |
| Rh:Rl            | Pair of registers treated as 16 bit      | r25:r24             | dd (00)                     |  |  |
|                  | quantity                                 | r27:r26 (or XH:XL)  | dd (01)                     |  |  |
|                  |                                          | r29:r28 (or YH:YL)  | dd (10)                     |  |  |
|                  |                                          | r31:r30 (or ZH:ZL)  | dd (11)                     |  |  |
| K                | Constant data                            | 0255 (\$00 to \$FF) | KKKKKKKK                    |  |  |
|                  |                                          | 063 (\$00 to \$3F)  | KKKKKK                      |  |  |
| k                | Constant address                         | -6463               | kkkkkkk                     |  |  |
|                  |                                          | -20482047           | kkkk kkkk kkkk              |  |  |
|                  |                                          | 065535              | kkkk kkkk kkkk              |  |  |
| b                | Bit number in register (or I/O register) | 07                  | bbb                         |  |  |
| S                | Bit in status register                   | 07                  | SSS                         |  |  |
| W                | Y or Z register                          | Y or Z              | W (1 for Y, 0 for Z)        |  |  |
| P                | I/O register number                      | 063 (\$00 to \$3F)  | РРРРРР                      |  |  |
|                  |                                          | 031(\$00 to \$1F)   | PPPPP                       |  |  |
| q                | Displacement for direct addressing       | 063                 | qqqqq                       |  |  |

### Notation Used in Operation Description

| Operation Notation | Meaning                                                                                            |
|--------------------|----------------------------------------------------------------------------------------------------|
| M[a]               | Memory (SRAM) cell at address a                                                                    |
| PM[a]              | Program Memory (Flash) cell at byte address a                                                      |
| IO[a]              | I/O register a                                                                                     |
| PC                 | Program Counter                                                                                    |
| SP                 | Stack Pointer                                                                                      |
| STACK              | M[SP]                                                                                              |
| ←                  | Assigned value                                                                                     |
| reg(a)             | Bit a of register reg (numbered 70, most significant to least significant)                         |
| C                  | Carry bit in status register, same as SREG(0)                                                      |
| Z                  | Zero bit in status register, same as SREG(1)                                                       |
| N                  | Negative bit in status register, same as SREG(2)                                                   |
| V                  | Overflow bit in status register, same as SREG(3)                                                   |
| S                  | N⊕V bit in status register, same as SREG(4). S = sign of result corrected for any overflow. (Means |
|                    | result is negative (with no overflow) or would have been negative if overflow hadn't occurred.)    |
| Н                  | Half-carry bit in status register, same as SREG(5)                                                 |
| T                  | Transfer bit in status register, same as SREG(6) (see BLD, BST)                                    |
| I                  | Global Interrupt Enable bit in status register, same as SREG(7)                                    |

## Alphabetic Instruction Set Summary

|       | onic and    | Operation                                                                           | Description                                                         | Flags<br>Affected   | No.<br>Clks |      | OpCode         | Example                                                                                                 |
|-------|-------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------|-------------|------|----------------|---------------------------------------------------------------------------------------------------------|
| _     |             | $Rd \leftarrow Rd + Rr + C$                                                         | Add two registers with carry                                        | HSVNZC              | 1           | 0001 | 11rd dddd rrrr | ;add r1:r0 to r3:r2                                                                                     |
| ADD   |             | $Rd \leftarrow Rd + Rr$                                                             | Add two registers                                                   | HSVNZC              | 1           |      | 11rd dddd rrrr | add r2,r0 ; add low byte<br>adc r3,r1 ; add high byte                                                   |
| ADIW  | Rh:Rl,<br>K | Rh:Rl←Rh:Rl +<br>K                                                                  | Add immediate to Word $(0 \le K \le 63)$                            | SVNZC               | 2           | 1001 | 0110 KKdd KKKK | adiw ZH:ZL, 7; add 7 to Z                                                                               |
| AND   | Rd,Rr       | Rd←Rd • Rr                                                                          | Logical AND two registers                                           | SVNZ-,<br>V cleared | 1           |      | 00rd dddd rrrr | and r2, r16 ; isolate bit 0 in r2                                                                       |
| ANDI  | Rd, K       | Rd←Rd • K                                                                           | Logical AND with immediate $(16 \le d \le 31)$                      | SVNZ-,<br>V cleared | 1           |      |                | andi r18,\$10 ; isolate bit 4 in r18                                                                    |
| ASR   | Rd          | $C \leftarrow Rd(0),$<br>Rd(60)<br>$\leftarrow Rd(71),$<br>$Rd(7) \leftarrow Rd(7)$ | Arithmetic shift right  b7b0  C                                     | SVNZC               | 1           | 1001 | 010d dddd 0101 | asr r17 ; r17 = r17 / 2                                                                                 |
| BCLR  | S           | $SREG(s) \leftarrow 0$                                                              | Clear bit in status register                                        | SREG(s)             | 1           | 1001 | 0100 1sss 1000 | bclr 7 ; disable interrupts                                                                             |
| BLD   | Rd,b        | Rd(b) ←T                                                                            | Load bit in register from T                                         | -T                  | 1           |      |                | bst r1, 2 ; store bit 2 of r1 in T bld r0, 4 ; load T into bit 4 of r0                                  |
| BRBC  | s,k         | $if(SREG(s) = 0)$ $PC \leftarrow PC + k + 1$                                        | Branch if status register flag<br>cleared                           |                     | 1,2*        | 1111 | 01kk kkkk ksss | cpi r20, 5; compare r20 to value 5<br>brbc 1,noteq; Branch if zero flag 0<br><br>noteq: nop; do nothing |
| BRBS  | s,k         | $if(SREG(s) = 1)$ $PC \leftarrow PC + k + 1$                                        | Branch if status register flag set                                  |                     | 1,2*        |      |                | bst r0, 3 ; load T with bit 3 of r0 brbs 6, bitset ; Branch if T was set                                |
| BRCC  | k           | if(C=0) then $PC \leftarrow PC + k + 1$                                             | Branch if carry cleared, Same as brbc 0,k and brsh                  |                     | 1,2*        | 1111 | 01kk kkkk k000 | add r22, r23 ; add r23 to r22<br>brcc nocarry ; branch if carry<br>; cleared                            |
| BRCS  | k           | if(C=1) then<br>$PC \leftarrow PC + k + 1$                                          | Branch if carry set, Same as brbs 0,k and brlo                      |                     | 1,2*        | 1111 | 00kk kkkk k000 | cp r26, r25 ; compare r26 with r25<br>brcs label ; branch if carry set                                  |
| BREAK |             |                                                                                     | For on-chip debug only                                              |                     | 1           |      | 0101 1001 1000 |                                                                                                         |
| BREQ  | k           | if(Z=1) then $PC \leftarrow PC + k + 1$                                             | Branch if equal, Same as brbs 1,k                                   |                     | 1,2*        | 1111 | 00kk kkkk k001 | cp r1,r0 ; compare r1 and r0<br>breq label ; branch if equal                                            |
| BRGE  | k           | if(S=0) then $PC \leftarrow PC + k + 1$                                             | Branch if greater or equal (signed), Same as brbc 4,k               |                     | 1,2*        | 1111 | 01kk kkkk k100 | cp r1, r2<br>brge label ; branch if r1 ≥ r2<br>; (signed)                                               |
| BRHC  | k           | if(H=0) then $PC \leftarrow PC + k + 1$                                             | Branch if half-carry flag cleared,<br>Same as brbc 5,k              |                     | 1,2*        | 1111 | 01kk kkkk k101 |                                                                                                         |
| BRHS  | k           | if(H=1) then<br>$PC \leftarrow PC + k + 1$                                          | Branch if half-carry flag set,<br>Same as brbs 5,k                  |                     | 1,2*        |      | 00kk kkkk k101 |                                                                                                         |
| BRID  | k           | if(I=0) then $PC \leftarrow PC + k + 1$                                             | Branch if interrupt disabled,<br>Same as brbc 7,k                   |                     | 1,2*        |      | 01kk kkkk k111 |                                                                                                         |
|       | k           | if(I=1) then<br>$PC \leftarrow PC + k + 1$                                          | Branch if interrupts enabled,<br>Same as brbs 7,k                   |                     | 1,2*        |      | 00kk kkkk k111 |                                                                                                         |
| BRLO  |             | if(C=1) then $PC \leftarrow PC + k + 1$                                             | Branch if lower, unsigned, Same as brbs 0,k and brcs                |                     | 1,2*        | 1111 | 00kk kkkk k000 | cpi r19,\$8 ; compare r19 with \$8<br>brlo label ; branch if r19 < \$8<br>(unsigned)                    |
| BRLT  | k           | if(S=1) then $PC \leftarrow PC + k + 1$                                             | Branch if less than (signed),<br>Same as brbs 4,k                   |                     | 1,2*        | 1111 | 00kk kkkk k100 | cpi r19,\$8; compare r19 with \$8<br>brlt label; branch if r19 < \$8<br>;(signed)                       |
| BRMI  | k           | if(N=1) then $PC \leftarrow PC + k + 1$                                             | Branch if minus, Same as brbs 2,k                                   |                     | 1,2*        | 1111 | 00kk kkkk k010 | subi r18, 4 ; subtract 4 from r18<br>brmi label ; branch if result<br>; negative                        |
| BRNE  | k           | if(Z=0) then $PC \leftarrow PC + k + 1$                                             | Branch if not equal, Same as brbc 1,k                               |                     | 1,2*        | 1111 | 01kk kkkk k001 | cpi r27, 5 ; compare r27 to 5<br>brne label ; branch if r27 ≠ 5                                         |
| BRPL  | k           | if(N=0) then $PC \leftarrow PC + k + 1$                                             | Branch if plus, Same as brbc 2,k                                    |                     | 1,2*        | 1111 | 01kk kkkk k010 | subi r26,\$50; subtract \$50 from r26 brpl pos; branch if result positive                               |
| BRSH  | k           | if(C=0) then $PC \leftarrow PC + k + 1$                                             | Branch if same or higher,<br>unsigned, Same as brbc 0,k and<br>brcc |                     | 1,2*        | 1111 | 01kk kkkk k000 | cp r1, r2<br>brsh label ; branch if r1 ≥ r2<br>; (unsigned)                                             |
| BRTC  | k           | if(T=0) then $PC \leftarrow PC + k + 1$                                             | Branch if T flag cleared, Same as brbc 6,k                          |                     | 1,2*        | 1111 | 01kk kkkk k110 | bst r3, 5; store bit 5 of r3 in T<br>brtc label; branch if bit was 0                                    |
| BRTS  | k           | if(T=1) then $PC \leftarrow PC + k + 1$                                             | Branch if T flag set, Same as brbs 6,k                              |                     | 1,2*        | 1111 | 00kk kkkk k110 | bst r3, 5; store bit 5 of r3 in T<br>brts label; branch if bit was 1                                    |
| BRVC  | k           | if(V=0) then $PC \leftarrow PC + k + 1$                                             | Branch if overflow flag is cleared, Same as brbc 3,k                |                     | 1,2*        | 1111 | 01kk kkkk k011 | add r3, r4 ; add r4 to r3<br>brvc noover ; branch if no overflow                                        |
| BRVS  | k           | if(V=1) then $PC \leftarrow PC + k + 1$                                             | Branch if overflow flag is set,<br>Same as brbs 3,k                 |                     | 1,2*        | 1111 | 00kk kkkk k011 | add r3, r4; add r4 to r3<br>brvs over; branch if overflow                                               |
| BSET  | s           | $SREG(s) \leftarrow 1$                                                              | Set bit in status register                                          | SREG(s)             | 1           | 1001 | 0100 Osss 1000 | bset 6 ; set T flag                                                                                     |
| BST   | Rr,b        | T←Rr(b)                                                                             | Bit store from register to T                                        | -T                  | 1           |      |                | bst r1, 2; store bit 2 of r1 in T bld r0, 4; load T into bit 4 of r0                                    |



|        | onic and rands | Operation                                                  | Description                                                                                                              | Flags<br>Affected                 | No.<br>Clks            | OpCode                                     | Example                                                                                                                 |
|--------|----------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| CALL   | k              | PC←k;<br>Stack←PC + 2;<br>SP←SP-2                          | Direct subroutine call. 0≤k≤64K                                                                                          |                                   | 4                      | 1001 010k kkkk 111k<br>kkkk kkkk kkkk kkkk | call check; call subroutine (at; label check)                                                                           |
| CBI    | P, b           | $IO[P](b) \leftarrow 0$                                    | Clear bit in I/O register, only for 0≤P≤31                                                                               |                                   | 2                      | 1001 1000 PPPP Pbbb                        | cbi \$0B, 7; Clear bit 7 in port D                                                                                      |
| CBR    | Rd, K          | Rd←Rd• K                                                   | Clear bit(s) in register, only for 16≤d≤31                                                                               | SVNZ-,<br>V cleared               | 1                      | As per ANDi with K<br>Complemented         | cbr r16,\$F0 ; clr upper nibble of r16 cbr r18, 1 ; clear bit 0 in r18                                                  |
| CLC    |                | C <b>←</b> 0                                               | Clear carry flag, Same as bclr 0                                                                                         | C                                 | 1                      | 1001 0100 1000 1000                        | clc                                                                                                                     |
| CLH    |                | H <b>←</b> 0                                               | Clear half-carry flag, Same as bclr 5                                                                                    | н                                 | 1                      | 1001 0100 1101 1000                        | clh                                                                                                                     |
| CLI    |                | I <b>←</b> 0                                               | Clear global interrupt flag<br>(disable interrupts), Same as belr                                                        | I                                 | 1                      | 1001 0100 1111 1000                        | cli                                                                                                                     |
| CLN    |                | N <b>←</b> 0                                               | Clear negative flag, Same as bclr                                                                                        | N                                 | 1                      | 1001 0100 1010 1000                        | cln                                                                                                                     |
| CLR    | Rd             | Rd←Rd ⊕ Rd                                                 | Clear register, Same as eor Rd,<br>Rd                                                                                    | SVNZ-,<br>Z set; S,V,N<br>cleared | 1                      | 0010 01Dd dddd DDDD<br>(DDDDD=ddddd)       | clr r18 ; clear r18                                                                                                     |
| CLS    |                | S <b>←</b> 0                                               | Clear signed flag, Same as bclr 4                                                                                        | s                                 | 1                      | 1001 0100 1100 1000                        | cls                                                                                                                     |
| CLT    |                | T <b>←</b> 0                                               | Clear T flag, Same as bclr 6                                                                                             | -T                                | 1                      | 1001 0100 1110 1000                        | clt                                                                                                                     |
| CLV    |                | V <b>←</b> 0                                               | Clear overflow flag, Same as bclr 3                                                                                      | V                                 | 1                      | 1001 0100 1011 1000                        | clv                                                                                                                     |
| CLZ    |                | Z <b>←</b> 0                                               | Clear zero flag, Same as bclr 1                                                                                          | z-                                | 1                      | 1001 0100 1001 1000                        | clz                                                                                                                     |
| COM    | Rd             | $Rd \leftarrow \overline{Rd}$ or $Rd \leftarrow \$FF - Rd$ | One's complement (inversion)                                                                                             | SVNZC,<br>V cleared,<br>C set     | 1                      | 1001 010d dddd 0000                        | com r4 ; invert bits in r4                                                                                              |
| СР     | Rd, Rr         | Rd – Rr                                                    | Compare                                                                                                                  | HSVNZC                            | 1                      | 0001 01rd dddd rrrr                        | cp r4, r19; compare r4 with r19<br>brne noteq; branch if r4 ≠ r19                                                       |
| CPC    | Rd,Rr          | Rd – Rr – C                                                | Compare with Carry                                                                                                       | HSVNZC                            | 1                      | 0000 01rd dddd rrrr                        | ; compare r3:r2 with r1:r0 cp r2, r0 ; compare low byte cpc r3, r1 ; compare high byte brne noteq ; branch if not equal |
| CPI    | Rd, K          | Rd – K                                                     | Compare with immediate, 16≤ d ≤ 31                                                                                       | HSVNZC                            | 1                      | 0011 KKKK dddd KKKK                        | cpi r19, 3; compare r19 with 3<br>brne error; branch if r19≠3                                                           |
| CPSE   | Rd,Rr          | if(Rd=Rr)<br>PC←PC + 2 (or<br>3)                           | Compare, skip if equal.                                                                                                  |                                   | 1,2,<br>3 <sup>†</sup> | 0001 00rd dddd rrrr                        | cpse r4,r0; compare r4 to r0 neg r4; only executed if r4 ≠ r0; continue here                                            |
| DEC    | Rd             | Rd←Rd – 1                                                  | Decrement register                                                                                                       | SVNZ-                             | 1                      | 1001 010d dddd 1010                        | dec r17                                                                                                                 |
| EOR    | Rd,Rr          | Rd←Rd ⊕ Rr                                                 | Exclusive OR two registers                                                                                               | SVNZ-,<br>V cleared               | 1                      | 0010 01rd dddd rrrr                        | eor r0, r22; bitwise exclusive or                                                                                       |
| FMUL   | Rd, Rr         | R1:R0 ← Rd x<br>Rr                                         | Multiply unsigned 1.7 fractional number by another. $16 \le d \le 23$ , $16 \le r \le 23$                                | ZC                                | 2                      | 0000 0011 0ddd 1rrr                        | fmul r23, r24                                                                                                           |
| FMULS  |                | R1:R0 ← Rd x<br>Rr                                         | Multiply signed 1.7 fractional number by another. $16 \le d \le 23$ , $16 \le r \le 23$                                  | ZC                                | 2                      | 0000 0011 1ddd 0rrr                        | fmuls r21, r20                                                                                                          |
| FMULSU | Rd, Rr         | R1:R0 ← Rd x<br>Rr                                         | Multiply 1.7 fractional signed number (Rd) by 1.7 fractional unsigned number (Rr). $16 \le d \le 23$ , $16 \le r \le 23$ | ZC                                | 2                      | 0000 0011 1ddd 1rrr                        | fmulsu r21, r20                                                                                                         |
| ICALL  |                | PC←Z;<br>Stack←PC + 1;<br>SP←SP-2                          | Indirect call to [Z] (High bits of Z discarded)                                                                          |                                   | 3                      | 1001 0101 0000 1001                        | ; put value in Z (ZH:ZL) icall ; call routine pointed to by Z                                                           |
| IJMP   |                | PC←Z                                                       | Indirect Jump to [Z] (High bits of Z discarded)                                                                          |                                   | 2                      | 1001 0100 0000 1001                        | ; put value in Z (ZH:ZL) ijmp ; jump to code at address Z                                                               |
| IN     | Rd, P          | Rd←IO[P]                                                   | Load an I/O Location to Register                                                                                         |                                   | 1                      | 1011 OPPd dddd PPPP                        | in r25, \$05 ; read port B                                                                                              |
| INC    | Rd             | $Rd \leftarrow Rd + 1$                                     | Increment register                                                                                                       | SVNZ-                             | 1                      | 1001 010d dddd 0011                        | inc r22                                                                                                                 |
| JMP    | k              | PC ← k                                                     | Jump to address anywhere in program memory. $(0 \le k \le 4M)$                                                           |                                   | 3                      | 1001 010k kkkk 110k<br>kkkk kkkk kkkk kkkk | jmp label ; jump to label                                                                                               |
| LD     |                | $Rd \leftarrow M[W]$                                       | Load Indirect (Y or Z case)                                                                                              |                                   | 2                      | 1000 000d dddd W000                        | clr YH ; clear high byte of Y                                                                                           |
| LD     | Rd, X          | Rd←M[X]                                                    | Load Indirect (X case)                                                                                                   |                                   | 2                      | 1001 000d dddd 1100                        | ldi YL, $$60$ ; set low byte of Y = $$60$                                                                               |
| LDD    |                | Rd←M[W+q]                                                  | Load Indirect with Displacement (Y or Z only)                                                                            |                                   | 2                      | 10q0 qq0d dddd Wqqq                        | ld r1, Y+ ; load r1 with value at<br>; \$60<br>ld r0, Y ; load r0 with value at                                         |
| LD     | Rd, W+         | Rd←M[W];<br>W←W+1                                          | Load Indirect with Post-<br>increment (Y or Z)                                                                           |                                   | 2                      | 1001 000d dddd W001                        | ; \$61<br>]ldd r2, Y+2; load r2 with value at                                                                           |
| LD     | Rd, X+         | Rd←M[X];<br>X←X+1                                          | Load Indirect with Post-<br>increment (X)                                                                                |                                   | 2                      | 1001 000d dddd 1101                        | ; \$63<br>; (Y still has value \$61)                                                                                    |
| LD     | Rd, -W         | W←W-1;<br>Rd←M[W]                                          | Load Indirect with Pre-decrement (Y or Z)                                                                                |                                   | 2                      | 1001 000d dddd W010                        |                                                                                                                         |
| LD     | Rd, -X         | X←X-1;<br>Rd←M[X]                                          | Load Indirect with Pre-decrement (X)                                                                                     |                                   | 2                      | 1001 000d dddd 1110                        |                                                                                                                         |
|        | İ              | INU WILA                                                   | \y                                                                                                                       | J                                 | 1                      | I                                          | I                                                                                                                       |

|             | onic and<br>rands | Operation                                                                                                                   | Description                                                                                                                                                                                                                                                          | Flags<br>Affected | No.<br>Clks | OpCode                                     | Example                                                                                                                                                   |
|-------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDI         | Rd, K             | Rd←K                                                                                                                        | Load Immediate, $16 \le d \le 31$                                                                                                                                                                                                                                    |                   | 1           | 1110 KKKK dddd KKKK                        | 1                                                                                                                                                         |
| LDS         | Rd, k             | Rd←M[k]                                                                                                                     | Load Direct from SRAM,<br>0≤k≤65535                                                                                                                                                                                                                                  |                   | 2           | 1001 000d dddd 0000<br>kkkk kkkk kkkk kkkk |                                                                                                                                                           |
| LPM         |                   | R0←PM[Z]                                                                                                                    | Load program memory, Z contains a <i>byte</i> address. Least significant bit of Z selects low byte of the program word (if 0) or high byte (if 1)                                                                                                                    |                   | 3           | 1001 0101 1100 1000                        | <pre>ldi ZH, high(table &lt;&lt; 1); init. Z ldi ZL, low(table*2) lpm r16, Z ;load const from prog mem table: .dw 0x5876; \$76 at prog. memory byte</pre> |
| LPM         | Rd, Z             | Rd←PM[Z]                                                                                                                    | As above, destination is Rd                                                                                                                                                                                                                                          |                   | 3           | 1001 000d dddd 0100                        | ; address table*2                                                                                                                                         |
| LPM         |                   | $R0 \leftarrow PM[Z]$ $Z \leftarrow Z + 1$                                                                                  | As above, destination is Rd. Z is incremented                                                                                                                                                                                                                        |                   | 3           | 1001 000d dddd 0100                        |                                                                                                                                                           |
| LSL         | Rd                | $C \leftarrow Rd(7);$<br>Rd(71)<br>$\leftarrow Rd(60);$<br>$Rd(0) \leftarrow 0$                                             | Logical Shift Left, Same as add Rd,Rd $\leftarrow$ $\bigcirc$                                                                                                     | HSVNZC            | 1           | 0000 11Dd dddd DDDD<br>(DDDDD=ddddd)       | lsl r0 ; multiply r0 by 2                                                                                                                                 |
| LSR         | Rd                | $C \leftarrow Rd(0);$<br>Rd(60)<br>$\leftarrow Rd(71);$<br>$Rd(7) \leftarrow 0$                                             | Logical Shift Right  0 → b7 ·······b0 → C                                                                                                                                                                                                                            | SVNZC,<br>N←0     | 1           | 1001 010d dddd 0110                        | lsr r0 ; divide r0 by 2,<br>; remainder in C                                                                                                              |
| MOV<br>MOVW |                   | Rd←Rr<br>Rd+1:Rd←                                                                                                           | Move between registers  Copy one register pair to another.                                                                                                                                                                                                           |                   | 1           |                                            | mov r16, r0 ; copy r0 to r16<br>movw r17:r16, r1:r0                                                                                                       |
|             |                   | Rr+1:Rr<br>$R1:R0 \leftarrow Rd x$                                                                                          | d=0,2,430; r=0,2,430<br>Multiply two 8-bit unsigned                                                                                                                                                                                                                  | ZC                | 2.          | 1001 11rd dddd rrrr                        | mil r5 r4                                                                                                                                                 |
|             |                   | Rr                                                                                                                          | numbers. (Unsigned result)                                                                                                                                                                                                                                           | ZC                |             |                                            |                                                                                                                                                           |
| MULS        |                   | $R1:R0 \leftarrow Rd x$ $Rr$                                                                                                | Multiply two 8-bit signed numbers. $16 \le d \le 31$ , $16 \le r \le 31$                                                                                                                                                                                             |                   | 2           | 0000 0010 dddd rrrr                        | ·                                                                                                                                                         |
| MULSU       | Rd, Rr            | $R1:R0 \leftarrow Rd x$ $Rr$                                                                                                | Multiply 8-bit signed number (Rd) by 8-bit unsigned number (Rr). $16 \le d \le 23$ , $16 \le r \le 23$                                                                                                                                                               | ZC                | 2           | 0000 0011 0ddd 0rrr                        | mulsu r21, r20                                                                                                                                            |
| NEG         | Rd                | Rd←\$00 – Rd                                                                                                                | Two's complement (negation)                                                                                                                                                                                                                                          | HSVNZC            | 1           | 1001 010d dddd 0001<br>0000 0000 0000 0000 | neg r11 ; negate value in r11 nop ; do nothing for 1 clock cycle                                                                                          |
| NOP<br>OR   | Rd,Rr             | Rd←Rd or Rr                                                                                                                 | No operation  Logical OR two registers                                                                                                                                                                                                                               | SVNZ-,            | 1           | 0010 10rd dddd rrrr                        | ldi r16, 3                                                                                                                                                |
| ORI         | Rd, K             | Rd←Rd or K                                                                                                                  | Logical OR with immediate,                                                                                                                                                                                                                                           | V clearedSVNZ-,   | 1           | 0110 KKKK dddd KKKK                        | or r2, r16 ; set bits 0 and 1 of r2 ori r17, \$0F; set bits 0,1,2,3 of r17                                                                                |
| OUT         | P, Rr             | IO[P] ←Rr                                                                                                                   | $16 \le d \le 31$<br>Store Register to I/O Location                                                                                                                                                                                                                  | V cleared         | 1           | 1011 1PPr rrrr PPPP                        | 1                                                                                                                                                         |
| POP         | Rd                | SP←SP+1;                                                                                                                    | Pop register from stack                                                                                                                                                                                                                                              |                   | 2           | 1001 000d dddd 1111                        | out \$05, r16; write zeroes to port B rcall routine                                                                                                       |
| PUSH        | Rr                | Rd←STACK<br>STACK←Rr;                                                                                                       | Push register on Stack                                                                                                                                                                                                                                               |                   | 2           | 1001 001r rrrr 1111                        | routine: push r14 ; save r14 on stack<br>push r13 ; save r13 on stack                                                                                     |
| RCALL       | k                 | SP←SP-1<br>PC←PC + k + 1;<br>Stack←PC + 1;<br>SP←SP-2                                                                       | Relative Subroutine Call, $-2048 \le k \le 2047$                                                                                                                                                                                                                     |                   | 3           | 1101 kkkk kkkk kkkk                        | pop r13; restore r13 pop r14; restore r14 ret; return from                                                                                                |
| RET         |                   | SP←SP+2;<br>PC←Stack                                                                                                        | Subroutine return                                                                                                                                                                                                                                                    |                   | 4           | 1001 0101 0000 1000                        |                                                                                                                                                           |
| RETI        |                   | SP←SP+2;<br>PC←Stack                                                                                                        | Return from interrupt (and enable interrupts)                                                                                                                                                                                                                        | I,<br>I is set    | 4           | 1001 0101 0001 1000                        | int_handler: push r0 pop r0 reti ; return and enable interrupts                                                                                           |
| RJMP        | k                 | $PC \leftarrow PC + k + 1;$                                                                                                 | Relative Jump, -2048 <= k <= 2047                                                                                                                                                                                                                                    |                   | 2           | 1100 kkkk kkkk kkkk                        | rjmp RESET RESET:                                                                                                                                         |
| ROL         | Rd                | $C \leftarrow Rd(7);$<br>Rd(71)<br>$\leftarrow Rd(60);$<br>$Rd(0) \leftarrow C$                                             | Rotate left through carry, Same as adc Rd,Rd $\leftarrow$ $\bigcirc$ | HSVNZC            | 1           | 0001 11Dd dddd DDDD<br>(DDDDD=ddddd)       |                                                                                                                                                           |
| ROR         | Rd                | $\begin{array}{c} Rd(0) & \subset \\ C \leftarrow Rd(0); \\ Rd(60) \\ \leftarrow Rd(71); \\ Rd(7) \leftarrow C \end{array}$ | Rotate right through carry                                                                                                                                                                                                                                           | svnzc             | 1           | 1001 010d dddd 0111                        | ; divide r17:r16 (signed) by 2<br>asr r17<br>ror r16                                                                                                      |
| SBC         | Rd, Rr            | /                                                                                                                           | Subtract two registers with carry                                                                                                                                                                                                                                    | HSVNZC            | 1           | 0000 10rd dddd rrrr                        | ; subtract r1:r0 from r3:r2<br>sub r2, r0; subtract low byte<br>sbc r3,r1; subtract high byte                                                             |
| SBCI        | Rd, K             | $Rd \leftarrow Rd - K - C$                                                                                                  | Subtract immediate with carry, $16 \le d \le 31$                                                                                                                                                                                                                     | HSVNZC            | 1           | 0100 KKKK dddd KKKK                        |                                                                                                                                                           |
| SBI         | P, b              | $IO[P](b) \leftarrow 1$                                                                                                     | Set bit in I/O register, 0<=P<=31                                                                                                                                                                                                                                    |                   | 2           | 1001 1010 PPPP Pbbb                        | sbi \$0B, 7; Set bit 7 in port D                                                                                                                          |



|       | onic and rands | Operation                                                       | Description                                                                                                                                                | Flags<br>Affected   | No.<br>Clks            |      | OpC    | ode                  | Example                                                                                                               |
|-------|----------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|------|--------|----------------------|-----------------------------------------------------------------------------------------------------------------------|
| SBIC  | P, b           | $if(IO[P](b) = 0)$ $PC \leftarrow PC + 2 \text{ (or } 3)$       | Skip if bit in I/O register is cleared, 0<=P<=31                                                                                                           |                     | 1,2,<br>3 <sup>†</sup> | 1001 | 1001 I | PPPP Pbbb            | ; wait until bit 3 of port D is 0 wait: sbic \$OB, 3 rjmp wait; if bit set, wait                                      |
| SBIS  | P, b           | $if(IO[P](b) = 1)$ $PC \leftarrow PC + 2 \text{ (or } 3)$       | Skip if bit in I/O register is set,<br>0<=P<=31                                                                                                            |                     | 1,2,<br>3 <sup>†</sup> | 1001 | 1011 I | PPPP Pbbb            | ; wait until bit 4 of port B is 1 wait: sbis \$05, 4 rjmp wait; if bit cleared, wait; continue                        |
| SBIW  | Rh:Rl,<br>K    | Rh:Rl←Rh:Rl–K                                                   | Subtract immediate from word, $0 \le K \le 63$                                                                                                             | SVNZC               | 2                      | 1001 | 0111 F |                      | sbiw r25:r24,1; sub. 1 from r25:r24<br>sbiw YH:YL,63; subtract 63 from Y                                              |
| SBR   | Rd, K          | Rd←Rd or K                                                      | Set bit(s) in register, $16 \le d \le 31$ , same as ori                                                                                                    | SVNZ-,<br>V cleared | 1                      | 0110 | KKKK ( | lddd KKKK            | sbr r16, 3 ; set bits 0 and 1 in r16                                                                                  |
| SBRC  | Rr, b          | $if(Rr(b) = 0)$ $PC \leftarrow PC + 2 \text{ (or } 3)$          | Skip if bit in register is cleared                                                                                                                         |                     | 1,2,<br>3 <sup>†</sup> | 1111 | 110r ı | errr Obbb            | ; r0 <- absolute value (r0)<br>sbrc r0, 7; skip if bit 7 of r0 is 0<br>neg r0; negate r0 (if r0(7) = 1)<br>; continue |
| SBRS  | Rr, b          | if( $Rr(b) = 1$ )<br>$PC \leftarrow PC + 2$ (or 3)              | Skip if bit in register is set                                                                                                                             |                     | 1,2,<br>3 <sup>†</sup> | 1111 | 111r ı | errr Obbb            | sbrs r0, 6; skip if bit 6 of r0 is 1<br>sub r2, r3; only if r0(6) = 0<br>; continue                                   |
| SEC   |                | C <b>←</b> 1                                                    | Set carry flag, Same as bset 0                                                                                                                             | C                   | 1                      |      |        | 0000 1000            | sec                                                                                                                   |
| SEH   |                | H <b>←</b> 1                                                    | Set half-carry flag, Same as bset 5                                                                                                                        | H                   | 1                      | 1001 | 0100 ( | 101 1000             | seh                                                                                                                   |
| SEI   |                | [←]                                                             | Set global interrupt flag (enable interrupts). Instruction following sei will always be executed before any pending interrupts are handled. Same as bset 7 | I                   | 1                      | 1001 | 0100 ( | 0111 1000            | sei ; enable interrupts                                                                                               |
| SEN   |                | N <b>←</b> 1                                                    | Set negative flag, Same as bset 2                                                                                                                          | N                   | 1                      | 1001 | 0100 ( | 010 1000             | sen                                                                                                                   |
| SER   | Rd             | Rd←\$FF                                                         | Set register, $16 \le d \le 31$ , Same as LDI Rd, \$FF                                                                                                     |                     | 1                      | 1110 | 1111 ( | ilddd 1111           | ser r16 ; set r16 (all ones)<br>out \$04, r16 ; make port B an output                                                 |
| SES   |                | S <b>←</b> 1                                                    | Set signed flag, Same as bset 4                                                                                                                            | S                   | 1                      |      |        | 100 1000             | ses                                                                                                                   |
| SET   |                | T <b>←</b> 1                                                    | Set T flag, Same as bset 6                                                                                                                                 | -T                  | 1                      | 1001 | 0100 ( | 110 1000             | set                                                                                                                   |
| SEV   |                | V <b>←</b> 1                                                    | Set overflow flag, Same as bset 3                                                                                                                          | V                   | 1                      | 1001 | 0100 ( | 0011 1000            | sev                                                                                                                   |
| SEZ   |                | Z <b>←</b> 1                                                    | Set zero flag, Same as bset 1                                                                                                                              | Z-                  | 1                      | 1001 | 0100 0 | 0001 1000            | sez                                                                                                                   |
| SLEEP |                |                                                                 | Sleep. Sets CPU in sleep mode defined by the MCU control register                                                                                          |                     | 1                      | 1001 | 0101 1 | .000 1000            | sleep                                                                                                                 |
| SPM   |                | $PM[Z] \leftarrow R1:R0$                                        | Store program memory – see instruction reference manual for details.                                                                                       |                     | Varies                 |      |        | .110 1000            |                                                                                                                       |
|       | W, Rr          | $M[W] \leftarrow Rr$                                            | Store Indirect (Y or Z cases)                                                                                                                              |                     | 2                      |      |        | rrr W000             |                                                                                                                       |
|       |                | $M[X] \leftarrow Rr$                                            | Store Indirect (X case)                                                                                                                                    |                     | 2                      | 1001 | 001r ı |                      | ldi r30, \$60 ; set Z low byte to \$60 st Z+, r0 ; store r0 to \$60                                                   |
| ST    | W+, Rr         | M[W] ←Rr;<br>W←W+1                                              | Store Indirect with Post-<br>increment (Y or Z)                                                                                                            |                     | 2                      |      |        |                      | st Z+, r0 ; store r0 to \$60<br>st Z, r1 ; store r1 to \$61<br>std Z+2, r2 ; store r2 to \$63                         |
| ST    |                | M[X] ←Rr;<br>X←X+1                                              | Store Indirect with Post-<br>increment (X)                                                                                                                 |                     | 2                      | 1001 | 001r ı | rrr 1101             | ; (Z still is \$61)<br>st -Z, r3 ; store r3 to \$60                                                                   |
| ST    | -W, Rr         | W←W-1;<br>M[W] ←Rr                                              | Store Indirect with Pre-decrement (Y or Z)                                                                                                                 |                     | 2                      | 1001 | 001r ı | errr W010            |                                                                                                                       |
| ST    |                | X←X-1;<br>M[X] ←Rr                                              | Store Indirect with Pre-decrement (X)                                                                                                                      |                     | 2                      | 1001 | 001r ı | rrr 1110             |                                                                                                                       |
| STD   | W+q,Rr         | $M[W+q] \leftarrow Rr$                                          | Store Indirect with Displacement (Y or Z only)                                                                                                             |                     | 2                      | 10q0 | qq1r ı | rrr Wqqq             |                                                                                                                       |
| STS   | k, Rr          | M[k] <b>←</b> Rr                                                | Store Direct To SRAM                                                                                                                                       |                     | 2                      |      |        | rrr 0000<br>kkk kkkk | <pre>lds r2, \$FF00 ; load r2 with value at</pre>                                                                     |
| SUB   | Rd, Rr         | Rd←Rd - Rr                                                      | Subtract two registers                                                                                                                                     | HSVNZC              | 1                      | 0001 | 10rd d | lddd rrrr            | sub r13, r12; subtract r12 from r13                                                                                   |
|       |                | Rd←Rd – K                                                       | Subtract immediate, $16 \le d \le 31$                                                                                                                      | HSVNZC              | 1                      |      |        | lddd KKKK            | subi r22, \$11; subtract \$11 from r22                                                                                |
| SWAP  |                | Rd(74)<br>$\leftarrow$ Rd(30);<br>Rd(30)<br>$\leftarrow$ Rd(74) | Swap nibbles (i.e. high 4 bits is exchanged with low 4 bits)                                                                                               |                     | 1                      | 1001 | 010d d | lddd 0010            |                                                                                                                       |
| TST   | Rd             | Rd←Rd • Rd                                                      | Test for zero or minus, same as<br>And Rd, Rd                                                                                                              | SVNZ-, V cleared    | 1                      |      | 00Dd d | dddd DDDD<br>dddd)   | tst r0 ; test r0<br>breq label ; branch if r0 = 0                                                                     |
|       |                |                                                                 |                                                                                                                                                            |                     |                        |      |        |                      |                                                                                                                       |

 $<sup>^{\</sup>star}$  1 cycle if branch is not taken (condition is false) or 2 cycles if branch is taken (condition is true)



 $<sup>^\</sup>dagger$  1 cycle if no skip (condition is false), 2 cycles  $\,$  if condition is true and skip 16-bit instruction, 3 cycles if condition is true and skip 32-bit instruction