









THVD1439, THVD1439V **THVD1449, THVD1449V** 

SLLSF79B - APRIL 2021 - REVISED SEPTEMBER 2021

# THVD14x9x 3-V to 5.5-V RS-485 Transceivers With 4-kV Surge Protection and 1.8-V **VIO Capability**

#### 1 Features

- Meets or exceeds the requirements of the TIA/ EIA-485A standard
- 3-V to 5.5-V Supply Voltage
- V<sub>IO</sub> Support from 1.65-V to V<sub>CC</sub> supply level (THVD1439V, THVD1449V)
- Bus I/O protection
  - ± 4-kV IEC 61000-4-5 1.2/50-µs surge
  - ± 15-kV IEC 61000-4-2 Contact discharge
  - ± 15-kV IEC 61000-4-2 Air-gap discharge
  - ± 4-kV IEC 61000-4-4 Electrical fast transient
  - ± 15-kV HBM ESD
  - ± 15-V DC bus fault
- Available in two speed grades
  - THVD1439, THVD1439V: 250 kbps
  - THVD1449, THVD1449V: 12 Mbps
- · Extended ambient
  - temperature range: -40°C to 125°C
- Extended operational
  - common-mode range: ± 12 V
- Large receiver hysteresis for noise rejection
- Low Power Consumption
  - Standby supply current: < 3 μA</li>
  - Current during operation: < 5 mA</li>
- Glitch-free power-up/down for hot plug-in capability
- Open, short, and idle bus failsafe
- 1/8 Unit load (up to 256 bus nodes)
- Industry standard 8-pin SOIC for drop-in compatibility



THVD14x9 Block Diagram

## 2 Applications

- Wireless infrastructure
- **Factory automation**
- Motor drives
- **Building automation**
- **HVAC**
- Grid infrastructure

## 3 Description

THVD14x9(V) devices are half-duplex RS-485 transceivers with integrated surge protection. Surge protection is achieved by integrating transient voltage suppressor (TVS) diodes in the standard 8-pin SOIC (D) package. This feature increases the reliability by providing better immunity to noise transients coupled to the data cable which eliminates the need for external protection components.

THVD1439 and THVD1449 operate from a single 3.3-V or 5-V supply. The THVD1439V THVD1449V devices support an additional V<sub>IO</sub> supply to operate the IOs from as low as 1.65 V supply level. The devices in this family feature a wide commonmode voltage range making them suitable for multipoint applications over long cable runs.

#### **Device Information**

| PART NUMBER                                    | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|------------------------------------------------|------------------------|-------------------|
| THVD1439<br>THVD1439V<br>THVD1449<br>THVD1449V | SOIC (8)               | 4.90 mm × 3.91 mm |

For all available devices, see the orderable addendum at the end of the data sheet.



**THVD14x9V Block Diagram** 



## **Table of Contents**

| 1 Features                               | 1              | 8 Detailed Description                               | 14   |
|------------------------------------------|----------------|------------------------------------------------------|------|
| 2 Applications                           |                | 8.1 Overview                                         |      |
| 3 Description                            |                | 8.2 Functional Block Diagrams                        |      |
| 4 Revision History                       | <mark>2</mark> | 8.3 Feature Description                              |      |
| 5 Pin Configuration and Functions        |                | 8.4 Device Functional Modes                          |      |
| 6 Specifications                         |                | 9 Application and Implementation                     | . 19 |
| 6.1 Absolute Maximum Ratings             |                | 9.1 Application Information                          |      |
| 6.2 ESD Ratings                          |                | 9.2 Typical Application                              |      |
| 6.3 ESD Ratings, IEC                     |                | 10 Power Supply Recommendations                      |      |
| 6.4 Recommended Operating Conditions     | 6              | 11 Layout                                            |      |
| 6.5 Thermal Information                  |                | 11.1 Layout Guidelines                               |      |
| 6.6 Power Dissipation                    | 6              | 11.2 Layout Example                                  |      |
| 6.7 Electrical Characteristics           |                | 12 Device and Documentation Support                  |      |
| 6.8 Switching Characteristics (THVD1439, |                | 12.1 Device Support                                  |      |
| THVD1439V)                               | 9              | 12.2 Receiving Notification of Documentation Updates |      |
| 6.9 Switching Characteristics (THVD1449, |                | 12.3 Support Resources                               |      |
| THVD1449V)                               | 9              | 12.4 Trademarks                                      |      |
| 6.10 Typical Characteristics             | 10             | 12.5 Electrostatic Discharge Caution                 | 25   |
| 7 Parameter Measurement Information      |                | 12.6 Glossary                                        |      |
|                                          |                | ,                                                    |      |
|                                          |                |                                                      |      |
| 1 Dovision History                       |                |                                                      |      |

## 4 Revision History

| C | hanges from Revision A (June 2021) to Revision B (September 2021)    | Pag |
|---|----------------------------------------------------------------------|-----|
| • | Changed document status from Advanced Information to Production data |     |



## **Device Comparison Table**

| PART NUMBER | DUPLEX | ENABLES            | V <sub>IO</sub> | SIGNALING RATE | NODES |
|-------------|--------|--------------------|-----------------|----------------|-------|
| THVD1439    |        | Separate DE and RE | No              | up to 250 kbps |       |
| THVD1439V   | Half   | Combined DE / RE   | Yes             | up to 250 kbps | 256   |
| THVD1449    | Паш    | Separate DE and RE | No              | up to 12 Mbps  | 250   |
| THVD1449V   |        | Combined DE / RE   | Yes             |                |       |



# **5 Pin Configuration and Functions**





Figure 5-1. THVD1439, THVD1449, 8-Pin (SOIC), Top View

Figure 5-2. THVD1439V, THVD1449V, 8-Pin (SOIC), Top View

| PIN             |                       |                             |     |                                                                                             |  |
|-----------------|-----------------------|-----------------------------|-----|---------------------------------------------------------------------------------------------|--|
| NAME            | THVD1439,<br>THVD1449 | THVD1439<br>V,<br>THVD1449V | VO  | DESCRIPTION                                                                                 |  |
| V <sub>IO</sub> | -                     | 1                           | Р   | P 1.8-V to 5-V supply for R, D, and RE/DE                                                   |  |
| R               | 1                     | 2                           | 0   | O Receiver data output                                                                      |  |
| RE              | 2                     | -                           | I   | Receiver enable, active low (2 MΩ internal pull-up)                                         |  |
| DE              | 3                     | -                           | I   | Driver enable, active high                                                                  |  |
| DE/ RE          | -                     | 3                           | I   | Driver enable (Active high), Receiver enable (Active Low). (2 $M\Omega$ internal pull-down) |  |
| D               | 4                     | 4                           | I   | Driver data input                                                                           |  |
| GND             | 5                     | 5                           | -   | Device ground                                                                               |  |
| Α               | 6                     | 6                           | I/O | Bus I/O port, A (complementary to B)                                                        |  |
| В               | 7                     | 7                           | I/O | I/O Bus I/O port, B (complementary to A)                                                    |  |
| V <sub>CC</sub> | 8                     | 8                           | Р   | 3.3-V to 5-V supply for the device                                                          |  |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                         |                                                                                  | MIN        | MAX                  | UNIT |
|-------------------------|----------------------------------------------------------------------------------|------------|----------------------|------|
| Supply voltage          | V <sub>CC</sub>                                                                  | -0.5       | 7                    | V    |
| Logic supply voltage    | V <sub>IO</sub>                                                                  | -0.5       | V <sub>CC</sub> +0.2 | V    |
| Bus voltage             | Range at any bus pin (A or B)                                                    | <b>–15</b> | 15                   | V    |
| Input voltage           | Range at any logic pin (R, D, DE, or $\overline{\text{RE}}$ ) THVD1439, THVD1449 | -0.3       | 5.7                  | ٧    |
| Input voltage           | Range at any logic pin (R, D, DE, or RE) THVD1439V, THVD1449V                    | -0.3       | V <sub>IO</sub> +0.2 | V    |
| Receiver output current | Io                                                                               | -24        | 24                   | mA   |
| Storage temperature     | T <sub>stg</sub>                                                                 | -65        | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         | VALUE                                          | UNIT                                  |         |   |
|--------------------|-------------------------|------------------------------------------------|---------------------------------------|---------|---|
|                    | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/         | Bus terminals and GND                 | ±15,000 |   |
| V <sub>(ESD)</sub> |                         | JEDEC JS-001 <sup>(1)</sup>                    | All pins except bus terminals and GND | ±4,000  | V |
|                    |                         | Charged-device model (CDM), per JEDEC specific | ±1,500                                |         |   |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 ESD Ratings, IEC

|                      |                           |                                      |                 | VALUE   | UNIT                                  |
|----------------------|---------------------------|--------------------------------------|-----------------|---------|---------------------------------------|
| V                    | Electrostatic discharge   | Contact Discharge, per IEC 61000-4-2 | - Bus terminals | ±15,000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| V <sub>(ESD)</sub>   | Electrostatic discharge   | Air-Gap Discharge, per IEC 61000-4-2 |                 | ±15,000 | ] v                                   |
| V <sub>(EFT)</sub>   | Electrical fast transient | Per IEC 61000-4-4                    | Bus terminals   | ±4,000  | V                                     |
| V <sub>(surge)</sub> | Surge                     | Per IEC 61000-4-5, 1.2/50 μs         | Bus terminals   | ±4,000  | V                                     |



## **6.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                   |                                            |                                                                                | MIN                    | NOM MAX                | UNIT |
|-------------------|--------------------------------------------|--------------------------------------------------------------------------------|------------------------|------------------------|------|
| V <sub>CC</sub>   | Supply voltage                             |                                                                                | 3                      | 5.5                    | V    |
| V <sub>IO</sub>   | IO Supply Voltage (V Variant)              |                                                                                | 1.65                   | V <sub>CC</sub>        | V    |
| VI                | Input voltage on logic pins (R, D,         | THVD1439, THVD1449                                                             | 0                      | 5.5                    | V    |
| VI                | DE, or RE)                                 | THVD1439V, THVD1449V                                                           | 0                      | V <sub>IO</sub>        | V    |
| VI                | Input voltage at bus pins (A or B) (1)     | THVD1439V, THVD1449V  (1)  E, , or THVD1439V, THVD1449V  E, THVD1439, THVD1449 | -12                    | 12                     | V    |
| V <sub>IH</sub>   | High-level input voltage (R, D, DE, or RE) | TUVD4420V TUVD4440V                                                            | 0.67 * V <sub>IO</sub> | V <sub>IO</sub>        | V    |
| V <sub>IL</sub>   | Low-level input voltage (R, D, DE, or RE)  | HVD1439V, THVD1449V                                                            | 0                      | 0.33 * V <sub>IO</sub> | V    |
| V <sub>IH</sub>   | High-level input voltage (R, D, DE, or RE) | FINANCE TIME                                                                   | 2                      | 5.5                    | V    |
| V <sub>IL</sub>   | Low-level input voltage (R, D, DE, or RE)  | 110001439, 11001449                                                            | 0                      | 0.8                    | V    |
| V <sub>ID</sub>   | Differential input voltage                 |                                                                                | -12                    | 12                     | V    |
| Io                | Output current, driver                     |                                                                                | -60                    | 60                     | mA   |
| I <sub>OR</sub>   | Output current, receiver                   |                                                                                | -8                     | 8                      | mA   |
| R <sub>L</sub>    | Differential load resistance               |                                                                                | 54                     |                        | Ω    |
| 1/4               | Cianolina rata                             | THVD1439, THVD1439V                                                            |                        | 250                    | kbps |
| 1/t <sub>UI</sub> | Signaling rate                             | THVD1449, THVD14149V                                                           |                        | 12                     | Mbps |
| T <sub>A</sub>    | Operating ambient temperature              |                                                                                | -40                    | 125                    | °C   |

<sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

## 6.5 Thermal Information

|                       |                                              | THVD1439 THVD1439V<br>THVD1449 THVD1449V |      |
|-----------------------|----------------------------------------------|------------------------------------------|------|
|                       | THERMAL METRIC(1)                            | D (SOIC)                                 | UNIT |
|                       |                                              | 8 PINS                                   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 120.7                                    | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 50.3                                     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 62.8                                     | °C/W |
| ΨЈΤ                   | Junction-to-top characterization parameter   | 7.5                                      | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 62.2                                     | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | N/A                                      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.6 Power Dissipation**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER |                                                                                                             | TEST CONDITIONS                                                                |          |          | VALUE | UNIT  |
|-----------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------|----------|-------|-------|
|           | Driver and receiver enabled, $V_{CC}$ = 5.5 V, $T_A$ = 125 °C, 50% duty cycle square wave at signaling rate | Unterminated                                                                   | THVD1439 | 250 kbps | 160   | - mW  |
|           |                                                                                                             | $R_L = 300 \Omega$ , $C_L = 50 pF (driver)$                                    | THVD1449 | 12 Mbps  | 290   |       |
| PD        |                                                                                                             | RS-422 load<br>R <sub>L</sub> = 100 $\Omega$ , C <sub>L</sub> = 50 pF (driver) | THVD1439 | 250 kbps | 190   | - mW  |
| PD        |                                                                                                             |                                                                                | THVD1449 | 12 Mbps  | 290   |       |
|           |                                                                                                             | RS-485 load<br>R <sub>L</sub> = 54 $\Omega$ , C <sub>L</sub> = 50 pF (driver)  | THVD1439 | 250 kbps | 250   | mW    |
|           |                                                                                                             |                                                                                | THVD1449 | 12 Mbps  | 320   | ITIVV |



## **6.7 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                             |                                                                                                                                       | TEST CONDITIONS                                                        | MIN                   | TYP                   | MAX                              | UNIT |
|---------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------|-----------------------|----------------------------------|------|
| Driver              |                                                       |                                                                                                                                       |                                                                        |                       |                       | 1                                |      |
|                     |                                                       | R <sub>L</sub> = 60 Ω, -12 \                                                                                                          | / ≤ V <sub>test</sub> ≤ 12 V (See Figure 7-1 )                         | 1.5                   | 2                     |                                  | V    |
| V <sub>OD</sub>     | Driver differential output                            | R <sub>L</sub> = 60 $\Omega$ , -12 V $\leq$ V <sub>test</sub> $\leq$ 12 V, 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V (See Figure 7-1) |                                                                        | 2.1                   |                       |                                  | V    |
|                     | voltage magnitude                                     | R <sub>L</sub> = 100 Ω (See                                                                                                           | e Figure 7-2)                                                          | 2                     | 2.5                   |                                  | V    |
|                     |                                                       | R <sub>L</sub> = 54 Ω (See                                                                                                            | Figure 7-2)                                                            | 1.5                   | 2                     | 50 3 50 250 135 200 -40 40 1 5 5 | V    |
| $\Delta  V_{OD} $   | Change in differential output voltage                 | R <sub>L</sub> = 54 Ω (See                                                                                                            | Figure 7-2 )                                                           | -50                   |                       | 50                               | mV   |
| V <sub>OC</sub>     | Common-mode output voltage                            | $R_L$ = 54 Ω (See                                                                                                                     | Figure 7-2)                                                            | 1                     | V <sub>CC</sub> / 2   | 3                                | V    |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage     | R <sub>L</sub> = 54 Ω (See                                                                                                            | = 54 Ω (See Figure 7-2 )                                               |                       |                       | 50                               | mV   |
| I <sub>OS</sub>     | Short-circuit output current                          | DE = V <sub>CC</sub> , -12 \                                                                                                          | / ≤ V <sub>O</sub> ≤ 12 V                                              | -250                  |                       | 250                              | mA   |
| Receiver            | <u>'</u>                                              |                                                                                                                                       |                                                                        |                       |                       | '                                |      |
|                     |                                                       |                                                                                                                                       | V <sub>I</sub> = 12 V                                                  |                       | 75                    | 135                              |      |
| I <sub>I</sub>      | Bus input current                                     | DE = 0 V, V <sub>CC</sub><br>= 0 V or 5.5 V                                                                                           | V <sub>I</sub> = -7 V                                                  | -100                  | -40                   |                                  | μА   |
|                     |                                                       | - 0 0 0 0.0 0                                                                                                                         | V <sub>I</sub> = -12 V                                                 | -135                  | -75                   |                                  |      |
| V <sub>TH+</sub>    | Positive-going input threshold voltage <sup>(1)</sup> |                                                                                                                                       |                                                                        | 40                    | 125                   | 200                              | mV   |
| V <sub>TH-</sub>    | Negative-going input threshold voltage <sup>(1)</sup> | Over common-r                                                                                                                         | mode range of ±12 V                                                    | -200                  | -125                  | -40                              | mV   |
| V <sub>HYS</sub>    | Input hysteresis                                      |                                                                                                                                       |                                                                        |                       | 250                   |                                  | mV   |
| V <sub>TH_FSH</sub> | Input fail-safe threshold                             |                                                                                                                                       |                                                                        | -40                   |                       | 40                               | mV   |
|                     |                                                       | THVD1439V,                                                                                                                            | I <sub>OH</sub> = -4 mA; V <sub>IO</sub> = 1.65 V - 3 V                | V 0.4                 | .,                    | ,                                |      |
| $V_{OH}$            | Output high voltage                                   | THVD1449V                                                                                                                             | I <sub>OH</sub> = -8 mA; V <sub>IO</sub> = 3 V - 5.5 V                 | V <sub>IO</sub> – 0.4 | $V_{IO} - 0.2$        |                                  | V    |
| • ОН                | Supur night voltage                                   | THVD1439,<br>THVD1449                                                                                                                 | I <sub>OH</sub> = -8 mA                                                | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> - 0.2 | 0.2                              | ·    |
|                     |                                                       | THVD1439V,                                                                                                                            | I <sub>OL</sub> = 8 mA; V <sub>IO</sub> = 3 V - 5.5 V                  |                       |                       |                                  |      |
| $V_{OL}$            | Output low voltage                                    | THVD1449V                                                                                                                             | I <sub>OL</sub> = 4 mA; V <sub>IO</sub> = 1.65 V - 3 V                 |                       | 0.2                   | 0.4                              | V    |
| VOL                 | Output low voltage                                    | THVD1439,<br>THVD1449                                                                                                                 | I <sub>OL</sub> = 8 mA                                                 |                       | 0.2 0.4               |                                  | V    |
| I <sub>OZ</sub>     | Output high-impedance current                         | V <sub>O</sub> = 0 V or V <sub>CO</sub>                                                                                               | P, RE = V <sub>CC</sub>                                                | -1                    |                       | 1                                | μA   |
| Logic               |                                                       | ı                                                                                                                                     |                                                                        |                       |                       | 1                                |      |
| 1                   | Input current /D DE PE                                | THVD1439V,<br>THVD1449V                                                                                                               |                                                                        | -5                    |                       | 5                                | μA   |
| I <sub>IN</sub>     | Input current (D, DE, RE)                             | THVD1439,<br>THVD1449                                                                                                                 | 3 V ≤ V <sub>CC</sub> ≤ 5.5 V, 0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | -5                    |                       | 5                                | μА   |
| Thermal F           | Protection                                            |                                                                                                                                       |                                                                        |                       |                       | '                                |      |
| T <sub>SHDN</sub>   | Thermal shutdown threshold                            | Temperature ris                                                                                                                       | ing                                                                    | 150                   | 170                   |                                  | °C   |
| T <sub>HYS</sub>    | Thermal shutdown hysteresis                           |                                                                                                                                       |                                                                        |                       | 10                    |                                  | °C   |



## **6.7 Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                      |                         | TEST CONDITION                                          | MIN                                                                                                  | TYP | MAX | UNIT |    |
|-----------------|--------------------------------|-------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|------|----|
| Supply          |                                |                         |                                                         |                                                                                                      |     |     |      |    |
|                 |                                |                         | Driver and receiver<br>enabled (THVD1439,<br>THVD1449)  | RE = 0 V, DE = V <sub>CC</sub> , No load                                                             |     | 3   | 4    | mA |
|                 | Supply ourrent (quiescent)     | V 2 6 V                 | Driver enabled, receiver disabled                       | $\overline{\text{RE}} = \text{V}_{\text{CC}},  \text{DE} = \text{V}_{\text{CC}},                   $ |     | 2   | 3    | mA |
| Icc             | Supply current (quiescent)     | V <sub>CC</sub> =3.6 V  | Driver disabled, receiver enabled                       | RE = 0 V, DE = 0 V, No load                                                                          |     | 1.7 | 2.2  | mA |
|                 |                                |                         | Driver and receiver<br>disabled (THVD1439,<br>THVD1449) | RE = V <sub>CC</sub> , DE = 0 V, D<br>= open, No load                                                |     | 0.1 | 1.5  | μΑ |
|                 |                                | V <sub>CC</sub> =5.5 V  | Driver and receiver<br>enabled (THVD1439,<br>THVD1449)  | RE = 0 V, DE = V <sub>CC</sub> , No load                                                             |     | 3.5 | 5    | mA |
|                 | Supply current (quiescent)     |                         | Driver enabled, receiver disabled                       | $\overline{RE}$ = V <sub>CC</sub> , DE = V <sub>CC</sub> ,<br>No load                                |     | 2.5 | 3.8  | mA |
|                 | Supply current (quiescent)     |                         | Driver disabled, receiver enabled                       | RE = 0 V, DE = 0 V, No load                                                                          |     | 1.8 | 2.4  | mA |
|                 |                                |                         | Driver and receiver<br>disabled (THVD1439,<br>THVD1449) | RE = V <sub>CC</sub> , DE = 0 V, D<br>= open, No load                                                |     | 0.2 | 3    | μА |
| I <sub>IO</sub> | VIO supply current (quiescent) | THVD1439V,<br>THVD1449V | Driver Enabled                                          | DE/RE=V <sub>IO</sub> , D=open,<br>No load                                                           |     |     | 5    | μΑ |
|                 | vio supply current (quiescent) |                         | Receiver enabled                                        | DE/RE= 0 V, D=open,<br>No load                                                                       |     |     | 5    | μA |

<sup>(1)</sup> Under any specific conditions,  $V_{TH+}$  is assured to be at least  $V_{HYS}$  higher than  $V_{TH-}$ .



## 6.8 Switching Characteristics (THVD1439, THVD1439V)

250-kbps devices (THVD1439, 39V), over recommended operating conditions. All typical values are at 25 °C.

|                                            | PARAMETER                                                     | TEST C                         | MIN                           | TYP | MAX | UNIT |    |
|--------------------------------------------|---------------------------------------------------------------|--------------------------------|-------------------------------|-----|-----|------|----|
| Driver                                     |                                                               |                                |                               |     |     |      |    |
| t <sub>r</sub> , t <sub>f</sub>            | Differential output rise/fall time                            |                                |                               | 300 | 570 | 1200 | ns |
| t <sub>PHL</sub> , t <sub>PLH</sub>        | Propagation delay                                             | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 7-3                |     | 450 | 650  | ns |
| t <sub>SK(P)</sub>                         | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>              |                                |                               |     |     | 50   | ns |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>        | Disable time                                                  |                                |                               |     | 25  | 125  | ns |
|                                            | Enable time                                                   | RE = 0 V                       | See Figure 7-4 and Figure 7-5 |     | 240 | 600  | ns |
| t <sub>PZH</sub> , t <sub>PZL</sub>        | Enable time                                                   | RE = V <sub>CC</sub>           |                               |     | 2   | 4    | μs |
| t <sub>SHDN</sub>                          | Pulse width (logic low) on DE pin to initiate device shutdown | RE = V <sub>CC</sub>           |                               |     | 300 |      | ns |
| Receiver                                   |                                                               |                                |                               | ·   |     | '    |    |
| t <sub>r</sub> , t <sub>f</sub>            | Differential output rise/fall time                            |                                |                               |     | 9   | 25   | ns |
| t <sub>PHL</sub> , t <sub>PLH</sub>        | Propagation delay                                             | C <sub>L</sub> = 15 pF         | See Figure 7-6                |     | 70  | 110  | ns |
| t <sub>SK(P)</sub>                         | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>              |                                |                               |     |     | 7    | ns |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>        | Disable time                                                  |                                |                               |     | 22  | 60   | ns |
| t <sub>PZH(1)</sub> ,                      |                                                               | DE = V <sub>CC</sub>           | See Figure 7-7                |     | 120 | 185  | ns |
| $t_{PZL(1)}$ , $t_{PZH(2)}$ , $t_{PZL(2)}$ | Enable time                                                   | DE = 0 V                       | See Figure 7-8                |     | 4   | 10   | μs |
| t <sub>D(OFS)</sub>                        | Delay to enter fail-safe operation                            | C <sub>1</sub> = 15 pF         | See Figure 7-9                | 14  | 20  | 36   | μs |
| t <sub>D(FSO)</sub>                        | Delay to exit fail-safe operation                             | OL - 10 bc                     | See Figure 7-9                | 25  | 40  | 66   | ns |
| t <sub>SHDN</sub>                          | RE pulse width to initiate device shutdown                    | DE = 0 V                       |                               |     | 300 |      | ns |

## 6.9 Switching Characteristics (THVD1449, THVD1449V)

12-Mbps devices (THVD1449, 49V), over recommended operating conditions. All typical values are at 25 °C.

|                                                  | PARAMETER                                                      | TEST C                         | MIN                           | TYP | MAX | UNIT |    |
|--------------------------------------------------|----------------------------------------------------------------|--------------------------------|-------------------------------|-----|-----|------|----|
| Driver                                           |                                                                |                                |                               |     |     |      |    |
| t <sub>r</sub> , t <sub>f</sub>                  | Differential output rise/fall time                             |                                |                               | 2   | 12  | 25   | ns |
| t <sub>PHL</sub> , t <sub>PLH</sub>              | Propagation delay                                              | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 7-3                | 7   | 10  | 25   | ns |
| t <sub>SK(P)</sub>                               | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>               |                                |                               |     |     | 3.5  | ns |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>              | Disable time                                                   |                                |                               |     | 25  | 75   | ns |
|                                                  | Enable time                                                    | RE = 0 V                       | See Figure 7-4 and Figure 7-5 |     | 18  | 65   | ns |
| t <sub>PZH</sub> , t <sub>PZL</sub>              | Enable time                                                    | RE = V <sub>CC</sub>           |                               |     | 2   | 4    | μs |
| t <sub>SHDN</sub>                                | Pulse width (logic low) on DE pin to initiate device shutdown  | RE = V <sub>CC</sub>           |                               |     | 300 |      | ns |
| Receiver                                         |                                                                |                                |                               |     |     |      |    |
| t <sub>r</sub> , t <sub>f</sub>                  | Differential output rise/fall time                             |                                |                               |     | 3   | 10   | ns |
| t <sub>PHL</sub> , t <sub>PLH</sub>              | Propagation delay                                              | C <sub>L</sub> = 15 pF         | See Figure 7-6                | 30  | 60  | 110  | ns |
| t <sub>SK(P)</sub>                               | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>               |                                |                               |     |     | 4    | ns |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>              | Disable time                                                   |                                |                               |     | 10  | 30   | ns |
| t <sub>PZH(1)</sub> ,                            |                                                                | DE = V <sub>CC</sub>           | See Figure 7-7                |     | 90  | 130  | ns |
| $t_{PZL(1)}$ ,<br>$t_{PZH(2)}$ ,<br>$t_{PZL(2)}$ | Enable time                                                    | DE = 0 V                       | See Figure 7-8                |     | 4   | 10   | μs |
| t <sub>D(OFS)</sub>                              | Delay to enter fail-safe operation                             | 0 - 45 - 5                     | 0 Firmer 7 0                  | 14  | 20  | 36   | μs |
| t <sub>D(FSO)</sub>                              | Delay to exit fail-safe operation                              | C <sub>L</sub> = 15 pF         | See Figure 7-9                | 25  | 35  | 55   | ns |
| t <sub>SHDN</sub>                                | Pulse width (logic high) on RE pin to initiate device shutdown | DE = 0 V                       |                               |     | 300 |      | ns |

30

3.5



V<sub>CC</sub> = 3.3 V V<sub>CC</sub> = 5 V

 $T_A = 25 \,^{\circ}C$ 

### 6.10 Typical Characteristics







4.5

5.5





Figure 6-6. THVD1439, THVD1439V Supply Current vs Signal Rate

Figure 6-5. THVD1439, THVD1439V Driver **Propagation Delay vs Temperature** 



D = 0 V

Figure 6-4. THVD1439, THVD1439V Driver Rise or **Fall Time vs Temperature** 

40

20

60

Temperature (° C)

80

100

120

140

-20

-40

#### www.ti.com





#### 7 Parameter Measurement Information



Figure 7-1. Measurement of Driver Differential Output Voltage With Common-Mode Load



Figure 7-2. Measurement of Driver Differential and Common-Mode Output With RS-485 Load



Figure 7-3. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays



Figure 7-4. Measurement of Driver Enable and Disable Times With Active High Output and Pull-Down Load



Figure 7-5. Measurement of Driver Enable and Disable Times With Active Low Output and Pull-up Load





Figure 7-6. Measurement of Receiver Output Rise and Fall Times and Propagation Delays



Figure 7-7. Measurement of Receiver Enable/Disable Times With Driver Enabled



Figure 7-8. Measurement of Receiver Enable Times With Driver Disabled



Copyright © 2017, Texas Instruments Incorporated

Figure 7-9. Fail-Safe Delay Measurements

## **8 Detailed Description**

## 8.1 Overview

THVD14x9(V) devices are surge-protected, half duplex RS-485 transceivers available in two speed grades suitable for data transmission up to 250 kbps and 12 Mbps respectively. Surge protection is achieved by integrating transient voltage suppressor (TVS) diodes in the standard 8-pin SOIC (D) package.

THVD1439 and THVD1449 devices have active-high driver enables and active-low receiver enables. A standby current of less than 1.5  $\mu$ A ( $V_{CC}$  = 3.6 V) can be achieved by disabling both driver and receiver. THVD1439V and THVD1449V have a single enable/disable pin that either enables the driver or the receiver at a time.

## 8.2 Functional Block Diagrams



Figure 8-1. THVD1439 and THVD1449 Block Diagram



Figure 8-2. THVD1439V and THVD1449V Block Diagram

#### 8.3 Feature Description

### 8.3.1 Electrostatic Discharge (ESD) Protection

The bus pins of the THVD14x9(V) transceiver family include on-chip ESD protection against  $\pm 15$ -kV HBM and  $\pm 15$ -kV IEC 61000-4-2 contact discharge. The International Electrotechnical Commission (IEC) ESD test is far more severe than the HBM ESD test. The 50% higher charge capacitance,  $C_{(S)}$ , and 78% lower discharge resistance,  $R_{(D)}$ , of the IEC model produce significantly higher discharge currents than the HBM model. As stated in the IEC 61000-4-2 standard, contact discharge is the preferred transient protection test method.





Figure 8-3. HBM and IEC ESD Models and Currents in Comparison (HBM Values in Parenthesis)

The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur because of human contact with connectors and cables.

### 8.3.2 Electrical Fast Transient (EFT) Protection

Inductive loads such as relays, switch contactors, or heavy-duty motors can create high-frequency bursts during transition. The IEC 61000-4-4 test is intended to simulate the transients created by such switching of inductive loads on AC power lines. Figure 8-4 shows the voltage waveforms in to  $50-\Omega$  termination as defined by the IEC standard.



Figure 8-4. EFT Voltage Waveforms

Internal ESD protection circuits of the THVD14x9(V) protect the transceivers against ±4-kV EFT. With careful system design, one could achieve EFT Criterion A (no data loss when transient noise is present).

#### 8.3.3 Surge Protection

Surge transients often result from lightning strikes (direct strike or an indirect strike which induce voltages and currents), or the switching of power systems, including load changes and short circuit switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems.

Figure 8-5 compares the pulse-power of the EFT and surge transients with the power caused by an IEC ESD transient. The diagram on the left shows the relative pulse-power for a 0.5-kV surge transient and 4-kV EFT transient, both of which dwarf the 10-kV ESD transient visible in the lower-left corner. 500-V surge transients are representative of events that may occur in factory environments in industrial and process automation.

The diagram on the right shows the pulse-power of a 6-kV surge transient, relative to the same 0.5-kV surge transient. 6-kV surge transients are most likely to occur in power generation and power-grid systems.



Figure 8-5. Power Comparison of ESD, EFT, and Surge Transients

Figure 8-6 shows the test setup used to validate THVD14x9 surge performance according to the IEC 61000-4-5 1.2/50-µs surge pulse.



Figure 8-6. THVD14x9(V) Surge Test Setup

THVD14x9(V) product family is robust to ±4-kV surge transients without the need for any external components. The transient current and voltage waveforms resulting from a +4-kV surge test as described in Figure 8-6 are shown in Figure 8-7. The bus pin voltage is clamped by the integrated surge protection diodes such that the internal circuitry is not damaged during the surge event. The clamping voltage at the bus pins for versus the total current from the surge generator is shown in Figure 8-8.



Figure 8-7. Transient current and voltage waveforms from +4-kV Surge Test. The current waveform is the total current output from the generator and the voltage waveform is the voltage at A or B pin of the transceiver.



Figure 8-8. Clamping voltage at bus pins vs total surge current from the surge generator

#### 8.3.4 Enhanced Receiver Noise Immunity

The differential receivers of THVD14x9(V) family feature fully symmetric thresholds to maintain duty cycle of the signal even with small input amplitudes. In addition, 250 mV (typical) hysteresis guarantees excellent noise immunity.

#### 8.3.5 Failsafe Receiver

The differential receivers of the THVD14x9(V) family are failsafe to invalid bus states caused by the following:

- · Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- Idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the receiver will output a fail-safe logic high state if the input amplitude stays for longer than  $t_{D(OFS)}$  at less than  $|V_{TH\ FSH}|$ .

#### 8.4 Device Functional Modes

When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case the differential output voltage defined as  $V_{OD} = V_A - V_B$  is positive. When D is low, the output states reverse: B turns high, A becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pull-down resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pull-up resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output A turns high and B turns low.

Table 8-1. Driver Function Table

| INPUT | ENABLE | OUTI | PUTS | FUNCTION                           |  |  |
|-------|--------|------|------|------------------------------------|--|--|
| D     | DE     | Α    | В    | TONOTION                           |  |  |
| Н     | Н      | Н    | L    | Actively drive bus high            |  |  |
| L     | Н      | L    | Н    | Actively drive bus low             |  |  |
| Х     | L      | Z    | Z    | Driver disabled                    |  |  |
| Х     | OPEN   | Z    | Z    | Driver disabled by default         |  |  |
| OPEN  | Н      | Н    | L    | Actively drive bus high by default |  |  |

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is higher than the positive input threshold,  $V_{TH+}$ , the receiver output, R, turns high. When  $V_{ID}$  is lower than the negative input threshold,  $V_{TH-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{TH+}$  and  $V_{TH-}$  the output is indeterminate.

When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus).

**Table 8-2. Receiver Function Table** 

| ENABLE | OUTPUT            | FUNCTION                                        |  |  |  |  |  |  |  |  |
|--------|-------------------|-------------------------------------------------|--|--|--|--|--|--|--|--|
| RE     | R                 | FONCTION                                        |  |  |  |  |  |  |  |  |
| L      | Н                 | Receive valid bus high                          |  |  |  |  |  |  |  |  |
| L      | Indeterminate     | Indeterminate bus state                         |  |  |  |  |  |  |  |  |
| L      | L                 | Receive valid bus low                           |  |  |  |  |  |  |  |  |
| Н      | Z                 | Receiver disabled                               |  |  |  |  |  |  |  |  |
| OPEN   | Z                 | Receiver disabled by default                    |  |  |  |  |  |  |  |  |
| L      | Н                 | Fail-safe high output                           |  |  |  |  |  |  |  |  |
| L      | Н                 | Fail-safe high output                           |  |  |  |  |  |  |  |  |
| L      | Н                 | Fail-safe high output                           |  |  |  |  |  |  |  |  |
|        | RE<br>L<br>L<br>L | RE R L H L Indeterminate L L H Z OPEN Z L H L H |  |  |  |  |  |  |  |  |



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

THVD14x9(V) are half-duplex RS-485 transceivers with integrated system-level surge protection. Standard 8-pin SOIC (D) package allows drop-in replacement into existing systems and eliminate system-level protection components.

### 9.2 Typical Application

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , with a value that matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



Figure 9-1. Typical RS-485 Network With Half-Duplex Transceivers

#### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 9.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the short the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



Figure 9-2. Cable Length vs Data Rate Characteristic

Even higher data rates are achievable (that is, 12 Mbps for the THVD1449(V)) in cases where the interconnect is short enough (or has suitably low attenuation at signal frequencies) to not degrade the data.

#### 9.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

$$L_{(STUB)} \le 0.1 \times t_r \times v \times c \tag{1}$$

#### where

- t<sub>r</sub> is the 10/90 rise time of the driver
- c is the speed of light (3 × 10<sup>8</sup> m/s)
- v is the signal velocity of the cable or trace as a factor of c

#### 9.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 k $\Omega$ . Because the THVD14x9(V) devices consist of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible.



#### 9.2.2 Detailed Design Procedure

RS-485 transceivers operate in noisy industrial environments typically require surge protection at the bus pins. Figure 9-3 compares 4-kV surge protection implementation with a regular RS-485 transceiver (such as THVD14x0) against with the THVD14x9(V). The internal TVS protection of the THVD14x9(V) achieves ±4-kV IEC 61000-4-5 surge protection without any additional external components, reducing system level bill of materials.



Figure 9-3. Implementation of System-Level Surge Protection Using THVD14x9(V)



### 9.2.3 Application Curves



## 10 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100 nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes.



## 11 Layout

## 11.1 Layout Guidelines

Additional external protection components generally are not needed when using THVD14x9(V) transceivers.

- 1. Use  $V_{CC}$  and ground planes to provide low-inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance. Apply 100-nF to 220-nF decoupling capacitors as close as possible to the  $V_{CC}$  pins of transceiver, UART and/or controller ICs on the board.
- 2. Use at least two vias for V<sub>CC</sub> and ground connections of decoupling capacitors to minimize effective via inductance.
- 3. Use  $1-k\Omega$  to  $10-k\Omega$  pull-up and pull-down resistors for enable lines to limit noise currents in these lines during transient events.

#### 11.2 Layout Example



Figure 11-1. THVD1439, THVD1449 Layout Example





Figure 11-2. THVD1439V THVD1449V Layout Example



## 12 Device and Documentation Support

## 12.1 Device Support

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                 |              |              |
| THVD1439DR            | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1439        |
| THVD1439DR.A          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1439        |
| THVD1439DR.B          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1439        |
| THVD1439VDR           | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | 1439V        |
| THVD1439VDR.A         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | 1439V        |
| THVD1439VDR.B         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | 1439V        |
| THVD1449DR            | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1449        |
| THVD1449DR.A          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1449        |
| THVD1449DR.B          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1449        |
| THVD1449VDR           | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1449V       |
| THVD1449VDR.A         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1449V       |
| THVD1449VDR.B         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAUAG      | Level-3-260C-168 HR | -40 to 125   | T1449V       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Apr-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All ullilerisions are nomina | ll . |                    |   |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| THVD1439DR                   | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THVD1439VDR                  | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THVD1449DR                   | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THVD1449VDR                  | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Apr-2022



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THVD1439DR  | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| THVD1439VDR | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| THVD1449DR  | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| THVD1449VDR | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated