# RTD2553V Series

# Flat Panel Display Controller

Fully Technology
Preliminary Revision
Version 1.0
Last updated: 2005/11/04

### **Overview**

Realtek RTD2553V series products are all-in-one LCD monitor controllers supporting UXGA/WSXGA+/WXGA+/SXGA(optional), and integrate Realtek high performance ADC, TMDS Rx(optional), scaling engine, OSD engine, LVDS Tx, RSDS Tx and so on. Moreover, all products are pin compatible in QFP128-pin package to save cost and make the design easier .The RTD2553V series derivative pin compatible products are listed below by application:

| Part Number | ADC       | DVI | HDCP | Resolution  | Output        | Package |
|-------------|-----------|-----|------|-------------|---------------|---------|
| RTD2553V    | 210MHz    | Yes | No   | WUXGA/UXGA/ | LVDS/RSDS/TTL | 128 QFP |
|             | (2 ports) |     |      | WSXGA+      |               |         |
| RTD2533V    | 165MHz    | Yes | No   | SXGA/WXGA+  | LVDS/RSDS/TTL | 128 QFP |
|             | (2 ports) |     |      |             |               |         |
| RTD2033V    | 165MHz    | No  | No   | SXGA/WXGA+  | LVDS/RSDS/TTL | 128 QFP |
|             | (2 ports) |     |      |             |               |         |
| RTD2553VH   | 210MHz    | Yes | Yes  | WUXGA/UXGA/ | LVDS/RSDS/TTL | 128 QFP |
|             | (2 ports) |     |      | WSXGA+      |               |         |
| RTD2533VH   | 165MHz    | Yes | Yes  | SXGA/WXGA+  | LVDS/RSDS/TTL | 128 QFP |
|             | (2 ports) |     |      |             |               |         |

#### Note:

The following datasheet will take RTD2553V as an example and if it exists any optional feature not supported in all RTD2553V series products, we will mark "optional" after it.

| 2. ARCHITECTURE       1         3. FUNCTIONAL DESCRIPTION       1         3.1 Input       1         Digital Input (ITU 656)       15         Digital Video 16-bit Input       21         Analog Input       22         TMDS Input       22         Input Capture Window       22         3.2 Output Timing       2         Display Output Timing       2         Display Active Window       2         3.3 Color Processing       2         3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28         2.5 A Actor Addingtone       26 |                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 3.1 Input       1         Digital Input (ITU 656)       15         Digital Video 16-bit Input       21         Analog Input       22         TMDS Input       22         Input Capture Window       23         3.2 Output Timing       2         Display Output Timing       2         Display Active Window       2         3.3 Color Processing       2         3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                   | q                 |
| Digital Input (ITU 656)       19         Digital Video 16-bit Input       21         Analog Input       22         TMDS Input       22         Input Capture Window       23         3.2 Output Timing       2         Display Output Timing       2         Display Active Window       27         3.3 Color Processing       2         3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                                            |                   |
| Digital Video 16-bit Input       21         Analog Input       22         TMDS Input       22         Input Capture Window       23         3.2 Output Timing       2         Display Output Timing       2         Display Active Window       2         3.3 Color Processing       2         3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                                                                                      | 9                 |
| Analog Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 9                 |
| TMDS Input       22         Input Capture Window       23         3.2 Output Timing       24         Display Output Timing       24         Display Active Window       27         3.3 Color Processing       2         3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                                                                                                                                                             |                   |
| Input Capture Window       23         3.2 Output Timing       2         Display Output Timing       24         Display Active Window       27         3.3 Color Processing       2         3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                                                                                                                                                                                          |                   |
| 3.2 Output Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   |
| Display Output Timing       24         Display Active Window       27         3.3 Color Processing       2         3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                                                                                                                                                                                                                                                                  |                   |
| Display Active Window       27         3.3 Color Processing       2         3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                                                                                                                                                                                                                                                                                                         | 4                 |
| 3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7                 |
| 3.4 OSD & Color LUT       2         Build-In OSD       28         Color LUT & Overlay Port       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 28                |
| Color LUT & Overlay Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |
| Color LUT & Overlay Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3                 |
| 3.5 Auto-Adjustment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <u>'</u> 9        |
| Auto-Position 29 Auto-Tracking 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   |
| 3.6 PLL System                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                   |
| DCLK PLL 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   |
| M2PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |
| ADC Pixel Sampling PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   |
| 3.7 Host Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   |
| Parallel/Serial Port Determination:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                   |
| Host Interface Location Determination:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   |
| 3.8 Reset Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   |
| 3.9 The Programmable Schmitt Trigger of HSYNC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | , <u>,</u><br>}⁄I |
| 3.10 Crystal Frequency Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   |
| 4. REGISTER DESCRIPTION3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |
| Global event flag3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 35                |
| Input Video Capture3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |
| Input Frame Window                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   |
| FIFO Window4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                   |
| Digital Filter4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   |
| Scaling Up Function4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |
| FIFO Frequency5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   |
| Scaling Down Control5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |
| Peaking filter and coring control5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   |
| Display Format5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   |
| Frame Sync Fine Tune6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |
| Display Fine Tune6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   |
| Sync Processor6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   |
| Macro Vision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                 |
| Highlight window7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                 |
| Color Processor Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                   |
| Brightness Coefficient:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6                 |

| 7. ORDERING INFORMATION                        | 206 |
|------------------------------------------------|-----|
| 6. MECHANICAL SPECIFICATION                    | 204 |
| DC Characteristics                             | 203 |
| 5.ELECTRIC SPECIFICATION                       |     |
| Embedded OSD                                   |     |
| DDC Channel (ADC/DVI)                          |     |
| DDC Special Function Access (DDC/CI)           |     |
| Cyclic-Redundant-Check                         |     |
| DCC                                            |     |
| ICM                                            |     |
| Embedded ADC                                   | 141 |
| Watch Dog                                      | 140 |
| HDCP                                           |     |
| Embedded TMDS                                  |     |
| DCLK Spread Spectrum                           |     |
| PLL TEST                                       | 118 |
| MULTIPLY PLL FOR INPUT CYRSTAL                 | 116 |
| DISPLAY PLL                                    |     |
| ADC PLL2                                       |     |
| ADC PLL1                                       |     |
| Phase-Lock-Loop (PLL)                          |     |
| Schmitt Trigger Control                        |     |
| Reset Out and Panel Switch MOS Control         |     |
| Embedded OSD                                   |     |
| Pin share                                      |     |
| Control For LVDS                               |     |
| TCON Horizontal/Vertical Timing Setting        |     |
| RSDS Display Data Bus Control                  |     |
| Embedded Timing Controller                     |     |
| Video (Color Space Conversion)                 |     |
| Image Auto Function                            |     |
| Overlay/Color Palette/Background Color Control |     |
| Dithering Control                              |     |
| Gamma Control                                  |     |

#### 1. Features

#### General

- I Embedded dual DDC with DDC1/2B/CI
- I Zoom scaling up and down
- I No external memory required.
- Require only one crystal to generate all timing.
- I Programmable 3.3V/5V detection reset output.
- I Embedded crystal output to micro-controller.
- I 3 channels 8 bits PWM output, and wide range selectable PWM frequency.

#### **Analog RGB Input Interface**

- I Integrated 8-bit triple-channel 210/165 (optional) MHz ADC/PLL
- I Embedded programmable Schmitt trigger of HSYNC
- I Support Sync On Green (SOG) and various kinds of composite sync modes
- I On-chip high-performance hybrid PLLs
- I High resolution true 64 phase ADC PLL
- I Y/Pb/Pr support up to HDTV 1080i resolution
- I Support 2/1 Analog input (optional)

#### **Digital Video Input Interface**

- Support 8-bit video (ITU 656) format input
- Support 16-bit video (ITU 601) format input (optional)
- I Built-in YUV to RGB color space converter & de-interlace

# **DVI Compliant Digital Input Interface** (optional)

- I Single link on-chip TMDS receiver
- Long cable 25M support to 165Mhz
- I Adaptive algorithm for TMDS capability
- I Data enable only mode support
- High-Bandwidth Digital Content Protection (HDCP 1.1) (optional only in H version)
- Enhanced protection of HDCP secret key (optional only in H version)

#### **Auto Detection /Auto Calibration**

- I Input format detection
- Compatibility with standard VESA mode and support user-defined mode
- Smart engine for Phase/Image position/Color calibration

#### **Scaling**

- I Fully programmable zoom ratios
- I Independent horizontal/vertical scaling
- I Advanced zoom algorithm provides high image quality
- I Sharpness/Smooth filter enhancement
- I Support non-linear scaling from 4:3 to 16:9 or 16:9 to 4:3

#### Vivid Color<sup>TM</sup>

- I Dynamic Contrast Control (DCC)
- I Independent Color Management (ICM)
- I True 10 bits color processing engine
- I sRGB compliance
- I Advanced Dithering logic for 18-bit panel color depth enhancement
- I Dynamic overshoot-smear canceling engine
- Brightness and contrast control
- Programmable 10-bit gamma support

### **Output Interface**

- I Fully programmable display timing generator
- I Flexible data pair swapping for easier system design.
- I Programmable TCON function support
- I Multi-output interface (RSDS/LVDS/TTL)on single PCB
- I Spread-Spectrum DPLL to reduce EMI
- Fixed Last Line output for perfect panel capability

### **Host Interface**

- Support MCU serial/parallel bus interface.
- Support MCU dual edge data latch.

#### **Embedded OSD**

- Embedded 12K SRAM dynamically stores OSD command and fonts
- Support multi-color RAM font, 1, 2 and 4-bit per pixel
- 16 color palette with 24bit true color selection
- Maximum 8 window with alpha-blending/ gradient/dynamic fade-in/fade-out, bordering/ shadow/3D window type
- Rotary 90,180,270 degree
- Independent row shadowing/bordering
- l Programmable blinking effects for each character
- OSD-made internal pattern generator for factory mode
- Support 12x18~4x18 proportional font
- Decompress OSD font

#### **Power & Technology**

- **I** 3.3V power supplier
- 1 0.18um CMOS process, 128-pin QFP package
- Embedded 3.3V to 1.8V voltage regulator
- Embedded 3.3V MOS panel switch





2A/Video+1D with LVDS





2A/Video+1D with 6-bit single/dual-port RSDS + TCON





2A/Video+1D with 8-bit single RSDS + TCON





2A +1D with 8-bit dual RSDS + TCON





2A/Video+1D with 6-bit single/dual-port TTL





2A+1D with 8-bit single/dual-port TTL



(I/O Legend: A = Analog, I = Input, O = Output, P = Power, G = Ground)

# n INPUT PORT

| Name      | I/O  | No | Description                                                                                           | Note                  |
|-----------|------|----|-------------------------------------------------------------------------------------------------------|-----------------------|
| ADC_GND   | AG   | 22 | ADC Ground                                                                                            |                       |
| ADC_GND   | AG   | 37 | ADC Ground                                                                                            |                       |
| B0+       | AI   | 23 | 1 <sup>st</sup> Positive BLUE analog input (Pb+)                                                      |                       |
| В0-       | AI   | 24 | 1 <sup>st</sup> Negative BLUE analog input (Pb-)                                                      |                       |
| SOG0      | AI   | 25 | 1 <sup>st</sup> Sync on Green                                                                         |                       |
| G0+       | AI   | 26 | 1 <sup>st</sup> Positive GREEN analog input (Y+)                                                      |                       |
| G0-       | AI   | 27 | 1 <sup>st</sup> Negative GREEN analog input (Y-)                                                      |                       |
| R0+       | AI   | 28 | 1 <sup>st</sup> Positive RED analog input (Pr+)                                                       |                       |
| R0-       | AI   | 29 | 1 <sup>st</sup> Negative RED analog input (Pr-)                                                       |                       |
| ADC_VDD   | AP   | 21 | ADC Power                                                                                             | (1.8V)                |
| ADC_VDD   | AP   | 38 | ADC Power                                                                                             | (1.8V)                |
| B1+/V8_6  | AI/I | 31 | 2 <sup>nd</sup> Positive BLUE Analog input (Pb+)/<br>Video8_6                                         | 3.3 tolerance         |
| B1-/V8_7  | AI/I | 30 | 2 <sup>nd</sup> Positive BLUE Analog input (Pb-)/<br>Video8 7                                         | 3.3 tolerance         |
| SOG1/V8_3 | AI/I | 34 | 2 <sup>nd</sup> Sync on Green /Video8 3                                                               | 3.3 tolerance         |
| G1+/V8_4  | AI/I | 33 | 2 <sup>nd</sup> Positive GREEN analog input (Y+)/                                                     | 3.3 tolerance         |
| G1-/V8_5  | AI/I | 32 | 2 <sup>nd</sup> Negative GREEN analog input (Y-)/<br>Video8 5                                         | 3.3 tolerance         |
| R1+/V8_1  | AI/I | 36 | 2 <sup>nd</sup> Positive RED analog input (Pr+)/<br>Video8_1                                          | 3.3 tolerance         |
| R1-/V8_2  | AI/I | 35 | 2 <sup>nd</sup> Negative RED analog input (Pr-)/<br>Video8_2                                          | 3.3 tolerance         |
| AVS0      | I    | 19 | 1 <sup>st</sup> ADC vertical sync input<br>Power from PIN 13                                          | no power 5V tolerance |
| AHS0      | Ī    | 20 | 1 <sup>st</sup> ADC horizontal sync input<br>Adjustable Schmidt trigger<br>Power from PIN 13          | no power 5V tolerance |
| AHS1/V8_0 |      | 39 | 2 <sup>nd</sup> ADC horizontal sync input/Video8_0<br>Adjustable Schmidt trigger<br>Power from PIN 59 | no power 5V tolerance |
| AVS1/VCLK | I    | 40 | 2 <sup>nd</sup> ADC vertical sync input /Video clock<br>Power from PIN 59                             | no power 5V tolerance |

# n PLL

| Name      | I/O | Pin No | Description                                 | Note      |
|-----------|-----|--------|---------------------------------------------|-----------|
| XO        | AO  | 127    | Crystal OSC output                          |           |
| XI        | AI  | 128    | Reference clock input from external crystal | 3.3V      |
|           |     |        | or from single-ended CMOS/TTL OSC           | tolerance |
| APLL_VDD  | AP  | 2      | Power for multi-phase PLL                   | 3.3V      |
| PLL_TEST1 | I/O | 3      | Test Pin 1                                  |           |
|           |     |        | Power-on-latch for MCU crystal location     |           |
| PLL_TEST2 | I/O | 4      | Test Pin 2                                  | M2PLL     |
| APLL_GND  | AG  | 1      | Ground for multi-phase PLL                  |           |

### n Host interface

| Name    | I/O | Pin No | Description                            | Note         |
|---------|-----|--------|----------------------------------------|--------------|
| SDIO[0] | I/O | 52/112 | Parallel port data [0] (Open drain)LSB | 5V tolerance |
| SDIO[1] | I/O | 53/113 | Parallel port data [1] (Open drain)    | 5V tolerance |



| SDIO[2] | I/O | 54/114 | Parallel port data [2] (Open drain)         | 5V tolerance |
|---------|-----|--------|---------------------------------------------|--------------|
| SDIO[3] | I/O | 55/115 | Serial control I/F data in or Parallel port | 5V tolerance |
|         |     |        | data [3] (Open drain) MSB                   |              |
| SCSB    | I   | 56/118 | Serial control I/F chip select              | 5V tolerance |
| SCLK    | I   | 57/119 | Serial control I/F clock                    | 5V tolerance |

n TMDS (optional)

| Name     | I/O | Pin No | Description                            | Note   |
|----------|-----|--------|----------------------------------------|--------|
| TMDS_TST | AIO | 5      | TMDS_TEST Pin                          |        |
|          |     |        | Power-on-latch for host interface type |        |
| REXT     | AI  | 6      | Impedance Match Reference.             |        |
| TMDS_VDD | AP  | 7      | TMDS power                             | (3.3V) |
| RX2P     | AI  | 8      | Differential Data Input                |        |
| RX2N     | AI  | 9      | Differential Data Input                |        |
| TMDS_GND | AG  | 10     | TMDS ground                            |        |
| RX1P     | AI  | 11     | Differential Data Input                |        |
| RX1N     | AI  | 12     | Differential Data Input                |        |
| TMDS_VDD | AP  | 13     | TMDS power                             | (3.3V) |
| RX0P     | AI  | 14     | Differential Data Input                |        |
| RX0N     | AI  | 15     | Differential Data Input                |        |
| TMDS_GND | AG  | 16     | TMDS ground                            |        |
| RXCP     | AI  | 17     | Differential Data Input                |        |
| RXCN     | AI  | 18     | Differential Data Input                |        |

### n Video 8

| Name        | I/O | Pin No            | Description        |
|-------------|-----|-------------------|--------------------|
| V8_0 ~ V8_7 | I   | 111~115, 118~120/ | Video 8 data input |
|             |     | 39, 36~30         |                    |
| VCLK        | I   | 121/40            | Video8 clock input |

### n Video 16 (optional)

| Name            | I/O | Pin No                       | Description         |
|-----------------|-----|------------------------------|---------------------|
| V16_Y0 ~ V16_Y7 | I   | 57~52, 49, 48/<br>39, 36~30  | Video16 Y data      |
| V16_C0 ~ V16_C0 | I   | 39, 36~30/<br>57~52, 49, 48/ | Video16 C data      |
| VCLK            | I   | 40                           | Video16 clock       |
| V16_DEN         | I   | 42                           | Video16 data enable |
| V16_ODD         | I   | 43                           | Video16 ODD         |
| V16_HS          | I   | 44                           | Video16 HS          |
| V16_VS          | I   | 45                           | Video16 VS          |

### n Pad/Digital Power & Ground

| Name                | I/O | Pin No    | Description |
|---------------------|-----|-----------|-------------|
| Pad 3.3V Power      | P   | 59/72/83/ | PVCC        |
|                     |     | 95/108    |             |
| Pad 3.3V Ground     | G   | 60/71/84/ | PGND        |
|                     |     | 96/107    |             |
| Digital 1.8V Power  | P   | 47/116    | VCCK        |
| Digital 1.8V Ground | G   | 46/117    | GNDK        |

# n LVDS Display Interface

| Name     | I/O  | No  | Description |
|----------|------|-----|-------------|
| 1 (dillo | 1/ 0 | 110 | Beschiption |



| TITLE |   | =2 | I |
|-------|---|----|---|
| TXE3+ | О | 73 |   |
| TXE3- | О | 74 |   |
| TXEC+ | O | 75 |   |
| TXEC- | O | 76 |   |
| TXE2+ | O | 77 |   |
| TXE2- | 0 | 78 |   |
| TXE1+ | О | 79 |   |
| TXE1- | 0 | 80 |   |
| TXE0+ | О | 81 |   |
| TXE0- | 0 | 82 |   |
| TXO3+ | 0 | 85 |   |
| TXO3- | О | 86 |   |
| TXOC+ | 0 | 87 |   |
| TXOC- | О | 88 |   |
| TXO2+ | 0 | 89 |   |
| TXO2- | 0 | 90 |   |
| TXO1+ | О | 91 |   |
| TXO1- | О | 92 |   |
| TXO0+ | О | 93 |   |
| TXO0- | O | 94 |   |

# n 6-bit RSDS Display Interface

| To-bit KSDS Dispit | ij miteriaet | <u></u> |             |
|--------------------|--------------|---------|-------------|
| Name               | I/O          | No      | Description |
| BB3P               | O            | 61      |             |
| BB3N               | O            | 62      |             |
| BB2P               | 0            | 63      |             |
| BB2N               | O            | 64      |             |
| BB1P               | O            | 65      |             |
| BB1N               | O            | 66      |             |
| BCLKP              | O            | 67      |             |
| BCLKN              | 0            | 68      |             |
| BG3P               | O            | 69      |             |
| BG3N               | 0            | 70      |             |
| BG2P               | 0            | 73      |             |
| BG2N               | 0            | 74      |             |
| BG1P               |              | 75      |             |
| BG1N               | 0            | 76      |             |
| BR3P               | 0            | 77      |             |
| BR3N               | 0            | 78      |             |
| BR2P               | 0            | 79      |             |
| BR2N               | O            | 80      |             |
| BR1P               | O            | 81      |             |
| BRIN               | O            | 82      |             |
| AB3P               | O            | 85      |             |
| AB3N               | O            | 86      |             |
| AB2P               | O            | 87      |             |
| AB2N               | O            | 88      |             |
| AB1P               | O            | 89      |             |
| AB1N               | O            | 90      |             |
| ACLKP              | О            | 91      |             |
| ACLKN              | О            | 92      |             |
| AG3P               | О            | 93      |             |
| AG3N               | О            | 94      |             |
| AG2P               | О            | 97      |             |



| AG2N | O | 98  |  |
|------|---|-----|--|
| AG1P | О | 99  |  |
| AG1N | О | 100 |  |
| AR3P | 0 | 101 |  |
| AR3N | O | 102 |  |
| AR2P | O | 103 |  |
| AR2N | 0 | 104 |  |
| AR1P | O | 105 |  |
| AR1N | 0 | 106 |  |

# n TTL 8/6 bits Interface

| Name       | I/O      | No  | Description |
|------------|----------|-----|-------------|
| BBLU7      | O        | 61  |             |
| BBLU6      | O        | 62  |             |
| BBLU5      | O        | 63  |             |
| BBLU4      | O        | 64  |             |
| BBLU3      | O        | 65  |             |
| BBLU2      | O        | 66  |             |
| BBLU1/NC   | O        | 67  |             |
| BBLU0/NC   | O        | 68  |             |
| BGRN7      | O        | 69  |             |
| BGRN6      | 0        | 70  |             |
| BGRN5      | O        | 73  |             |
| BGRN4      | O        | 74  |             |
| BGRN3      | O        | 75  |             |
| BGRN2      | О        | 76  |             |
| BGRN1/NC   | O        | 55  |             |
| BGRN0/NC   | O        | 54  |             |
| BRED7      | O        | 77  |             |
| BRED6      | O        | 78  |             |
| BRED5      | O        | 79  |             |
| BRED4      | O        | 80  |             |
| BRED3      | 0        | 81  |             |
| BRED2      | 0        | 82  |             |
| BRED1/NC   | 0        | 57  |             |
| BRED0/BCLK | <b>O</b> | 56  |             |
| ABLU7      | 0        | 85  |             |
| ABLU6      | 0        | 86  |             |
| ABLU5      | 0        | 87  |             |
| ABLU4      | 0        | 88  |             |
| ABLU3      | 0        | 89  |             |
| ABLU2      | O        | 90  |             |
| ABLU1/ACLK | O        | 91  |             |
| ABLU0/NC   | O        | 92  |             |
| AGRN7      | О        | 93  |             |
| AGRN6      | O        | 94  |             |
| AGRN5      | O        | 97  |             |
| AGRN4      | O        | 98  |             |
| AGRN3      | O        | 99  |             |
| AGRN2      | O        | 100 |             |
| AGRN1/NC   | O        | 113 |             |
| AGRN0/NC   | O        | 114 |             |
| ARED7      | O        | 101 |             |
| ARED6      | O        | 102 |             |



| ARED5    | 0 | 103 |  |
|----------|---|-----|--|
| ARED4    | O | 104 |  |
| ARED3    | O | 105 |  |
| ARED2    | О | 106 |  |
| ARED1/NC | О | 111 |  |
| ARED0/NC | O | 112 |  |

# n Timing Controller

| Name   | I/O | No                   | Description              |
|--------|-----|----------------------|--------------------------|
| TCON0  | О   | 3/55/48/76/100       | Refer to Pin share part. |
| TCON1  | O   | 4/49/75/99           |                          |
| TCON2  | O   | 5/74/98/111          |                          |
| TCON3  | O   | 3/45/57/73/97/       |                          |
|        |     | 119                  |                          |
| TCON4  | O   | 44/50/70/94/         |                          |
|        |     | 121                  |                          |
| TCON5  | O   | <b>42</b> /69/93/114 |                          |
| TCON6  | O   | 68/92/120            |                          |
| TCON7  | O   | 49/53/67/91/         |                          |
|        |     | 118 /41/111          |                          |
| TCON8  | O   | 44/66/90/113         |                          |
| TCON9  | O   | 45/51/65/89/         |                          |
|        |     | 115/122              |                          |
| TCON10 | O   | <b>42</b> /64/88/112 |                          |
| TCON11 | О   | 43/54/63/87          |                          |
|        |     | /120                 |                          |
| TCON12 | O   | 4/56/62/86           |                          |
| TCON13 | 0   | 52/61/85/110         |                          |

### n DDC Channel

| Name         | I/O | No        | Description                       |  |  |  |  |
|--------------|-----|-----------|-----------------------------------|--|--|--|--|
| DDCSCL1(ADC) | I   | 50        | Open drain, no power 5V tolerance |  |  |  |  |
| DDCSDA1(ADC) | I/O | 51        | Open drain, no power 5V tolerance |  |  |  |  |
| DDCSCL2(DVI) | I   | 121 / 113 | Open drain, no power 5V tolerance |  |  |  |  |
| (optional)   |     |           |                                   |  |  |  |  |
| DDCSDA2(DVI) | I/O | 120 / 114 | Open drain, no power 5V tolerance |  |  |  |  |
| (optional)   |     |           |                                   |  |  |  |  |

### n PWM

| Name | I/O | No       | Description |
|------|-----|----------|-------------|
| PWM0 | 0   | 3/5/122  |             |
| PWM1 | О   | 4/48/111 |             |
| PWM2 | О   | 49/112   |             |

# n MISC

| Name       | I/O | No     | Description                                      |
|------------|-----|--------|--------------------------------------------------|
| RESET_OUT  | О   | 123    | Reset out                                        |
|            |     |        | Open drain (Internal 75KOhm high), 5V tolerance  |
| COUT       | О   | 110/48 | Crystal out                                      |
| 33VRST_REF | I   | 124    | Reference 3.3V for Reset Out                     |
| 33VPNLOUT  | О   | 109    | Panel on/off switch out (Max current driving 1A) |
| BJT_B      | O   | 58     | Embedded regulator P type BJT control pin out    |

# n Crystal out pin out decision table



| Host interface | MCU location | Crystal pin out |
|----------------|--------------|-----------------|
| Parallel       | Left         | 110 or 48       |
| Serial         | Left         | 110 or 48       |
| Parallel       | Right        | 110 or 48       |
| Serial         | Right        | 110 or 48       |

The COUT can be output from PIN48 or PIN110, dependent on power on latch pin 3.

Power on latch pins:

TMDS\_TST(PIN 5) – Host interface selection (1 for parallel, 0 for serial)

PLL\_TEST1(PIN 3) – RTD Host Interface location & Cout selection (1 for 112-115,118/119, 110, 0 for 52-57, 48)



### 2. Architecture



Figure 1



### 3. Functional Description

### **3.1 Input**

#### **Digital Input (ITU 656)**

RTD is designed to connect the interface of digital signal from video decoder. Input data is latched within a capture window defined in registers. The timing scheme designed for input devices are showed in the following diagram.

There are not H sync \( \mathbf{V} \) sync signals provided by the video decoder with ITU BT.656, these synchronal signals have to be generated by decoding the EAV & SAV timing reference signals.



Figure 2 Input YUV 4:2:2(8-bits) Timing

Only 254 of possible 256 8-bit words may be used to express a signal value, 0 and 255 are reserved for data identification purposes. Video 8 data stream is as below:

| Bla | ınking | g    | Timing reference 720 pixels YUV 422 DATA |    |    |      |     |    | Timing reference |    |     |    | Blanking |       |      |    |    |    |     |    |    |  |
|-----|--------|------|------------------------------------------|----|----|------|-----|----|------------------|----|-----|----|----------|-------|------|----|----|----|-----|----|----|--|
| per | iod    | code |                                          |    |    | code |     |    | period           |    |     |    |          |       |      |    |    |    |     |    |    |  |
|     | 80     | 10   | FF                                       | 00 | 00 | SAV  | Cb0 | Y0 | Cr0              | Y1 | Cb2 | Y2 |          | Cr718 | Y719 | FF | 00 | 00 | EAV | 80 | 10 |  |

Cbn: U(B-Y) colour difference component

Yn: luminance component

Crn: V(R-Y) colour difference component

### SAV/EAV format

| Bit 7 | Bit 6(F)                  | Bit 5(V)                  | Bit 4(H)   | Bit        | Bit         | Bit   | Bit   |  |
|-------|---------------------------|---------------------------|------------|------------|-------------|-------|-------|--|
|       |                           |                           |            | 3(P3)      | 2(P2)       | 1(P1) | 0(P0) |  |
| 1     | Field bit                 | Vertical blanking bit V=1 | H=0 in SAV | Protection | ection bits |       |       |  |
|       | 1 <sup>st</sup> field F=0 | Active video V=0          | H=1 in EAV |            |             |       |       |  |
|       | 2 <sup>nd</sup> field F=1 |                           |            |            |             |       |       |  |



Hardware can recognize the occurrence of EAV & SAV by detecting the 0xff, 0x00, 0x00 data sequence, and then generate the Hsync `Vsync `Field signals internally by decoding the fourth word of the timing reference signal(EAV `SAV). F & V change state synchronously with the EAV(End of active video) reference code at the beginning of the digital line.

Bits P0, P1, P2, P3, have states dependent on the states of the bits F, V and H as shown below. At the receiver this permits one-bit errors to be corrected and two-bits errors to be detected.

#### Protection bits

| F | V | Н | Р3 | P2 | P1 | P0 |
|---|---|---|----|----|----|----|
| 0 | 0 | 0 | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 1  | 1  | 0  | 1  |
| 0 | 1 | 0 | 1  | 0  | 1  | 1  |
| 0 | 1 | 1 | 0  | 1  | 1  | 0  |
| 1 | 0 | 0 | 0  | 1  | 1  | 1  |
| 1 | 0 | 1 | 1  | 0  | 1  | 0  |
| 1 | 1 | 0 | 1  | 1  | 0  | 0  |
| 1 | 1 | 1 | 0  | 0  | 0  | 1  |

#### Error correction

A = P1 xor F xor V

B = P2 xor F xor H

C = P3 xor V xor H

D = F xor V xor H xor P3 xor P2 xor P1 xor P0

 $F' = F xor (D \cdot A \cdot B \cdot C\#)$ 

 $V' = V \text{ xor } (D \cdot A \cdot B \# \cdot C)$ 

 $H' = H \text{ xor } (D \cdot A \# \cdot B \cdot C)$ 

SAV/EAV one-bit error occurs when D  $\cdot$  (A + B + C)

SAV/EAV two-bit error occurs when D#  $\cdot$  (A + B + C)



### **Digital Video 16-bit Input**

Video 16 (CR0D[7:6] = 00)

Total input 17bits(2 byte parallel data and 1 pin for clock)

The red part is the timing RTD generate internally.





Video 16 (CR0D[7:6] = 11)There are extra input control signal ENA, Hsync, Vsync and Odd signal. **CLK** Y **Y0 Y**1 **Y2 Y**3 Y4 U0 V0U2V2 U4 CbCr **ENA** 

### **Analog Input**

RTD integrates three ADC's (analog-to-digital converters), one for each color (red, green, and blue). The sync-processor can deal with Separate-Sync, Composite-Sync, and Sync-On-Green. And the PLL can generate very low jitter clock from HS to sample the analog signal to digital data. Input data is latched within a capture window defined in registers refer to VS and HS leading edge.

RTD also has 2 ADC input, we can switch these 2 input to choose which input we want to present on RTD embedded LCD monitor.

RTD has a YPbPr input, we can connect DVD or some devices that has YPbPr input, YPbPr input can be 1<sup>st</sup> or 2<sup>nd</sup> ADC pins.

### **TMDS Input**

RTD integrates high-speed single link receiver function. It can operate up to 165 M at long cable. RTD integrates an equalizer to enhance the cable loss weakness in long cable application and the advanced tracking algorithm to have better performance in DVI RX.



### **Input Capture Window**

Inside RTD, there are four registers IPH\_ACT\_STA, IPH\_ACT\_WID, IPV\_ACT\_STA & IPV\_ACT\_LEN to define input capture window for the selected input video on either A or B input port while programmed analog input mode. The horizontal sync (IHS) & vertical sync (IVS) signals are used from the selected port to determine the capture window region.



Figure 3 Input Capture Window



### 3.2 Output Timing

### **Display Output Timing**

The display output port sends single/double pixel data transfer and synchronized display timing to an external device. The display port also support display panel with 6-bit per color, turn on the dithering function to enhance color depth.

In single pixel output mode, single pixel data (24-bit RGB) is transferred to display port A on each active edge of DCLK, the rate of DCLK is also equal to display pixel clock. The sync & enable signals are also sent to display port on each active edge of DCLK.

In double pixel output mode, double pixel data (48-bit RGB) is transferred to display port A & B on each active edge of DCLK and the rate of DCLK is equal to half display pixel clock at this moment. The sync & enable signals are also sent to display port on each active edge of DCLK.



Figure 4 TTL Single Pixel Mode Display Data Timing



Figure 5 TTL Double Pixel Mode Display Data Timing





Figure 6 LVDS 18bit Display Timing



Figure 7 LVDS 24 bit Display Timing





Figure 8 RSDS TYPE3 Display Timing



### **Display Active Window**

These registers define the **display active window** shown below in application of frame sync mode. Refer to the register description for detail.



Figure 9 Display Active Window Diagram



### 3.3 Color Processing

Digital color R & G & B independent channel sRGB, contrast, brightness, gamma, dithering controls are built in RTD. sRGB compliance function is provided with 9 multipliers. The contrast control is performed a multiply value from 0 to 2 for each R/G/B channel. The brightness control is used to set an offset value from –512 to +511 also for each R/G/B channel. Also RTD provided 10 bit gamma and a high performance dithering function.

### 3.4 OSD & Color LUT

#### **Build-In OSD**

The detailed function-description of build-in OSD, please refer to the application note for RTD embedded OSD.

### **Color LUT & Overlay Port**

The following diagram presents the data flow among the gamma correction, dithering, overlay MUX, OSD LUT and output format conversion blocks.



Figure 10 OSD color look-up table data path diagram



### 3.5 Auto-Adjustment

There are two main independent auto-adjustment functions supported by RTD, including auto-position & auto-tracking. The operation procedure is as following;

#### **Auto-Position**

- 1. Define the RGB color noise margin: When the value of color channel R or G or B is greater than these noise margins, a valid pixel is found.
- 2. Define the threshold-pixel for vertical boundary search
- 3. Define the boundary window of searching for horizontal boundary search.
- 4. Start auto-function.
- 5. The result can be read from register.

### **Auto-Tracking**

- 1. Setting the control-registers for the function (auto-phase, auto-balance) according to the Control-Table.
- 2. Define the Threshold
- 3. Define the boundary window of searching for tracking window.
- 4. Start auto-function.
- 5. The result can be read from register

### 3.6 PLL System

Inside the RTD, there are four PLL systems for display clock and ADC sample clock (PLL1, PLL2, M2PLL, DPLL).

#### **DCLK PLL**

DPLL frequency = F\_IN \* DPM / DPN \* Divider.

F\_IN is input crystal frequency. DPM and DPN is in <u>DPLL M</u> and <u>DPLL N</u>. Divider is in **DPLL** N, and it divide PLL frequency by 1, 2, 4 or 8.

According to parameter DPN, you must set LPF Mode in <u>DPLL\_WD</u>. If LPF Mode is 1, the charge pump current, Ich, must be DPM/17.6, while Ich must be DPM/1.67 if LPF Mode is 0. The charge pump current Ich is in <u>DPLL\_CRNT</u>.

Spread-Spectrum function is also build in DCLK to reduce EMI. You can control the SSP\_I, SSP\_W, and FMDIV to fine-tune the EMI.



#### **M2PLL**



Figure 11 M2PLL System Block Diagram

M2PLL is a PLL used to power-on reset, FIFO clock and Internal crystal clock. After power-on reset, M2PLL output 10 times frequency of crystal clock. According to crystal frequency, set M2PLL to keep FIFO clock frequency between 240MHz and 250MHz.

### **ADC Pixel Sampling PLL**

The input pixel sampling PLL of RTD compose of PLL1 and PLL2 and DDS, the hybrid PLL system inherently has a process-independent advantages comparing with pure analog PLL, DDS synthesizer is in charge of the phase-frequency control, PLL1 provided a high frequency to get a larger bandwidth letting the system fast locking, PLL2 finally synthesize the desired pixel sampling clock. The block diagram shown below describes our high-performance tracking system.



Figure 12 APLL System Block Diagram



### 3.7 Host Interface

### **Parallel/Serial Port Determination:**

After RESET end, the status of pin 5 (TMDS\_TST) can be sensed to determine the interface mode: high for parallel port, low, low for serial port.

### **Host Interface Location Determination:**

After the falling edge of RESET signal, the status of pin 3 can be sensed to determine the host interface location: high for 112-115,118,119, and low for 52-57



Figure 13 Serial/Parallel port and host interface location selection



#### **Double Data Rate Serial/Parallel Interface:**

Any transaction should start from asserted the SCSB low and stop after the SCSB goes high.



Figure 14 Parallel Port Read (Upper)/Write (Below) with Dual edge data latch

| SDIO0 | ADRL [A0] | ADRH[A4] | R/W | D0[0] | D0[4] | D1[0] | D1[4] |
|-------|-----------|----------|-----|-------|-------|-------|-------|
| SDIO1 | ADRL [A1] | ADRH[A5] | INC | D0[1] | D0[5] | D1[1] | D1[5] |
| SDIO2 | ADRL [A2] | ADRH[A6] | X   | D0[2] | D0[6] | D1[2] | D1[6] |
| SDIO3 | ADRL [A3] | ADRH[A7] | X   | D0[3] | D0[7] | D1[3] | D1[7] |

Parallel port data alignment SCSB SCLK A0 **A**1

**A3** D1 D2 D3 D6 D7

Serial Port Read (Upper)/Write (Below) with Dual edge data latch, and Serial port data alignment



### 3.8 Reset Output

We have the RESET\_OUT function, and also reserve the RESET\_IN function. By the bounding of internal pins we can select two kinds of reset function. First of all is only reset-out, we can output the reset signal to MCU, and the MCU can reset the RTD by firmware. The second is RTD output reset and also reset itself. Notice that the reset output is positive polarity, besides, the reset output is open-drain pin, please don't forget to attach a **pull-up resistor** (10K).

The reset function for 3.3V operating voltage detection is determined by <u>33VRST\_REF</u> voltage, No matter 5V or 3.3V MCU is been used, divider the input voltage on 33VRST\_REF to 2.2V for internal power sensing circuit detecting, the divider resistor should be 10K level avoiding current leakage.



Figure 15 Three kinds of RESET function

For the reset-out function, the characteristics are below:

| Parameter                | Symbol            | Min. | Typ. | Max. | Unit |
|--------------------------|-------------------|------|------|------|------|
| <b>Detection Voltage</b> | -V <sub>det</sub> | 1.8  |      | 2.4  | V    |
| Release Voltage          | +V <sub>det</sub> | •    | 2.6  | •    | V    |
| Delay Time               | td                | 50   |      | -    | ms   |



### 3.9 The Programmable Schmitt Trigger of HSYNC

To get better waveform of the input HSYNC, we have a programmable Schmitt Trigger circuit. For different HSYNC amplitude and polarity, we can select different setting of the threshold voltage. The  $V_t^+$  and the  $V_t^-$  can be selected by register CR97

We can select the old mode or the new mode. When using the new mode we can directly determine the positive threshold voltage (1.4V, 1.6V... 2.6V), and we can choose the hysterias from the  $\mathbf{V_t}^+$  to determine the  $\mathbf{V_t}^-$  (0.6V, 0.8V, 1.0V, 1.2V). We also can finely tune the voltage by minus 0.1V. For application, we can select different threshold voltage by the polarity of the HSYNC. The control register is CR97



Figure 16 the Schmitt Trigger Behavior Diagram

### 3.10 Crystal Frequency Output

RTD can output crystal frequency or 1/2 crystal frequency to external MCU to save a crystal device. Once power state is on and reset is finished, we can set crystal frequency by firmware and output to pin 48 and pin 110 simultaneously, and then can turn off them in Pin Share Part. Pin 48 and PIN 110 is configurable, detail setting is listed in Pin-Share part

Default: 00h



### 4. Register description

# Global event flag

Reading unimplemented registers will return 0.

| Address: 00 | ID_REG | Default: A1h |
|-------------|--------|--------------|
|-------------|--------|--------------|

| Bit | Mode | Function                      |  |
|-----|------|-------------------------------|--|
| 7:0 | R    | MSB 4 bits: 1010 product code |  |
|     |      | LSB 4 bits: 0001 rev. code    |  |

### Address: 01 HOSTCTRL Default: 02h

| Bit | Mode | Function                                                                           |
|-----|------|------------------------------------------------------------------------------------|
| 7   | R    | Display Support                                                                    |
|     |      | 0: up to SXGA                                                                      |
|     |      | 1: up to UXGA                                                                      |
| 6:3 | R/W  | Reserved to 0                                                                      |
| 2   | R/W  | Power Down Mode Enable                                                             |
|     |      | 0: Normal (Default)                                                                |
|     |      | 1: Enable power down mode                                                          |
|     |      | Turn off ADC R/G/B/Banggap/DPLL/LVDS/PLL1/PLL2/SOG/SYNC PROC/TMDS                  |
| 1   | R/W  | Power Saving Mode Enable                                                           |
|     |      | 0: Normal                                                                          |
|     |      | 1: Enable power saving mode (Default)                                              |
|     |      | Turn off ADC R/G/B/DPLL/LVDS/PLL1/PLL2                                             |
| 0   | R/W  | Software Reset Whole Chip (Low pulse at least 8ms)                                 |
|     |      | 0: Normal (Default)                                                                |
|     |      | 1: Reset                                                                           |
|     |      | (All registers are reset to default except HOST_CTRL & M2PLL & COUT Frequency      |
|     |      | (TCON00[3]), the only difference with Hardware-Reset is power on latch won't work) |

### Address: 02 STATUS0 (Status0 Register)

| Bit | Mode | Function                                                                                         |
|-----|------|--------------------------------------------------------------------------------------------------|
| 7   | R    | ADC_PLL Non-Lock:                                                                                |
|     |      | If the ADC_PLL non-lock occurs, this bit is set to "1".                                          |
| 6   | R    | Input VSYNC Error                                                                                |
| Ì   |      | If the input vertical sync occurs within the programmed active period, this bit is set to "1".   |
| 5   | R    | Input HSYNC Error                                                                                |
|     |      | If the input horizontal sync occurs within the programmed active period, this bit is set to "1". |
| 4   | R    | Input ODD Toggle Occur (For internal field odd toggle, refer to CR0F[5])                         |
|     |      | If the ODD signal (From SAV/EAV or V16_ODD) toggle occurs, this bit is set to "1".               |

Default: 00h



| 3 | R | Video8/16 Input Vertical/Horizontal Sync Occurs                                    |  |  |
|---|---|------------------------------------------------------------------------------------|--|--|
|   |   | If the YUV input V or H sync edge occurs, this bit is set to "1".                  |  |  |
| 2 | R | DC Input Vertical/Horizontal Sync Occurs                                           |  |  |
|   |   | Input V or H sync edge occurs; this bit is set to "1".                             |  |  |
|   |   | This mechanism refers to current selected ADC,(i.e.: we can choose from ADC0/ADC1) |  |  |
| 1 | R | Input Overflow Status (Frame Sync Mode)                                            |  |  |
|   |   | If an overflow in the input data capture buffer occurs, this bit is set to "1".1   |  |  |
| 0 | R | Line Buffer Underflow status (Frame Sync Mode)                                     |  |  |
|   |   | If an underflow in the line-buffer occurs, this bit is set to "1".                 |  |  |

Write to clear status.

#### Address: 03 STATUS1 (Status1 Register)

| Address: 03 |      | STATUS1 (Status1 Register)  Default: 00h                            |
|-------------|------|---------------------------------------------------------------------|
| Bit         | Mode | Function                                                            |
| 7           | R    | Line Buffer Overflow Status <sup>2</sup>                            |
|             |      | 1: Line Buffer overflow has occurred since the last status cleared  |
| 6           | R    | Line Buffer Underflow Status                                        |
|             |      | 1: Line Buffer underflow has occurred since the last status cleared |
| 5           | R    | DENA Stop Event Status                                              |
|             |      | 1: If the DENA stop event occurred since the last status cleared    |
| 4           | R    | DENA Start Event Status                                             |
|             |      | 1: If the DENA start event occurred since the last status cleared   |
| 3           | R    | DVS Start Event Status                                              |
|             |      | 1: If the DVS start event occurred since the last status cleared    |
| 2           | R    | IENA Stop Event Status                                              |
|             |      | 1: If the IENA stop event occurred since the last status cleared    |
| 1           | R    | IENA Start Event Status                                             |
|             |      | 1: If the IENA start event occurred since the last status cleared   |
| 0           | R    | IVS Start Event Status                                              |
|             |      | 1: If the IVS start event occurred since the last status cleared    |

Write to clear status.

# Address: 04 IRQ\_CTRL0 (IRQ Control Register 0)

| Bit | Mode | Function                      |  |
|-----|------|-------------------------------|--|
| 7   | R/W  | Internal IRQ Enable: (Global) |  |
|     |      | 0: Disable these interrupt.   |  |

<sup>&</sup>lt;sup>1</sup> Only the first event of input overflow/underflow will be recorded at the same time.

<sup>&</sup>lt;sup>2</sup> Both input overflow/underflow status will be recorded whenever it happens.



|   |     | 1: Enable these interrupt. The IRQ event of CRF9 & CR04 will be logically "OR" together. |  |
|---|-----|------------------------------------------------------------------------------------------|--|
| 6 | R/W | IRQ (ADC_PLL Non-Lock)                                                                   |  |
|   |     | 0: Disable the ADC_PLL non-lock error event as an interrupt source                       |  |
|   |     | 1: Enable the ADC_PLL non-lock error event as an interrupt source                        |  |
| 5 | R/W | IRQ (Input VSYNC/HSYNC Error) (DEN across Vsync or Hsync)                                |  |
|   |     | 0: Disable the Input VSYNC/HSYNC error event as an interrupt source                      |  |
|   |     | 1: Enable the Input VSYNC/HSYNC error event as an interrupt source                       |  |
| 4 | R/W | IRQ (Input ODD Toggle Occur) (EAV/SAV from Video8/16 or V16_ODD)                         |  |
|   |     | 0: Disable the Input ODD toggle event as an interrupt source                             |  |
|   |     | 1: Enable the Input ODD toggle event as an interrupt source                              |  |
| 3 | R/W | IRQ (Video8/16 Input Hsync/Vertical Sync Occurs)                                         |  |
|   |     | 0: Disable the Video8/16 Input Hsync or Vsync event as an interrupt source               |  |
|   |     | 1: Enable the Video8/16 Input Hsync or Vsync event as an interrupt source                |  |
| 2 | R/W | IRQ (ADC Input Hsync/Vertical Sync Occurs)                                               |  |
|   |     | 0: Disable the ADC Input Hsync or Vsync event as an interrupt source                     |  |
|   |     | 1: Enable the ADC Input Hsync or Vsync event as an interrupt source                      |  |
| 1 | R/W | IRQ (Line Buffer Underflow/Overflow Status)                                              |  |
|   |     | 0: Disable the Line Buffer underflow/overflow event as an interrupt source               |  |
|   |     | 1: Enable the Line Buffer underflow/overflow event as an interrupt source                |  |
| 0 |     | Reserved to 0                                                                            |  |



# **Input Video Capture**

Address: 05 VGIP\_CTRL (Video Graphic Input Control Register)

| Address. 03 |      | Total Care Care Care Care Care Care Care Care | control register)           | Beluuit. von                         |
|-------------|------|-----------------------------------------------|-----------------------------|--------------------------------------|
| Bit         | Mode |                                               | Function                    |                                      |
| 7           | R/W  | 8 bit Random Generator                        |                             |                                      |
|             |      | 0: Disable(Default)                           |                             |                                      |
|             |      | 1: Enable                                     |                             |                                      |
| 6           | R/W  | Input Test Mode:                              |                             |                                      |
|             |      | 0: Disable (Default)                          |                             | XV                                   |
|             |      | 1: Video8 input will go through RG            | B channel, AVS=>IVS, AH     | S=>IHS, VCLK=>ICLK                   |
| 5           | R/W  | VGIP Double Buffer Ready                      |                             |                                      |
|             |      | 0: Not Ready to Apply                         |                             |                                      |
|             |      | 1: Ready to Apply                             |                             |                                      |
|             |      | When the list table of CR05 [4]               | is set, then enable CR05 [  | 5], finally, hardware will auto load |
|             |      | these value into RTD as the trig              | gger event happens and clea | or CR05 [5] to 0.                    |
| 4           | R/W  | VGIP Double Buffer Mode Enable                | (Each register describe be  | low has its own double buffer)       |
|             |      | 0: Disable (Original- Write instantly         | y by MCU write cycles)      |                                      |
|             |      | 1: Enable (Double Buffer Function             | Write Mode)                 |                                      |
|             |      | Register                                      | Trigger Event               |                                      |
|             |      | IPH_ACT_STA (CR09,CR0A)                       | IDEN STOP                   |                                      |
|             |      |                                               | (Falling edge of IDEN)      |                                      |
|             |      | IPV_ACT_STA (CR0D,CR0E)                       | IDEN STOP                   |                                      |
|             |      | IV_DV_LINES (CR40)                            | (Falling edge of IDEN)      |                                      |
|             |      | IHS Delay (for capture)                       | IDEN STOP                   |                                      |
|             |      | (CR12, CR13[0])                               | (Falling edge of IDEN)      |                                      |
|             |      | PLLPHASE(CRAB,CRAC)                           | IDEN STOP                   |                                      |
|             |      | Add 1-clk Delay to IHS Delay                  | (Falling edge of IDEN)      |                                      |
|             |      | (CR07[4])                                     |                             |                                      |
|             | V    | HSYNC Synchronize Edge                        |                             |                                      |
|             |      | (CR07[3])                                     |                             |                                      |
|             |      | IVS_DELAY( for capture)                       | IDEN STOP                   |                                      |
|             |      | (CR[11],CR13[1])                              | (Falling edge of IDEN)      |                                      |
| 3:2         | R/W  | Input Pixel Format                            |                             |                                      |
|             |      | 00: Embedded ADC (ADC_HS)(De                  | efault)                     |                                      |
|             |      | 01: Embedded TMDS                             |                             |                                      |
|             |      | 10: Video 8 / 16 ( <b>CR0D[4] select fr</b>   | rom video8 and video16)     |                                      |
|             |      | 11: Reserved                                  |                             |                                      |



| 1 | R/W | Input graphic/video mode                                                                            |
|---|-----|-----------------------------------------------------------------------------------------------------|
|   |     | 0: From analog input (input captured by 'Input Capture Window') (Default)                           |
|   |     | 1: From digital input (captured start by 'enable signal', but sill stored in 'capture window size') |
| 0 | R/W | Input Sampling Run Enable                                                                           |
|   |     | 0: No data is transferred (Default)                                                                 |
|   |     | 1: Sampling input pixels                                                                            |

| Address: 06 |      | VGIP_SIGINV (Input Control Signal Inverted Register) Default: 00h                       |  |
|-------------|------|-----------------------------------------------------------------------------------------|--|
| Bit         | Mode | Function                                                                                |  |
| 7           | R/W  | Safe Mode                                                                               |  |
|             |      | 0: Normal (Default)                                                                     |  |
|             |      | 1: Safe Mode Enable, mask 1 frame IVS of every 2 frame IVS, slow down input frame rate. |  |
| 6           | R/W  | IVS Sync with IHS Control (avoid VS bouncing)                                           |  |
|             |      | 0: Enable (Default)                                                                     |  |
|             |      | 1: Disable                                                                              |  |
| 5           | R/W  | HS Signal Inverted for Field Detection                                                  |  |
|             |      | 0: Negative Edge (Default)                                                              |  |
|             |      | 1: Positive Edge                                                                        |  |
| 4           | R/W  | Input Video ODD signal invert enable                                                    |  |
|             |      | 0: Not inverted (ODD = positive polarity) (Default)                                     |  |
|             |      | 1: Inverted (ODD = negative polarity)                                                   |  |
| 3           | R/W  | Input VS Signal Polarity Inverted                                                       |  |
|             |      | 0: Not inverted (VS = positive polarity) (Default)                                      |  |
|             |      | 1: Inverted (VS = negative polarity)                                                    |  |
| 2           | R/W  | Input HS Signal Polarity Inverted                                                       |  |
|             |      | 0: Not inverted (HS = positive polarity) (Default)                                      |  |
|             |      | 1: Inverted (HS = negative polarity)                                                    |  |
| 1           | R/W  | Input ENA Signal Polarity Inverted                                                      |  |
|             |      | 0: Not inverted (input high active) (Default)                                           |  |
|             | X    | 1: Inverted (while input low active)                                                    |  |
| 0           | R/W  | Input Clock Polarity                                                                    |  |
|             |      | 0: Rising edge latched (Default)                                                        |  |
| Ì           |      | 1: Falling edge latched                                                                 |  |

# Address: 07 VGIP\_DELAY\_CTRL

| Bi | t | Mode | Function                                        |
|----|---|------|-------------------------------------------------|
| 7  |   | R    | 6-Iclk-delay HS level latched by VS rising edge |



| 6   | R   | HS level latched by VS rising edge                               |
|-----|-----|------------------------------------------------------------------|
| 5   | R   | HS level latched by 6-Iclk-delay VS rising edge                  |
| 4   | R/W | Add one clock delay to IHS delay                                 |
|     |     | 0: Disable (Default)                                             |
|     |     | 1: Enable                                                        |
| 3   | R/W | HSYNC Synchronize Edge                                           |
|     |     | 0: HSYNC is synchronized by the positive edge of the input clock |
|     |     | 1: HSYNC is synchronized by the negative edge of the input clock |
|     |     | ( HSYNC source is selected by CR48[0] and then synchronized )    |
| 2   | R/W | VSYNC Synchronize Edge                                           |
|     |     | 0: latch VS by the negative edge of input HSYNC(Default)         |
|     |     | 1: latch VS by the positive edge of input HSYNC                  |
| 1:0 | R/W | Input Clock Delay Control:                                       |
|     |     | 00: Normal (Default)                                             |
|     |     | 01: 1ns delay                                                    |
|     |     | 10: 2ns delay                                                    |
|     |     | 11: 3ns delay                                                    |

Address: 08 VGIP\_ODD\_CTRL (Video Graphic Input ODD Control Register) Default: 00h

| Bit | Mode | Function                                                              |  |  |
|-----|------|-----------------------------------------------------------------------|--|--|
| 7   | R/W  | ODD invert for ODD-Controlled-IVS_delay.                              |  |  |
|     |      | 0: Not Invert (Default)                                               |  |  |
|     |      | 1: Invert                                                             |  |  |
| 6   | R/W  | ODD-Controlled-IVS delay one line Enable                              |  |  |
|     |      | 0: Disable (Default)                                                  |  |  |
|     |      | 1: Enable                                                             |  |  |
|     |      | For both Auto and Capture                                             |  |  |
| 5   | R/W  | Safe Mode ODD inversion                                               |  |  |
|     |      | 0: Not inverted (Default)                                             |  |  |
|     | X    | 1: Inverted                                                           |  |  |
| 4   | R/W  | Force ODD toggle enable (Without ODD/EVEN toggle select in Safe Mode) |  |  |
|     |      | 0: Disable (Default)                                                  |  |  |
|     |      | 1: Enable                                                             |  |  |
| 3   | R/W  | Video 4:2:2->4:4:4 enable before Scale Down (Duplicate)               |  |  |
|     |      | 0: Disable (Default)                                                  |  |  |
|     |      | 1: Enable                                                             |  |  |
|     |      | i.e. This bit should be always enable when in Video8 / 16 mode.       |  |  |



| 2 | R/W | Decode Video8 or Video16 when ADC or TMDS active (CR0D[4] select from video8 and |
|---|-----|----------------------------------------------------------------------------------|
|   |     | video16)                                                                         |
|   |     | 0: Disable (Default)                                                             |
|   |     | 1: Enable                                                                        |
| 1 | R/W | EAV Error Correction Enable in Video8/16                                         |
|   |     | 0: Disable                                                                       |
|   |     | 1: Enable                                                                        |
| 0 | R/W | Internal ODD signal selection                                                    |
|   |     | 0: ODD signal from EAV or YPbPr (Default)                                        |
|   |     | 1: Internal Field Detection ODD signal (Also support under VGA, DVI input)       |

Default: 00h



# **Input Frame Window**

(All capture window setting unit is 1)

#### Address: 09 IPH ACT STA H (Input Horizontal Active Start)

| Address: 09 |      | IPH_ACT_STA_H (Input Horizontal Active Start) Default: 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit         | Mode | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7           | R/W  | Input Test Output Enable  0: Disable (Default)  1:Test signals output to INPUT_TEST_OUT [29:0] & INPUT_CLK output to ADCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6:4         | R/W  | Select Color Output To Input_Test_Output [29:0] Pin 102-97,94-85,82-73,70-67  000: 0, Z0TST[3:0], ADCLK, Red[7:0], Green[7:0], Blue[7:0] through VGIP  001: 0, Z0TST[3:0], ADCLK, Red[7:0], Green[7:0], Blue[7:0] After Scale Down  010: 0, Z0TST[3:0], ADCLK, IVS_DLY, IHS_DLY, IFD_ODD, IENA, VSD_DEN, VSD_ACT, Auto_hs, Auto_vs, auto_field, COAST, HS_OUT, CLAMP, PHASE ERROR, SOG_IN, FAV,MSB2_signal, TMDS_DBG_OUT[7:0]  011: 0, Z0TST[3:0], ADCLK, 0, MCUWR, MCURD, MCU_ADR_INC, MIN[7:0], MADR[7:0], SDMOUT_TST[3:0], 100: 0, Z0TST[3:0], ADCLK, RAW_VS, RAW_HS, RAW_ODD, RAW_DEN, SDMOUT_TST[3:0], 0,0,0,0, Green[7:0], Red[7:0] through VGIP  101: 0, Z0TST[3:0], adc_clk, adc_clk, raw_vs, raw_hs, en_flag, Red[7:0], Green[7:0], meas_ihs, HSOUT, coast, 1'b0  110: 0, Z0TST[3:0], adc_clk, adc_clk, raw_vs, raw_hs, raw_filed, Blue[7:0], Green[7:0], hs0_schmitt, hs1_schmitt, 2'd0  111: 0, Z0TST[3:0], adc_clk, iclk_tst, raw_vs, raw_hs, raw_filed, tmds_dbg_out[7:0], Green[7:0], fifo_clk, internal_crystal, 2'd0 |
| 3           |      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2:0         | R/W  | Input Video Horizontal Active Start High Byte [10:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### Address: 0A IPH\_ACT\_STA\_L (Input Horizontal Active Start Low)

| Bit | Mode  | Function                                          |
|-----|-------|---------------------------------------------------|
| 7:0 | R/W I | nput Video Horizontal Active Start Low Byte [7:0] |

In analog mode, the number of pixel clocks from the leading edge of HS to the first pixel of the active line. Target = IPH\_ACT\_STA(>=2) +2,

In digital mode, the IPH\_ACT\_STA is actually the same as it set.

#### Address: 0B IPH\_ACT\_WID\_H (Input Horizontal Active Width High)

| Bit | Mode | Function                                                         |
|-----|------|------------------------------------------------------------------|
| 7   | R/W  | Video8 / video16_C Port Input Latch Bus MSB to LSB Swap Control: |
|     |      | 0: Normal (Default)                                              |



|     |     | 1: Switched Video8 / video16_C port MSB to LSB sequence into LSB to MSB |
|-----|-----|-------------------------------------------------------------------------|
| 6   | R/W | ADC input G/B Swap                                                      |
|     |     | 0: No Swap                                                              |
|     |     | 1: Swap                                                                 |
| 5   | R/W | ADC input R/B Swap                                                      |
|     |     | 0: No Swap                                                              |
|     |     | 1: Swap                                                                 |
| 4   | R/W | ADC input R/G Swap                                                      |
|     |     | 0: No Swap                                                              |
|     |     | 1: Swap                                                                 |
| 3   | R/W | Double Clock Input                                                      |
|     |     | 0: Single Clock                                                         |
|     |     | 1: Double Clock                                                         |
|     |     | this bit should be set double clock when using video 8 input            |
| 2:0 | R/W | Input Video Horizontal Active Width – High Byte [10:8]                  |



| - 1 |             |     |     |     |   |           |          |       |               |  |
|-----|-------------|-----|-----|-----|---|-----------|----------|-------|---------------|--|
|     | Address: OC | IPH | ACT | WID | T | (Input Ho | rizontal | Activ | ve Width Low) |  |
|     |             |     |     |     |   |           |          |       |               |  |

| Bit | Mode | Function                                          |  |
|-----|------|---------------------------------------------------|--|
| 7:0 | R/W  | nput Video Horizontal Active Width Low Byte [7:0] |  |

This register defines the number of active pixel clocks to be captured.

# Address: 0D IPV\_ACT\_STA\_H (Input Vertical Active Start High) Default: 00h

| Bit | Mode | Function                                                       |
|-----|------|----------------------------------------------------------------|
| 7:6 | R/W  | Video16 mode (reference to Digital Video 16-bit Input)         |
| 5   | R/W  | Video16_Y / Video16_C swap                                     |
|     | ) K  | 0: disable                                                     |
|     |      | 1: enable                                                      |
| 4   | R/W  | Video8 / Video16 select                                        |
|     |      | 0: video8                                                      |
|     |      | 1: video16                                                     |
| 3   | R/W  | Video16_Y Port Input Latch Bus MSB to LSB Control:             |
|     |      | 0: Normal (Default)                                            |
|     |      | 1: Switched video16_Y port MSB to LSB sequence into LSB to MSB |



| 2:0      | R/W                                                                      | Input Video Vertical Active Start – High Byte [10:8] |  |  |
|----------|--------------------------------------------------------------------------|------------------------------------------------------|--|--|
| Address: | Address: 0E IPV_ACT_STA_L (Input Vertical Active Start Low) Default: 00h |                                                      |  |  |
| Bit      | Mode                                                                     | Function                                             |  |  |
| 7:0      | R/W                                                                      | Input Video Vertical Active Start – Low Byte [7:0]   |  |  |

The numbers of lines from the leading edge of selected input video VSYNC to the first line of the active window.

The value above should be larger than 1.

| Address: | $: \mathbf{0F}$ | IPV_ACT_LEN_H (Input Vertical Active Lines)  Default: 00h |
|----------|-----------------|-----------------------------------------------------------|
| Bit      | Mode            | Function                                                  |
| 7        | R               | SAV/EAV two-bit error (write to clear)                    |
| 6        | R               | SAV/EAV one-bit error (write to clear)                    |
| 5        | R               | Internal Field Detection ODD toggle happen                |
|          |                 | The function should be worked under no input clock        |
| 4:3      | R               | The number of input HS between 2 input VS. LSB bit [1:0]  |
| 2:0      | R/W             | Input Video Vertical Active Lines – High Byte [10:8]      |

| Address: | 10   | IPV_ACT_LEN_L (Input Vertical Active Lines)        | Default: 00h |
|----------|------|----------------------------------------------------|--------------|
| Bit      | Mode | Function                                           |              |
| 7:0      | R/W  | Input Video Vertical Active Lines – Low Byte [7:0] |              |

This register defines the number of active lines to be captured.

# Address: 11 IVS\_DELAY (Internal Input-VS Delay Control Register)

| Bit | Mode | Function                                                             |
|-----|------|----------------------------------------------------------------------|
| 7:0 | R/W  | Input VS delay count by Input HSYNC [7:0]                            |
|     |      | It's IVS delay for capture and digital filter, not for auto function |

# Address: 12 IHS\_DELAY (Internal Input-HS Delay Control Register) Default: 00h

| Bit | Mode | Function                                                             |
|-----|------|----------------------------------------------------------------------|
| 7:0 | R/W  | Input HS delay count by Input clock [7:0]                            |
|     |      | It's IHS delay for capture and digital filter, not for auto function |

# Address: 13 VGIP\_HV\_DELAY Default: 00h

| Bit | Mode | Function                                              |
|-----|------|-------------------------------------------------------|
| 7:6 | R/W  | Input HS delay count by input clock for Auto function |
|     |      | 00: No delay                                          |
|     |      | 01: 32 pixels                                         |
|     |      | 10: 64 pixels                                         |
|     |      | 11: 96 pixels                                         |
| 5:4 | R/W  | Input VS delay count by input HSYNC for Auto function |
|     |      | 00: No delay                                          |



|     |     | 01: 3 line                             |
|-----|-----|----------------------------------------|
|     |     | 10: 7 line                             |
|     |     | 11: 15 line                            |
| 3:2 |     | Reserved to 0                          |
| 1   | R/W | Input VS delay count by Input HSYNC[8] |
| 0   | R/W | Input HS delay count by Input clock[8] |

# FIFO Window

# Address: 14 DRL\_H\_BSU (Display Read High Byte Before Scaling-Up)

Default: 00h

Default: 00h

Default: 00h

| Bit | Mode | Function                                                       |
|-----|------|----------------------------------------------------------------|
| 7   |      | Reserved                                                       |
| 6:4 | R/W  | Display window read width before scaling up: High Byte [10:8]  |
| 3   |      | Reserved                                                       |
| 2:0 | R/W  | Display window read length before scaling up: High Byte [10:8] |

# Address: 15 DRW\_L\_BSU (Display Read Width Low Byte Before Scaling-Up)

| Bit | Mode | Function                                                    |
|-----|------|-------------------------------------------------------------|
| 7:0 | R/W  | Display window read width before scaling up: Low Byte [7:0] |

# Address: 16 DRL\_L\_BSU (Display Read Length Low Byte Before Scaling-Up)

| Bit | Mode | Function                                                     |
|-----|------|--------------------------------------------------------------|
| 7:0 | R/W  | Display window read length before scaling up: Low Byte [7:0] |

I The setting above should be use 2 as unit



Figure 17 IHS\_DELAY Path Diagram

# **Digital Filter**

Address: 17 DIGITAL\_FILTER\_CTRL

| Defau | lt: ( | JUh |
|-------|-------|-----|
|       |       |     |

| Bit | Mode | Function                 |
|-----|------|--------------------------|
| 7:4 | R/W  | Access Port Write Enable |
|     |      | 0000: disable            |



|     |     | 0001: phase access port                              |
|-----|-----|------------------------------------------------------|
|     |     | 0010: negative smear access port                     |
|     |     | 0011: positive smear access port                     |
|     |     | 0100: negative ringing access port                   |
|     |     | 0101: positive ringing access port                   |
|     |     | 0110: mismatch access port                           |
|     |     | 0111: Y(B)/Pb(G)/Pr(R) channel digital filter enable |
|     |     | 1xxx: noise reduction access port                    |
| 3:2 | R/W | Two condition occur continuous (ringing to smear)    |
|     |     | 00: disable( hardware is off , depend on firmware)   |
|     |     | 01: only reduce ringing condition                    |
|     |     | 10: only reduce smear condition                      |
|     |     | 11: no adjust (hardware is on, but do nothing)       |
| 1   | R/W | When noise reduction and mismatch occur, select      |
|     |     | 0: mismatch                                          |
|     |     | 1: noise reduction                                   |
| 0   |     | Reserved to 0                                        |

| Address: 18 |      | DIGITAL_FILTER_PORT        | DIGITAL_FILTER_CTRL[7:4] = 0111 | Default: 00h |
|-------------|------|----------------------------|---------------------------------|--------------|
| Bit         | Mode |                            | Function                        |              |
| 7           | R/W  | Y EN (G): function enable  |                                 |              |
|             |      | 0: function disable        |                                 |              |
|             |      | 1: function enable         |                                 |              |
| 6           | R/W  | Pb EN (B): function enable |                                 |              |
|             |      | 0: function disable        |                                 |              |
|             |      | 1: function enable         |                                 |              |
| 5           | R/W  | Pr EN (R): function enable |                                 |              |
|             |      | 0: function disable        |                                 |              |
|             |      | 1: function enable         |                                 |              |
| 4           | R/W  | Initial value:             |                                 |              |
|             |      | 0: raw data                |                                 |              |
|             |      | 1: extension               |                                 |              |
| 3:0         |      | Reserved to 0              |                                 |              |

Bit7~5 only support both Y\_EN(100) and RGB enable (111).

# 

| Bit | Mode | Function            |
|-----|------|---------------------|
| 7   | R/W  | EN: function enable |



| 1:0 |     | Reserved to 0                                                                                  |
|-----|-----|------------------------------------------------------------------------------------------------|
|     |     | 11: 3                                                                                          |
|     |     | 10: 2                                                                                          |
|     |     | 01: 1                                                                                          |
|     |     | 00: 0                                                                                          |
| 3:2 | R/W | DIV: divider value of phase and mismatch or offset value of smear and ringing                  |
|     |     | Threshold value of phase and mismatch and noise reduction or offset value of smear and ringing |
| 6:4 | R/W | THD_OFFSET                                                                                     |
|     |     | 1: function enable                                                                             |
|     |     | 0: function disable                                                                            |

## **THD\_OFFSET define:**

The THD value definition of phase enhance function

| Bit6~4 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Value  | 112 | 128 | 144 | 160 | 176 | 192 | 208 | 224 |

The offset value definition of smear and ringing reduce function

|   | Bit6~4 | 000    | 001 | 010 | 011 | 100 | 101 | 110 | 111 |
|---|--------|--------|-----|-----|-----|-----|-----|-----|-----|
| ſ | Value  | no use | 16  | 32  | 48  | 64  | 80  | 96  | 112 |

The THD value definition of mismatch enhance function

| Bit6~4 | 000 | XX1 |
|--------|-----|-----|
| Value  | 1   | 2   |

The THD value definition of noise reduction function

| Bit6~4 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Value  | 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   |

# **Scaling Up Function**

| Address: | 19   | SCALE_CTRL (Scale Control Register)                | Default: 00h |
|----------|------|----------------------------------------------------|--------------|
| Bit      | Mode | Function                                           |              |
| 7        | R/W  | Video mode compensation:                           |              |
|          |      | 0: Disable (Default)                               |              |
|          |      | 1: Enable                                          |              |
| 6        | R/W  | Internal ODD-signal inverse for video-compensation |              |
|          |      | 0: No invert (Default)                             |              |
|          |      | 1: invert                                          |              |
| 5        | R    | Display Line Buffer Ready                          |              |



|   |     | 0: Busy                                                   |
|---|-----|-----------------------------------------------------------|
|   |     |                                                           |
|   |     | 1: Ready                                                  |
| 4 | R/W | Enable Full Line buffer:                                  |
|   |     | 0: Disable (Default)                                      |
|   |     | 1: Enable                                                 |
| 3 | R/W | Vertical Line Duplication                                 |
|   |     | 0: Disable                                                |
|   |     | 1: Enable                                                 |
| 2 | R/W | Horizontal pixel Duplication                              |
|   |     | 0: Disable                                                |
|   |     | 1: Enable                                                 |
| 1 | R/W | Enable the Vertical Filter Function:                      |
|   |     | 0: By pass the vertical filter function block (Default)   |
|   |     | 1: Enable the vertical filter function block              |
| 0 | R/W | Enable the Horizontal Filter Function:                    |
|   |     | 0: By pass the horizontal filter function block (Default) |
|   |     | 1: Enable the horizontal filter function block            |

When using H/V duplication mode, FIFO window width set original width, but FIFO width height should be 2X the original height.

# Address: 1A SF\_ACCESS\_Port

| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7   | R/W  | Enable scaling-factor access port |
| 6:5 |      | Reserved to 0                     |
| 4:0 | R/W  | Scaling factor port address       |

I When disable scaling factor access port, the access port pointer will reset to 0

# Address: 1B-00 HOR\_SCA\_H (Horizontal Scale Factor High)

| Bit | Mode                                       | Function |
|-----|--------------------------------------------|----------|
| 7:4 | Reserved                                   |          |
| 3:0 | R/W Bit [19:16] of horizontal scale factor |          |

## Address: 1B-01 HOR\_SCA\_M (Horizontal Scale Factor Medium)

| Bit | Mode | Function                              |
|-----|------|---------------------------------------|
| 7:0 | R/W  | Bit [15:8] of horizontal scale factor |

# Address: 1B-02 HOR\_SCA\_L (Horizontal Scale Factor Low)

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:0 | R/W  | Bit [7:0] of horizontal scale factor |

Address: 1B-03 VER\_SCA\_H (Vertical Scale Factor High)



Bit

Mode

| Bit      | Mode        | Function                                                                                                   |  |  |  |
|----------|-------------|------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:4      |             | Reserved                                                                                                   |  |  |  |
| 3:0      | R/W         | Bit [19:16] of vertical scale factor                                                                       |  |  |  |
| Address  | : 1B-04     | VER_SCA_M (Vertical Scale Factor Medium)                                                                   |  |  |  |
| Bit      | Mode        | Function                                                                                                   |  |  |  |
| 7:0      | R/W         | Bit [15:8] of vertical scale factor                                                                        |  |  |  |
| Address  | : 1B-05     | VER_SCA_L (Vertical Scale Factor Low)                                                                      |  |  |  |
| Bit      | Mode        | Function                                                                                                   |  |  |  |
| 7:0      | R/W         | Bit [7:0] of vertical scale factor                                                                         |  |  |  |
| This sca | le-up fact  | or includes a 20-bit fraction part to present a vertical scaled up size over the stream input. For example |  |  |  |
| for 600- | line origin | nal picture scaled up to 768-line, the factor should be as follows:                                        |  |  |  |
| (600/768 | 8) x 2^20   | $= 0.78125 \times 2^20 = 819200 = C8000h = 0Ch, 80h, 00h.$                                                 |  |  |  |
| Address  | : 1B-06     | Horizontal Scale Factor Segment 1 Pixel Default: 00h                                                       |  |  |  |
| Bit      | Mode        | Function                                                                                                   |  |  |  |
| 7:3      |             | Reserved                                                                                                   |  |  |  |
| 2:0      | R/W         | Bit [10:8] of Scaling Factor Segment 1 pixel                                                               |  |  |  |
| Address  | : 1B-07     | Horizontal Scale Factor Segment 1 Pixel Default: 00h                                                       |  |  |  |
| Bit      | Mode        | Function                                                                                                   |  |  |  |
| 7:0      | R/W         | Bit [7:0] of Scaling Factor Segment 1 pixel                                                                |  |  |  |
| Address  | : 1B-08     | Horizontal Scale Factor Segment 2 Pixel Default: 00h                                                       |  |  |  |
| Bit      | Mode        | Function                                                                                                   |  |  |  |
| 7:3      |             | Reserved                                                                                                   |  |  |  |
| 2:0      | R/W         | Bit [10:8] of Scaling Factor Segment 2 pixel                                                               |  |  |  |
| Address  | : 1B-09     | Horizontal Scale Factor Segment 2 Pixel Default: 00h                                                       |  |  |  |
| Bit      | Mode        | Function                                                                                                   |  |  |  |
| 7:0      | R/W         | Bit [7:0] of Scaling Factor Segment 2 pixel                                                                |  |  |  |
| Address  | : 1B-0A     | Horizontal Scale Factor Segment 3 Pixel Default: 00h                                                       |  |  |  |
| Bit      | Mode        | Function                                                                                                   |  |  |  |
| 7:3      |             | Reserved                                                                                                   |  |  |  |
| 2:0      | R/W         | Bit [10:8] of Scaling Factor Segment 3 pixel                                                               |  |  |  |
| Address  | : 1B-0B     | Horizontal Scale Factor Segment 3 Pixel Default: 00h                                                       |  |  |  |
| Bit      | Mode        | Function                                                                                                   |  |  |  |
| 7:0      | R/W         | Bit [7:0] of Scaling Factor Segment 3 pixel                                                                |  |  |  |
| Address  | : 1B-0C     | Horizontal Scale Factor Delta 1 Default: 00h                                                               |  |  |  |
|          |             |                                                                                                            |  |  |  |

**Function** 



| 7:5      |       | Reserved                                                                             |              |
|----------|-------|--------------------------------------------------------------------------------------|--------------|
| 4:0      | R/W   | Bit [12:8] of Horizontal Scale Factor delta 1                                        |              |
| Address: | 1B-0D | Horizontal Scale Factor Delta 1                                                      | Default: 00h |
| Bit      | Mode  | Function                                                                             |              |
| 7:0      | R/W   | Bit [7:0] of Horizontal Scale Factor delta 1                                         |              |
| Address: | 1B-0E | Horizontal Scale Factor Delta 2                                                      | Default: 00h |
| Bit      | Mode  | Function                                                                             |              |
| 7:5      |       | Reserved                                                                             |              |
| 4:0      | R/W   | Bit [12:8] of Horizontal Scale Factor delta 2                                        |              |
| Address: | 1B-0F | Horizontal Scale Factor Delta 2                                                      | Default: 00h |
| Bit      | Mode  | Function                                                                             |              |
| 7:0      | R/W   | Bit [7:0] of Horizontal Scale Factor delta 2                                         |              |
| Address: | 1B-10 | Horizontal Filter Coefficient Initial Value                                          | Default: C4h |
| Bit      | Mode  | Function                                                                             |              |
| 7:0      | R/W   | Accumulate Horizontal filter coefficient initial value                               |              |
| Address: | 1B-11 | Vertical Filter Coefficient Initial Value                                            | Default: C4h |
| Bit      | Mode  | Function                                                                             |              |
| 7:0      | R/W   | Accumulate Vertical filter coefficient initial value                                 |              |
| Address: | 1C    | FILTER_CTRL (Filter Control Register)                                                | Default: 00h |
| Bit      | Mode  | Function                                                                             |              |
| 7        | R/W   | Enable Filter Coefficient Access                                                     |              |
|          |       | 0: Disable (Default)                                                                 |              |
|          |       | 1: Enable                                                                            |              |
| 6        | R/W   | Select H/V User Defined Filter Coefficient Table for Access Channel                  |              |
|          |       | 0: 1 <sup>st</sup> coefficient table (Default)  1: 2 <sup>nd</sup> coefficient table |              |
| 5        | R/W   | Select Horizontal user defined filter coefficient table                              |              |
| )        | R/W   | 0: 1 <sup>st</sup> Horizontal Coefficient Table (Default)                            |              |
|          | X     | 1: 2 <sup>nd</sup> Horizontal Coefficient Table                                      |              |
| 4        | R/W   | Select Vertical user defined filter coefficient table                                |              |
|          |       | 0: 1st Vertical Coefficient Table (Default)                                          |              |
|          |       | 1: 2 <sup>nd</sup> Vertical Coefficient Table                                        |              |
| 3:0      |       | Reserved to 0                                                                        |              |
| I Th     |       | offined Filter Coefficient Table can be madified on line Only the non-active coeffi  |              |

I The User Defined Filter Coefficient Table can be modified on-line. Only the non-active coefficient-table can be modified, and then switch it to active.

50

Address: 1D FILTER\_PORT (User Defined Filter Access Port)

Default: 00h



| Bit | Mode | Function                                              |
|-----|------|-------------------------------------------------------|
| 7:0 | W    | Access port for user defined filter coefficient table |

When enable filter coefficient accessing, the first write byte is stored into the LSB(bit[7:0]) of coefficient #1 and the second byte is into MSB (bit[8:11]). Therefore, the valid write sequence for this table is c0-LSB, c0-MSB, c1-LSB, c1-MSB, c2-LSB, c2-MSB ... c63-LSB & c63-MSB, totally 64 \* 2 cycles. Since the 128 taps is symmetric, we need to fill the 64-coefficient sequence into table only.

| _ | Aaaress: | IE   | OSD_REFERENCE_DEN | Default: 00h |
|---|----------|------|-------------------|--------------|
|   | Bit      | Mode | Function          |              |

| Bit | Mode | Function                               |   | • |  |
|-----|------|----------------------------------------|---|---|--|
| 7:0 | R/W  | Position Of Reference DEN for OSD[7:0] | X |   |  |

| Address: 1F | NEW_DV_CTRL | Default: 00h |
|-------------|-------------|--------------|
|             |             |              |

| Bit | Mode | Function                  |
|-----|------|---------------------------|
| 7   | R/W  | New Timing Enable         |
|     |      | 0: Disable                |
|     |      | 1: Enable                 |
| 6   | R/W  | Line Compensation Enable  |
|     |      | 0: Disable                |
|     |      | 1: Enable                 |
| 5   | R/W  | Pixel Compensation Enable |
|     |      | 0: Disable                |
|     |      | 1: Enable                 |
| 4   | R/W  | Reserved to 0             |
| 3:0 | R/W  | DCLK_Delay[11:8]          |

| Address: 20 | NEW_DV_DLY | Default: 00h |
|-------------|------------|--------------|
|             |            | *            |

| Bit | Mode |                 | Function |
|-----|------|-----------------|----------|
| 7:0 | R/W  | DCLK_Delay[7:0] |          |

When CR 1F[7]=1, DCLK\_Delay can't be 0

Address: 21 Reserved

# **FIFO Frequency**

Address: 22 FIFO Frequency Default: 00h

| Bit | Mode | Function                                                   |
|-----|------|------------------------------------------------------------|
| 7   | R/W  | Test Mode                                                  |
|     |      | 0: disable                                                 |
|     |      | 1: input data of VGIP replaced by Background Color in CR6D |



| 6:4 | R/W | Reserved to 0                            |  |
|-----|-----|------------------------------------------|--|
| 3   | R/W | M2PLL_DIV                                |  |
|     |     | 0: x 1/10                                |  |
|     |     | 1: x 1/11                                |  |
| 2   | R/W | Internal Xtal Frequency                  |  |
|     |     | 0: Fxtal                                 |  |
|     |     | 1: Fxtal * M2PLL_M / M2PLL_N * M2PLL_DIV |  |
| 1:0 | R/W | FIFO frequency                           |  |
|     |     | 00: M2PLL                                |  |
|     |     | 01: ICLK                                 |  |
|     |     | 10: DCLK                                 |  |
|     |     | 11: Reserved                             |  |

# **Scaling Down Control**

SCALE\_DOWN\_CTRL (Scale Down Control Register) Address: 23

| 1 |
|---|
|   |
|   |
|   |
|   |
|   |
|   |
| 4 |
|   |

Default: 00h

| Bit | Mode | Function                                                      |
|-----|------|---------------------------------------------------------------|
| 7   | R    | Bist for FiFo ok                                              |
|     |      | 0: Fail                                                       |
|     |      | 1: Ok                                                         |
| 6   | R    | Bist for Line Buffer one & two ok                             |
|     |      | 0: Fail                                                       |
|     |      | 1: Ok                                                         |
| 5   | R/W  | Fifo Bist Function Start (Auto clear to 0 when finish)        |
|     |      | 0: Finish                                                     |
|     |      | 1: Start                                                      |
| 4   | R/W  | Line Buffer Bist Function Start (Auto clear to 0 when finish) |
|     |      | 0: Finish                                                     |
|     |      | 1: Start                                                      |
| 3   | R/W  | Horizontal non-linear scale down                              |
|     |      | 0: linear                                                     |
|     |      | 1: non-linear                                                 |
| 2   | R/W  | Vertical Scale-Down Compensation                              |
|     |      | 0: Disable (Default)                                          |
|     |      | 1: Enable                                                     |
| 1   | R/W  | Horizontal scale down function enable:                        |



|   |     | 0: Disable scale down function (Default) |
|---|-----|------------------------------------------|
|   |     | 1: Enable scale down function            |
| 0 | R/W | Vertical scale down function enable:     |
|   |     | 0: Disable scale down function (Default) |
|   |     | 1: Enable scale down function            |

## Address: 24 Scale\_Down\_Access\_Port Control

Default: 00h

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7   | R/W  | Enable scale-down access port |
| 6:5 |      | Reserved to 0                 |
| 4:0 | R/W  | Scale-down port address       |

Address: 25-00 V\_SCALE\_INIT

| Bit | Mode | Function                                 |
|-----|------|------------------------------------------|
| 7:6 |      | Reserved                                 |
| 5:0 | R/W  | Vertical Scale Down Initial Select [5:0] |

I Scale Down Initial Point Select: for example, if the value is 43, we select the initial point is 43/64

Address: 25-01 V\_SCALE\_DH (Vertical scale down factor register)

| Bit | Mode | Function                           |
|-----|------|------------------------------------|
| 7:3 | R/W  | Reserved                           |
| 2:0 | R/W  | Vertical Scale Down Factor [18:16] |

Address: 25-02 V\_SCALE\_DM (Vertical scale down factor register)

| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:0 | R/W  | Vertical Scale Down Factor [15:8] |

Address: 25-03 V\_SCALE\_DL (Vertical scale down factor register)

| Bit | Mode | Function                         |
|-----|------|----------------------------------|
| 7:0 | R/W  | Vertical Scale Down Factor [7:0] |

- Registers  $\{V\_SCALE\_DH, V\_SCALE\_DM, V\_SCALE\_DL\} = (Yi/Ym)*(2^17).$
- I The largest scale down ratio is 1/4 (integer part 2 bits)
- I Meanwhile, Yi = vertical input length; Ym=vertical memory write length

Address: 25-04 H\_SCALE\_INIT

| Bit | Mode | Function                                   |  |
|-----|------|--------------------------------------------|--|
| 7:6 |      | Reserved                                   |  |
| 5:0 | R/W  | Horizontal Scale Down Initial Select [5:0] |  |

I Scale Down Initial Point Select: for example, if the value is 43, we select the initial point is 43/64



## Address 25-05 **H\_SCALE\_DH**

| E | Bit | Mode | Function                             |
|---|-----|------|--------------------------------------|
| 7 | 7:0 | R/W  | Horizontal Scale Down Factor [23:16] |

## Address: 25-06 H\_SCALE\_DM

| В  | it | Mode | Function                            |
|----|----|------|-------------------------------------|
| 7: | 0: | R/W  | Horizontal Scale Down Factor [15:8] |

## Address: 25-07 H\_SCALE\_DL

| Bit | Mode | Function                           |  |
|-----|------|------------------------------------|--|
| 7:0 | R/W  | Horizontal Scale Down Factor [7:0] |  |

- For linear scale down, registers {H\_SCALE\_DH, HSCALE\_DM, HSCALE\_DL} = (Xi/Xm)\*(2^20).
- I Meanwhile, Xi = vertical input length; Xm=vertical memory write length

## Address: 25-08 H\_SCALE\_ACCH

| Bit | Mode | Function                                        |
|-----|------|-------------------------------------------------|
| 7   |      | Reserved                                        |
| 6:0 | R/W  | Horizontal Scale Down Accumulated Factor [14:8] |

## Address: 25-09 H\_SCALE\_ACCL

| I | Bit | Mode | Function                                       |
|---|-----|------|------------------------------------------------|
| 7 | 7:0 | R/W  | Horizontal Scale Down Accumulated Factor [7:0] |

# Address: 25-0A SD\_ACC\_WIDTHH

| Bit | Mode | Function                                      |
|-----|------|-----------------------------------------------|
| 7:2 |      | Reserved                                      |
| 1:0 | R/W  | Horizontal Scale Down Accumulated Width [9:8] |

# Address: 25-0B SD\_ACC\_WIDTHL

| Bit | Mode | Function                                      |
|-----|------|-----------------------------------------------|
| 7:0 | R/W  | Horizontal Scale Down Accumulated width [7:0] |

# Address: 25-0C SD\_FLAT\_WIDTHH

| Bit | Mode | Function                                |
|-----|------|-----------------------------------------|
| 7:3 |      | Reserved                                |
| 2:0 | R/W  | Horizontal Scale Down Flat Width [10:8] |

# Address: 25-0D SD\_ACC\_WIDTHL

| Bit | Mode | Function                               |  |
|-----|------|----------------------------------------|--|
| 7:0 | R/W  | Horizontal Scale Down Flat width [7:0] |  |



# Peaking filter and coring control

Address: 26 peaking/coring access port control

| Defau  | 14.  | ሰበሌ |
|--------|------|-----|
| Detaii | ııı٠ | uun |

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7   | R/W  | Enable peaking / coring access port |
| 6   | R/W  | Peaking/coring Enable               |
|     |      | 0: Disable                          |
|     |      | 1: Enable                           |
| 5:3 |      | Reserved                            |
| 2:0 | R/W  | Peaking/coring port address         |

Address: 27-00 Peaking\_Coef0

| Bit | Mode | Function                                                   |
|-----|------|------------------------------------------------------------|
| 7:0 | R/W  | Coefficient C0 of Peaking filter:                          |
|     |      | Valid Range: -128/32(-128) ~ 127/32 (127) (2's complement) |

Address: 27-01 Peaking\_Coef1

| Bit | Mode | Function                                                   |
|-----|------|------------------------------------------------------------|
| 7:0 | R/W  | Coefficient C1 of Peaking filter:                          |
|     |      | Valid Range: -128/32(-128) ~ 127/32 (127) (2's complement) |

Address: 27-02 Peaking\_Coef2

| Bit | Mode | Function                                                   |
|-----|------|------------------------------------------------------------|
| 7:0 | R/W  | Coefficient C2 of Peaking filter:                          |
|     |      | Valid Range: -128/32(-128) ~ 127/32 (127) (2's complement) |

Address: 27-03 Coring\_Min

| Bit | Mode | Function             |
|-----|------|----------------------|
| 7:5 | R/W  | Reserved             |
| 4:0 | R/W  | Coring Minimum value |

Address: 27-04 Coring\_Max\_Pos

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:0 | R/W  | Coring Maximum Positive value |

Address: 27-05 Coring\_Max\_Neg

| Bit | Mode |                                    | Function    |
|-----|------|------------------------------------|-------------|
| 7:0 | R/W  | Coring Maximum Negitive value (2's | complement) |



# **Display Format**

Address: 28 VDIS\_CTRL (Video Display Control Register)

| Bit | Mode | Function                                                                                  |
|-----|------|-------------------------------------------------------------------------------------------|
| 7   | R/W  | Force Display Timing Generator Enable: (Should be set when in Free-Run mode)              |
|     |      | 0: wait for input IVS trigger                                                             |
|     |      | 1: force enable                                                                           |
| 6   | R/W  | Display Data Output Inverse Enable                                                        |
|     |      | 0: Disable (Default)                                                                      |
|     |      | 1: Enable (only when data bus clamp to 0)                                                 |
| 5   | R/W  | Display Output Force to Background Color                                                  |
|     |      | 0: Display output operates normally                                                       |
|     |      | 1: Display output is forced to the color as selected by background color (CR6D) (Default) |
| 4   | R/W  | Display 18 bit RGB Mode Enable                                                            |
|     |      | 0: All individual output pixels are full 24-bit RGB (Default)                             |
|     |      | 1: All individual output pixels are truncated to 18-bit RGB (LSB 2 bits = 0)              |
| 3   | R/W  | Frame Sync Mode Enable                                                                    |
|     |      | 0: Free running mode (Default)                                                            |
|     |      | 1: Frame sync mode                                                                        |
| 2   | R/W  | Display Output Double Port Enable                                                         |
|     |      | 0: Single port output (Default)                                                           |
|     |      | 1: Double port output                                                                     |
|     |      | In single-port mode for 6/8 bit TTL or RSDS, you can select which port you want output,   |
|     |      | default is B port, and A port is set as TCON pin. When EVEN/ODD swap (CR29[6]) is set, A  |
|     |      | port is display output, B port is TCON pin.                                               |
|     |      | Pin 101~106 output 0 for non-EVEN/ODD-swap single-port TTL/RSDS.                          |
|     |      | Pin 77~82 output 0 for EVEN/ODD-swap single-port TTL/RSDS.                                |
| 1   | R/W  | Display Output Run Enable                                                                 |
|     | X    | 0: DHS, DVS, DEN & DATA bus are clamped to "0" (Default)                                  |
|     |      | 1: Display output normal operation.                                                       |
| 0   | R/W  | Display Timing Run Enable                                                                 |
|     |      | 0: Display Timing Generator is halted, Zoom Filter halted (Default)                       |
|     |      | 1: Display Timing Generator and Zoom Filter enabled to run normally                       |

**Steps to disable output:** First set CR28[1]=0, set CR28[6], then set CR28[0]=0 to disable output.

Address: 29 VDISP\_SIGINV (Display Control Signal Inverted) Default: 00h

| Bit Mode Function |
|-------------------|
|-------------------|



| 7 | R/W | DHS Output Format Select (only available in Frame Sync )             |
|---|-----|----------------------------------------------------------------------|
|   |     | 0: The first DHS after DVS is active (Default)                       |
|   |     | 1: The first DHS after DVS is inactive                               |
| 6 | R/W | Display Data Port Even/Odd Data Swap:                                |
|   |     | 0: Disable (Default)                                                 |
|   |     | 1: Enable                                                            |
| 5 | R/W | Display Data Port Red/Blue Data Swap                                 |
|   |     | 0: Disable (Default)                                                 |
|   |     | 1: Enable                                                            |
| 4 | R/W | Display Data Port MSB/LSB Data Swap                                  |
|   |     | 0: Disable (Default)                                                 |
|   |     | 1: Enable                                                            |
| 3 | R/W | Skew Display Data Output                                             |
|   |     | 0: Non-skew data output (Default)                                    |
|   |     | 1: Skew data output                                                  |
| 2 | R/W | Display Vertical Sync (DVS) Output Invert Enable:                    |
|   |     | 0: Display Vertical Sync output normal active high logic (Default)   |
|   |     | 1: Display Vertical Sync output inverted logic                       |
| 1 | R/W | Display Horizontal Sync (DHS) Output Invert Enable:                  |
|   |     | 0: Display Horizontal Sync output normal active high logic (Default) |
|   |     | 1: Display Horizontal Sync output inverted logic                     |
| 0 | R/W | Display Data Enable (DEN) Output Invert Enable:                      |
|   |     | 0: Display Data Enable output normal active high logic (Default)     |
|   |     | 1: Display Data Enable output inverted logic                         |
|   |     |                                                                      |

# Address: 2A DH\_TOTAL\_H (Display Horizontal Total Pixels)

| Bit | Mode | Function                                               |
|-----|------|--------------------------------------------------------|
| 7:4 | (    | Reserved to 0                                          |
| 3:0 | R/W  | Display Horizontal Total Pixel Clocks: High Byte[11:8] |

# Address: 2B DH\_TOTAL\_L (Display Horizontal Total Pixels)

| Bit | Mode | Function                                             |
|-----|------|------------------------------------------------------|
| 7:0 | R/W  | Display Horizontal Total Pixel Clocks: Low Byte[7:0] |

Real DH\_Total (Target value)= DH\_Total (Register value)+ 4

# Address: 2C DH\_HS\_END (Display Horizontal Sync End)

| Bit | Mode | Function |
|-----|------|----------|
|-----|------|----------|



| 7:0 | R/W | Display Horizontal Sync End[7:0]:                |
|-----|-----|--------------------------------------------------|
|     |     | Determines the width of DHS pulse in DCLK cycles |

## Address: 2D DH\_BKGD\_STA\_H (Display Horizontal Background Start)

| Bit | Mode | Function                                              |
|-----|------|-------------------------------------------------------|
| 7:4 |      | Reserved                                              |
| 3:0 | R/W  | Display Horizontal Background Start: High Byte [11:8] |

# Address: 2E DH\_BKGD\_STA\_L (Display Horizontal Background Start)

| Bit | Mode | Function                                            |   |
|-----|------|-----------------------------------------------------|---|
| 7:0 | R/W  | Display Horizontal Background Start: Low Byte [7:0] | X |

Determines the number of DCLK cycles from leading edge of DHS to first pixel of Background region.

Real DH\_BKGD\_STA (Target value)= DH\_BKGD\_STA (Register value)+ 10

### Address: 2F DH\_ACT\_STA\_H (Display Horizontal Active Start)

| Bit | Mode | Function                                                 |
|-----|------|----------------------------------------------------------|
| 7:4 |      | Reserved                                                 |
| 3:0 | R/W  | Display Horizontal Active Region Start: High Byte [11:8] |

## Address: 30 DH\_ACT\_STA\_L (Display Horizontal Active Start)

| Bit | Mode | Function                                               |
|-----|------|--------------------------------------------------------|
| 7:0 | R/W  | Display Horizontal Active Region Start: Low Byte [7:0] |

Determines the number of DCLK cycles from leading edge of DHS to first pixel of Active region.

Real DH\_ACT\_STA (Target value)= DH\_ACT\_STA (Register value)+ 10

## Address: 31 DH\_ACT\_END\_H (Display Horizontal Active End)

|   | Bit | Mode | Function                                        |
|---|-----|------|-------------------------------------------------|
| Ī | 7:4 |      | Reserved                                        |
| Ī | 3:0 | R/W  | Display Horizontal Active End: High Byte [11:8] |

# Address: 32 DH\_ACT\_END\_L (Display Horizontal Active End)

| Bit | Mode | Function                                      |
|-----|------|-----------------------------------------------|
| 7:0 | R/W  | Display Horizontal Active End: Low Byte [7:0] |

Determines the number of DCLK cycles from leading edge of DHS to the pixel of background region.

Real DH\_ACT\_END (Target value)= DH\_ACT\_END (Register value)+ 10

### Address: 33 DH\_BKGD\_END\_H (Display Horizontal Background End)

| Bit | Mode | Function                                            |
|-----|------|-----------------------------------------------------|
| 7:4 |      | Reserved                                            |
| 3:0 | R/W  | Display Horizontal Background end: High Byte [11:8] |

# Address: 34 DH\_BKGD\_END\_L (Display Horizontal Background End)

| Bit | Mode | Function |
|-----|------|----------|
|-----|------|----------|



| 7:0 | R/W | Display Horizontal Background end: Low Byte [7:0] |
|-----|-----|---------------------------------------------------|
|-----|-----|---------------------------------------------------|

Real DH\_BKGD\_END (Target value) = DH\_BKGD\_END (Register value)+ 10

## Address: 35 DV\_TOTAL\_H (Display Vertical Total Lines)

| Bit | Mode | Function                                 |
|-----|------|------------------------------------------|
| 7:4 |      | Reserved to 0                            |
| 3:0 | R/W  | Display Vertical Total: High Byte [11:8] |

# Address: 36 DV\_TOTAL\_L (Display Vertical Total Lines)

|   | Bit | Mode | Function                               | 70 |  |
|---|-----|------|----------------------------------------|----|--|
| Ī | 7:0 | R/W  | Display Vertical Total: Low Byte [7:0] |    |  |

CR35, CR36 use as watch dog reference value in *frame sync* mode, the event should be the line number of display HS is equal to DV Total.

### Address: 37 DVS\_END (Display Vertical Sync End)

| Bit | Mode | Function                                      |
|-----|------|-----------------------------------------------|
| 7:5 |      | Reserved                                      |
| 4:0 | R/W  | Display Vertical Sync End[4:0]:               |
|     |      | Determines the duration of DVS pulse in lines |

### Address: 38 DV\_BKGD\_STA\_H (Display Vertical Background Start)

| Bit | Mode | Function                                                                                    |  |
|-----|------|---------------------------------------------------------------------------------------------|--|
| 7:4 |      | Reserved                                                                                    |  |
| 3:0 | R/W  | Display Vertical Background Start: High Byte [11:8]                                         |  |
|     |      | Determines the number of lines from leading edge of DVS to first line of background region. |  |

## Address: 39 DV\_BKGD\_STA\_L (Display Vertical Background Start)

| Bit | Mode | Function                                          |
|-----|------|---------------------------------------------------|
| 7:0 | R/W  | Display Vertical Background Start: Low Byte [7:0] |

## Address: 3A DV\_ACT\_STA\_H (Display Vertical Active Start)

| Bit | Mode | Function                                                                                |
|-----|------|-----------------------------------------------------------------------------------------|
| 7:4 |      | Reserved                                                                                |
| 3:0 | R/W  | Display Vertical Active Region Start: High Byte [11:8]                                  |
|     |      | Determines the number of lines from leading edge of DVS to first line of active region. |

## Address: 3B DV\_ACT\_STA\_L (Display Vertical Active Start)

| Bit | Mode | Function                                             |
|-----|------|------------------------------------------------------|
| 7:0 | R/W  | Display Vertical Active Region Start: Low Byte [7:0] |

## Address: 3C DV\_ACT\_END\_H (Display Vertical Active End)

| Bit | Mode | Function |
|-----|------|----------|
| 7:4 |      | Reserved |



| 3:0                                                    | R/W  | Display Vertical Active Region End: High Byte [11:8] |  |
|--------------------------------------------------------|------|------------------------------------------------------|--|
| Address: 3D DV_ACT_END_L (Display Vertical Active End) |      |                                                      |  |
| Bit                                                    | Mode | Function                                             |  |
| 7:0                                                    | R/W  | Display Vertical Active Region End: Low Byte [7:0]   |  |

Determine the number of lines from leading edge of DVS to the line of following background region.

# Address: 3E DV\_BKGD\_END\_H (Display Vertical Background End)

| ] | Bit | Mode | Function                                          |  |
|---|-----|------|---------------------------------------------------|--|
| , | 7:4 |      | Reserved to 0                                     |  |
| í | 3:0 | R/W  | Display Vertical Background end: High Byte [11:8] |  |

# Address: 3F DV\_BKGD\_END\_L (Display Vertical Background End)

| Bit | Mode | Function                                        |
|-----|------|-------------------------------------------------|
| 7:0 | R/W  | Display Vertical Background End: Low Byte [7:0] |

Determine the number of lines from leading edge of DVS to the line of start of vertical blanking.



# **Frame Sync Fine Tune**

Address: 40 IVS2DVS\_DEALY\_LINES (IVS to DVS Lines)

| Defau |           |
|-------|-----------|
| Delan | <br>1/1/1 |

| Bit | Mode | Function                                    |  |
|-----|------|---------------------------------------------|--|
| 7:0 | R/W  | IVS to DVS Lines: (Only for FrameSync Mode) |  |
|     |      | The number of input HS from IVS to DVS.     |  |
|     |      | Should be double buffer by CR05[5:4]        |  |

Address: 41 IV\_DV\_DELAY\_CLK\_ODD (Frame Sync Delay Fine Tuning)

Default: 00h

| Bit | Mode | Function                                                                             |
|-----|------|--------------------------------------------------------------------------------------|
| 7:0 | R/W  | Frame Sync Mode Delay Fine Tune [7:0] "00" to disable                                |
|     |      | Applied to all fields when Interlaced_FS_Delay_Fine_Tuning is disabled (CR43[1] = 0) |
|     |      | Only for odd-field when Interlaced_FS_Delay_Fine_Tuning is enabled (CR43[1] = 1)     |

In Frame Sync Mode , CR40[7:0] represents output VS delay fine-tuning. For example, it delays the number of  $(CR41\ [7:0]\ *16\ +\ 16)$  input clocks. Fill 00h, means 0, fill 01h, and means 32

Address: 42 IV\_DV\_DELAY\_CLK\_EVEN (Frame Sync Delay Fine Tuning)

Default: 00h

| Bit | Mode | Function                                                                          |  |
|-----|------|-----------------------------------------------------------------------------------|--|
| 7:0 | R/W  | rame Sync Mode Delay Fine Tune [7:0] "00" to disable                              |  |
|     |      | Only for even-field when Interlaced_FS_Delay_Fine_Tuning is enabled (CR43[1] = 1) |  |

Address: 43 FS\_DELAY\_FINE\_TUNING

Default: 00h

| Bit | Mode | Function                                                        |  |
|-----|------|-----------------------------------------------------------------|--|
| 7:2 | R/W  | Reserved to 0                                                   |  |
| 1   | R/W  | Interlaced_FS_Delay_Fine_Tuning                                 |  |
|     |      | 0: Disable (Default)                                            |  |
|     |      | 1: Enable                                                       |  |
| 0   | R/W  | Internal ODD-signal inverse for Interlaced_FS_Delay_Fine_Tuning |  |
|     |      | 0: No invert (Default)                                          |  |
|     |      | 1: Invert                                                       |  |

Address: 44 LAST\_LINE\_H

Default: 00h

| Bit | Mode | Function                                                                           |  |
|-----|------|------------------------------------------------------------------------------------|--|
| 7   | R/W  | Last-line-width / DV-Total Selector :                                              |  |
|     |      | 0: CR44 [3:0] and CR45 indicate last-line width counted by display clock (Default) |  |
|     |      | 1: CR44 [3:0] and CR45 indicate DHS total number between 2 DVS.                    |  |
| 6   | R/W  | DV sync with 4X clock                                                              |  |
|     |      | 0: Disable                                                                         |  |
|     |      | 1: Enable                                                                          |  |
| 5   | R/W  | BIST Test Enable                                                                   |  |
|     |      | 0: Disable                                                                         |  |



|     |     | 1: Enable (Auto clear when finish)                               |
|-----|-----|------------------------------------------------------------------|
| 4   | R/W | BIST Test Result                                                 |
|     |     | 0: Fail                                                          |
|     |     | 1: Ok                                                            |
| 3:0 | R   | DV Total or Last Line Width[11:8] Before Sync in Frame Sync Mode |

#### Address: 45 LAST\_LINE\_L

| ĺ | Bit | Mode | Function                                                        |  |
|---|-----|------|-----------------------------------------------------------------|--|
|   | 7:0 | R    | DV Total or Last Line Width[7:0] Before Sync in Frame Sync Mode |  |

# **Display Fine Tune**

| Address: 46 DIS_TIMING (Display Clock Fine Tuning Register) Defau |      |                                                                                    |
|-------------------------------------------------------------------|------|------------------------------------------------------------------------------------|
| Bit                                                               | Mode | Function                                                                           |
| 7                                                                 | R/W  | Reserved to 0                                                                      |
| 6:4                                                               | R/W  | Display Output Clock Fine Tuning Control:                                          |
|                                                                   |      | 000: DCLK rising edge correspondents with output display data                      |
|                                                                   |      | 001: 1ns delay                                                                     |
|                                                                   |      | 010: 2ns delay                                                                     |
|                                                                   |      | 011: 3ns delay                                                                     |
|                                                                   |      | 100: 4ns delay                                                                     |
|                                                                   |      | 101: 5ns delay                                                                     |
|                                                                   |      | 110: 6ns delay                                                                     |
|                                                                   |      | 111: 7ns delay                                                                     |
| 3                                                                 | R/W  | ACLK/BCLK Output Enable ( Only used in 6 bit TTL/smart panel, otherwise, use DCLK) |
|                                                                   |      | 0: Disable                                                                         |
|                                                                   |      | 1: Enable                                                                          |
| 2                                                                 | R/W  | ACLK(6 bit)/DCLK(8 bit) Polarity Inverted                                          |
|                                                                   |      | 0: Disable                                                                         |
|                                                                   |      | 1: Enable                                                                          |
| 1                                                                 | R/W  | DCLK Output Enable (Only been used in TTL 8 bit mode)                              |
|                                                                   |      | 0: Disable                                                                         |
|                                                                   |      | 1: Enable                                                                          |
| 0                                                                 | R/W  | BCLK(6 bit) Polarity Inverted                                                      |
|                                                                   | •    | 0: Non-Inverted                                                                    |
|                                                                   |      | 1: Inverted                                                                        |



# **Sync Processor**

Address: 47 SYNC\_SELECT Default: 00h

| Bit | Mode | Function                                                                                   |
|-----|------|--------------------------------------------------------------------------------------------|
| 7   | R/W  | Sync Processor Power Down (Stop Crystal Clock In)                                          |
|     |      | 0: Normal Run (Default)                                                                    |
|     |      | 1: Power Down                                                                              |
| 6   | R/W  | Hysnc Type Detection Auto Run                                                              |
|     |      | 0: manual (Default)                                                                        |
|     |      | 1: automatic                                                                               |
| 5   | R/W  | De-composite circuit enable                                                                |
|     |      | 0: Disable (Default)                                                                       |
|     |      | 1: Enable                                                                                  |
| 4   | R/W  | Input HS selection                                                                         |
|     |      | 0: HS_RAW(SS/CS) (Default)                                                                 |
|     |      | 1: SOG/SOY                                                                                 |
| 3   | R/W  | SOG Source Selection                                                                       |
|     |      | 0: SOG0/SOY0 (Default)                                                                     |
|     |      | 1: SOG1/SOY1                                                                               |
| 2   | R/W  | ADC HS/VS Source                                                                           |
|     |      | 0: 1 <sup>ST</sup> HS/VS (Default)                                                         |
|     |      | 1: 2 <sup>ND</sup> HS/VS                                                                   |
| 1   | R/W  | Measured by Crystal clock (Result showed in CR59) (in Digital Mode)                        |
|     |      | 0: Input Active Region (Vertical IDEN start to IDEN stop) (measure at IDEN STOP) (Default) |
|     |      | 1: Display Active Region(Vertical DEN start to DEN stop) (measure at DEN STOP)             |
|     |      | The function should work correctly when IVS or DVS occurs and enable by CR50[4].           |
| 0   | R/W  | HSYNC & VSYNC Measured Mode                                                                |
|     |      | 0: HS period counted by crystal clock & VS period counted by HS (Analog mode) (Default)    |
|     | V    | 1: H resolution counted by input clock & V resolution counted by ENA (Digital mode)        |
|     |      | (Get the correct resolution which is triggered by enable signal, ENA)                      |

Address: 48 SYNC\_INVERT Default: 00h

| Bit | Mode | Function                    |
|-----|------|-----------------------------|
| 7   | R/W  | COAST Signal Invert Enable: |
|     |      | 0: Not inverted (Default)   |



|   |     | 1: Inverted                   |
|---|-----|-------------------------------|
| 6 | R/W | COAST Signal Output Enable:   |
|   |     | 0: Disable (Default)          |
|   |     | 1: Enable                     |
| 5 | R/W | HS_OUT Signal Invert Enable:  |
|   |     | 0: Not inverted (Default)     |
|   |     | 1: Inverted                   |
| 4 | R/W | HS_OUT Signal Output Enable:  |
|   |     | 0: Disable (Default)          |
|   |     | 1: Enable                     |
| 3 | R/W | CS_RAW Inverted Enable        |
|   |     | 0: Normal (Default)           |
|   |     | 1: Invert                     |
| 2 | R/W | CLAMP Signal Output Enable    |
|   |     | 0: Disable (Default)          |
|   |     | 1: Enable                     |
| 1 | R/W | HS Recovery in Coast          |
|   |     | 0: Disable (Default) (SS/SOY) |
|   |     | 1: Enable (CS or SOG)         |
| 0 | R/W | HSYNC Synchronize source      |
|   |     | 0: AHS (Default)              |
|   |     | 1: Feedback HS                |

#### SYNC\_CTRL (SYNC Control Register) Address: 49

Default: 02h Bit Mode **Function** 7 R/W CLK Inversion to latch Feedback HS for Coast Recovery (Coast Recovery means HS feedback to replace input HS) 0: Non Inversion (Default) 1: Inversion R/W Select HS\_OUT Source Signal 0: Bypass (SeHs)(Use in Separate Mode) 1: Select De-Composite HS out(DeHs) (In Composite mode) 5 R/W Select ADC\_VS Source Signal (Auto switch in Auto Run Mode) 0: VS\_RAW 1: DeVS 4 R/W **CLK Inversion to latch ADC HS for Clamp** 0: Non Inversion (Default)



|     |     | 1: Inversion                       |     |
|-----|-----|------------------------------------|-----|
| 3   | R/W | Inversion of HS to measure Vsync   |     |
|     |     | 0: Non Inversion (Default)         |     |
|     |     | 1: Inversion                       |     |
| 2   | R/W | HSYNC Measure Source(ADC_HS)       |     |
|     |     | 0: Select ADC_HS (Default)         |     |
|     |     | 1: Select SeHS or DeHS by CR49[6]  |     |
| 1:0 | R/W | Measure HSYNC/VSYNC Source Select: |     |
|     |     | 00: TMDS                           | 7/0 |
|     |     | 01: VIDEO8/VIDEO16                 |     |
|     |     | 10: ADC_HS1/ADC_VS (Default)       |     |
|     |     | 11: CS_RAW/VS_RAW                  |     |

# Address: 4A STABLE\_HIGH\_PERIOD\_H

| Mode | Function                                                                                    |
|------|---------------------------------------------------------------------------------------------|
| R    | Even/Odd Field of YPbPr                                                                     |
|      | 0: Even                                                                                     |
|      | 1: Odd                                                                                      |
| R    | The toggling of polarity of YPbPr Field happens                                             |
|      | 0: No toggle                                                                                |
|      | 1: Toggle                                                                                   |
| R    | The number of input HS between 2 input VSYNC.                                               |
|      | LSB bit [2:0] for YPbPr                                                                     |
| R    | Stable High Period[10:8]                                                                    |
|      | Compare each line's high pulse period, if we get continuous 64 lines with the same one, the |
|      | period is updated as the stable period.                                                     |
|      | R<br>R                                                                                      |

# Address: 4B STABLE\_HIGH\_PERIOD\_L

| Bit | Mode | Function                                                                                                             |
|-----|------|----------------------------------------------------------------------------------------------------------------------|
| 7:0 | R    | Stable High Period[7:0]  Compare each line's high pulse period, if we get continuous 64 lines with the same one, the |
|     |      | period is updated as the stable period.                                                                              |

# Address: 4C VSYNC\_COUNTER\_LEVEL\_MSB

| Bit | Mode | Function                                   |
|-----|------|--------------------------------------------|
| 7   | R    | Hysnc Type Detection Auto Run Result ready |
| 6:4 | R    | Hysnc Type Detection Auto Run Result       |
|     |      | 000: No Signal                             |
|     |      | 001: Not Support                           |



|     | ı   |                                                                     |
|-----|-----|---------------------------------------------------------------------|
|     |     | 010: YPbPr                                                          |
|     |     | 011: Serration Composite SYNC                                       |
|     |     | 100: XOR/OR-Type Composite SYNC with Equalizer                      |
|     |     | 101: XOR/OR-Type Composite SYNC without Equalizer                   |
|     |     | 110: HSYNC with VS_RAW (Separate HSYNC)                             |
|     |     | 111: HSYNC without VS_RAW (HSYNC only)                              |
|     |     | Reference when Hsync type detection auto run result ready (CR4C[7]) |
| 3   | R/W | 2 <sup>nd</sup> ADC/Video switch                                    |
|     |     | 0: 2 <sup>ND</sup> ADC (Default)                                    |
|     |     | 1: Video8                                                           |
| 2:0 | R/W | Vsync counter level count [10:8] MSB                                |
|     |     | Vsync detection counter start value.                                |

# Address: 4D VSYNC\_COUNTER\_LEVEL\_LSB Default: 00h

| Bit | Mode |                                     | Function |
|-----|------|-------------------------------------|----------|
| 7:0 | R/W  | Vsync counter level count [7:0] LSB |          |

# Address: 4E HSYNC\_TYPE\_DETECTION\_FLAG

| Bit | Mode | Function                                                                                       |
|-----|------|------------------------------------------------------------------------------------------------|
| 7   | R    | HS Overflow(16-bits)                                                                           |
| 6   | R    | Stable Period Change (write clear when CR4E[6]=1 or CR4F[0]=1)                                 |
| 5   | R    | Stable Polarity Change (write clear when CR4E[5]=1 or CR4F[0]=1)                               |
| 4   | R    | VS_RAW Edge Occurs (Only use in Auto Run Mode)  If VS_RAW edge occurs, this bit is set to "1". |
| 3   | R    | Detect Capture Window Unlock repeated 32 times (write clear when CR4E[3]=1 or CR4F[0]=1)       |
| 2   | R    | HSYNC have Equalization (write clear when CR4E[2]=1 or CR4F[0]=1)                              |
| 1   | R    | HSYNC Polarity Change (write clear when CR4E[1]=1 or CR4F[0]=1)                                |
| 0   | R    | Detect Capture Window Unlock (write clear when CR4E[0]=1 or CR4F[0]=1)                         |

# Address: 4F STABLE\_MEASURE Default: 00h

| Bit | Mode | Function                                                  |
|-----|------|-----------------------------------------------------------|
| 7   | R    | Stable Flag                                               |
|     |      | 0: Period or polarity can't get continuous stable status. |
|     |      | 1: Both polarity and period are stable.                   |
| 6   | R    | Stable Polarity                                           |
|     |      | 0: Negative                                               |



|     |     | 1: Positive                                                                                      |
|-----|-----|--------------------------------------------------------------------------------------------------|
|     |     | Compare each line's polarity; if we get continuous N 64 lines with the same one, the polarity is |
|     |     | updated as the stable polarity.                                                                  |
| 5:4 | R/W | Feedback Hsync High Period Select by ADC Clock:                                                  |
|     |     | 00: 32 (Default)                                                                                 |
|     |     | 01: 64                                                                                           |
|     |     | 10: 96                                                                                           |
|     |     | 11: 128                                                                                          |
| 3   | R/W | Stable Period Tolerance                                                                          |
|     |     | 0: ±2 crystal clks (Default)                                                                     |
|     |     | 1: ±4 crystal clks                                                                               |
| 2   | R/W | Vsync measure invert Enable                                                                      |
|     |     | 0: Disable (Default)                                                                             |
|     |     | 1: Enable                                                                                        |
| 1   | R/W | Pop Up Stable Value                                                                              |
|     |     | 0: No Pop Up (Default)                                                                           |
|     |     | 1: Pop Up Result, (CR4A[2:0], CR4B[7:0], CR4E[3], CR50[2:0], CR51[7:0])                          |
| 0   | R/W | Stable Measure Start                                                                             |
|     |     | 0 : Stop (Default)                                                                               |
|     |     | 1 : Start                                                                                        |

Address: 50 Stable\_Period\_H Default: 00h

| Bit | Mode | Function                                                                 |
|-----|------|--------------------------------------------------------------------------|
| 7   |      | Reserved                                                                 |
| 6   | R    | CS_RAW Inverted by Auto Run Mode                                         |
|     |      | 0: Not inverted                                                          |
|     |      | 1: Inverted                                                              |
| 5   | R/W  | HS_OUT Bypass PLL into VGIP                                              |
|     |      | 0: Disable (Default)                                                     |
|     | V    | 1: Enable                                                                |
| 4   | R/W  | Active Region Measure Enable                                             |
|     |      | 0: Disable (Default)                                                     |
|     |      | 1: Enable                                                                |
| 3   | R/W  | ADC_VS Source Select in Test Mode                                        |
|     |      | 0: Select ADC_VS Source in Normal Mode or Auto Mode by CR47[6] (Default) |
|     |      | 1: Select ADC_VS Source in Test Mode (Select VS_RAW or DeVS by CR49[5])  |
| 2:0 | R    | Stable Period[10:8]                                                      |



|  | Compare each line's period, if we get continuous 64 lines with the same one, the period is updated |  |
|--|----------------------------------------------------------------------------------------------------|--|
|  | as the stable period.                                                                              |  |

# Address: 51 Stable\_Period\_L

| Bit | Mode | Function                                                                                           |
|-----|------|----------------------------------------------------------------------------------------------------|
| 7:0 | R    | Stable Period[7:0]                                                                                 |
|     |      | Compare each line's period, if we get continuous 64 lines with the same one, the period is updated |
|     |      | as the stable period.                                                                              |

# Address: 52 MEAS\_HS\_PER\_H (HSYNC Period Measured Result) Default: 8'b000xxxxx

| Bit | Mode | Function                                                                           |
|-----|------|------------------------------------------------------------------------------------|
| 7   | R/W  | On Line Auto Measure Enable                                                        |
|     |      | 0: Disable (Default)                                                               |
|     |      | 1: Enable                                                                          |
| 6   | R/W  | Pop Up Period Measurement Result                                                   |
|     |      | 0: No Pop Up (Default)                                                             |
|     |      | 1: Pop Up Result                                                                   |
| 5   | R/W  | Start a HS & VS period / H & V resolution & polarity measurement (on line monitor) |
|     |      | 0: Finished/Disable (Default)                                                      |
|     |      | 1: Enable to start a measurement, auto cleared after finished                      |
| 4   | R    | Over-flow bit of Input HSYNC Period Measurement                                    |
|     |      | 0: No Over-flow occurred                                                           |
|     |      | 1: Over-flow occurred                                                              |
| 3:0 | R    | Input HSYNC Period Measurement Result: High Byte[11:8]                             |

# Address: 53 MEAS\_HS\_PER\_L (HSYNC Period Measured Result)

| Bit | Mode | Function                                            |  |
|-----|------|-----------------------------------------------------|--|
| 7:0 | R    | nput HSYNC Period Measurement Result: Low Byte[7:0] |  |

- I This result is expressed in terms of crystal clocks.
- I When measured digitally, the result is expressed as the number of input clocks between 2 input HS signals

# Address: 54 MEAS\_VS\_PER\_H (VSYNC Period Measured Result)

| Bit | Mode | Function                                                           |
|-----|------|--------------------------------------------------------------------|
| 7   | R    | Input VSYNC Polarity Indicator                                     |
|     |      | 0: negative polarity (high period is longer than low one)          |
|     | ·    | 1: positive polarity (low period is longer than high one)          |
| 6   | R    | Input HSYNC Polarity Indicator                                     |
|     |      | 0: negative polarity (high period is longer than low one)          |
|     |      | 1: positive polarity (low period is longer than high one)          |
| 5   | R    | Time-Out bit of Input VSYNC Period Measurement (No VSYNC occurred) |



|     |   | 0: No Time Out                                         |
|-----|---|--------------------------------------------------------|
|     |   | 1: Time Out occurred                                   |
| 4   | R | Over-flow bit of Input VSYNC Period Measurement        |
|     |   | 0: No Over-flow occurred                               |
|     |   | 1: Over-flow occurred                                  |
| 3:0 | R | Input VSYNC Period Measurement Result: High Byte[11:8] |

## Address: 55 MEAS\_VS\_PER\_L (VSYNC Period Measured Result)

| Bit | Mode | Function                                             |                 | 4 |   |
|-----|------|------------------------------------------------------|-----------------|---|---|
| 7:0 | R    | Input VSYNC Period Measurement Result: Low Byte[7:0] | $X \setminus J$ |   | , |

- I This result is expressed in terms of input HS pulses.
- I When measured digitally, the result is expressed as the number of input ENA signal within a frame.

## Address: 56 MEAS\_HS&VS\_HI\_H (HSYNC&VSYNC High Period Measured Result)

| Bit | Mo | de | Function                                                  |  |
|-----|----|----|-----------------------------------------------------------|--|
| 7:4 | R  | ₹  | put HSYNC High Period Measurement Result: High Byte[11:8] |  |
| 3:0 | R  | ₹  | put VSYNC High Period Measurement Result: High Byte[11:8] |  |

## Address: 57 MEAS\_HS\_HI\_L (HSYNC High Period Measured Result)

|   | Bit | Mode | Function                                                  |
|---|-----|------|-----------------------------------------------------------|
| I | 7:0 | R    | Input HSYNC High Period Measurement Result: Low Byte[7:0] |

This result is expressed in terms of crystal clocks. When measured digitally, the result is expressed as the number of input clocks inside the input enable signal

# Address: 58 MEAS\_VS\_HI\_L (VSYNC High Period Measured Result)

| Bit | Mode | Function                                                 |  |
|-----|------|----------------------------------------------------------|--|
| 7:0 | R    | nput VSYNC High Period Measurement Result: Low Byte[7:0] |  |

This result is expressed in terms of input HS pulses

## Address: 59 MEAS\_ACTIVE\_REGION\_H (Active Region Measured by CRSTL\_CLK Result)

| Bit | Mode | Function                                                                           |  |
|-----|------|------------------------------------------------------------------------------------|--|
| 7:0 | R/W  | Active Region Measured By Crystal Clock                                            |  |
|     | W    | 1st read: Measurement Result: High Byte[23:16]                                     |  |
|     |      | 2 <sup>nd</sup> read: Measurement Result: High Byte[15:8]                          |  |
|     |      | 3 <sup>rd</sup> read: Measurement Result: High Byte[8:0]                           |  |
|     |      | Read pointer is auto increase, if write, the pointer is also reset to 1 st result. |  |

## Address: 5A CLAMP\_START (Clamp Signal Output Start)

| Bit | Mode | Function                                                                      |  |
|-----|------|-------------------------------------------------------------------------------|--|
| 7:0 | R/W  | tart of Output Clamp Signal Pulse[7:0]:                                       |  |
|     |      | Determine the number of input double-pixel between the trailing edge of input |  |
|     |      | HSYNC and the start of the output CLAMP signal.                               |  |



| Address: 5B | CLAMP | _END (Clamp | Signal | <b>Output End</b> ) |
|-------------|-------|-------------|--------|---------------------|
|             |       |             |        |                     |

| Bit | Mode | Function                                                                      |  |
|-----|------|-------------------------------------------------------------------------------|--|
| 7:0 | R/W  | and of Output Clamp Signal Pulse[7:0]:                                        |  |
|     |      | Determine the number of input double-pixel between the trailing edge of input |  |
|     |      | HSYNC and the end of the output CLAMP signal.                                 |  |

| Address: 5C | Clamp CTRL0   | Default:00h |
|-------------|---------------|-------------|
| Address: 5C | CIAIIID CINLU | Detautawn   |

| Bit | Mode |                                    | Function |
|-----|------|------------------------------------|----------|
| 7   | R/W  | Clamp Mask Enable                  |          |
|     |      | 0: Disable (Disable)               | X        |
|     |      | 1: Enable                          |          |
| 6   | R/W  | CLAMP_Trigger_Edge_Inverse         |          |
|     |      | 0: Trailing edge (Disable)         |          |
|     |      | 1: Leading edge                    |          |
| 5:0 | R/W  | Mask Line Number before DeVS [5:0] |          |

Address: 5D Clamp\_CTRL1 Default: 00h

| Bit | Mode | Function                                                                  |
|-----|------|---------------------------------------------------------------------------|
| 7   | R/W  | Sync Processor Test Mode                                                  |
|     |      | 0: Normal (Default)                                                       |
|     |      | 1: Enable Test Mode; (switch 70ns-ck to the time-out & polarity counters) |
| 6   | R/W  | Select Clamp Mask as De VS                                                |
|     |      | 0: Disable                                                                |
|     |      | 1: Enable                                                                 |
| 5:0 | R/W  | Mask Line Number after DeVS [5:0]                                         |

CR5C[5:0] and CR5D[5:0] will set number of Mask Line before/after DeVS for COAST, Clamp Mask, and CR5D[6].

# **Macro Vision**

Address: 5E Macro Vision Control Default: 00h

| Bit | Mode | Function                                        |  |
|-----|------|-------------------------------------------------|--|
| 7:4 | R/W  | Skip Line[3:0]                                  |  |
|     |      | Skip Lines after Vsync detected                 |  |
| 3   | R/W  | est-Mode for Clamp, HS_RAW is directly from PAD |  |
|     |      | 0: Clamp source from normal HS                  |  |
|     |      | 1: Clamp source from HS_RAW                     |  |
| 2   | R/W  | Odd Detection Mode                              |  |



|   |     | 0: Line Count (Default)                                                 |  |
|---|-----|-------------------------------------------------------------------------|--|
|   |     | 1: VS Position                                                          |  |
| 1 | R   | MacroVision Detected (On-line monitor)                                  |  |
|   |     | When detected macrovision occurred, this bit set to 1, else clear to 0. |  |
| 0 | R/W | Macro Vision Enable                                                     |  |
|   |     | 0: Disable (Default)                                                    |  |
|   |     | 1: Enable                                                               |  |

# **Highlight window**

Address: 60 highlight window access port control

Default: 00h

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7   | R/W  | Enable highlight window access port |
| 6   | R/W  | Enable highlight window             |
| 5:4 | - 1  | Reserved                            |
| 3:0 | R/W  | Highlight-window port address       |

# Address: 61-00 highlight window horizontal start

| Bit | Mode | Function                                |
|-----|------|-----------------------------------------|
| 7:0 |      | Reserved                                |
| 2:0 | R/W  | highlight window horizontal start[10:8] |

# Address: 61-01 highlight window horizontal start

| Bit | Mode | Function                               |
|-----|------|----------------------------------------|
| 7:0 | R/W  | highlight window horizontal start[7:0] |

# Address: 61-02 highlight window horizontal end

| Bit | Mode | Function                              |
|-----|------|---------------------------------------|
| 7:3 |      | Reserved                              |
| 2:0 | R/W  | highlight window horizontal end[10:8] |

# Address: 61-03 highlight window horizontal end

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:0 | R/W  | highlight window horizontal end[7:0] |

Address: 61-04 highlight window vertical start



| Bit | Mode | Function                              |
|-----|------|---------------------------------------|
| 7:3 |      | Reserved                              |
| 2:0 | R/W  | highlight window vertical start[10:8] |

# Address: 61-05 highlight window vertical start

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:0 | R/W  | highlight window vertical start[7:0] |

# Address: 61-06 highlight window vertical end

| Bit | Mode | Function                            |  |
|-----|------|-------------------------------------|--|
| 7:3 |      | Reserved                            |  |
| 2:0 | R/W  | highlight window vertical end[10:8] |  |

# Address: 61-07 highlight window vertical end

| Bit | Mode |                                    | Function |  |
|-----|------|------------------------------------|----------|--|
| 7:0 | R/W  | highlight window vertical end[7:0] |          |  |

Highlight window horizontal/vertical reference point is DEN (display background start).

# Address: 61-08 highlight window border

| В  | it | Mode | Function                      |
|----|----|------|-------------------------------|
| 7: | :4 |      | Reserved                      |
| 3: | :0 | R/W  | highlight window border width |

# Address: 61-09 highlight window border color

| Bit | Mode | Function                                                              |
|-----|------|-----------------------------------------------------------------------|
| 7:6 |      | Reserved                                                              |
| 5:0 | R/W  | highlight window border red color MSB 6bit (red color 2-bit LSB = 00) |

# Address: 61-0A highlight window border color

| Bit | Mode | Function                                                                  |
|-----|------|---------------------------------------------------------------------------|
| 7:6 | 4    | Reserved                                                                  |
| 5:0 | R/W  | highlight window border green color MSB 6bit (green color 2-bit LSB = 00) |

# Address: 61-0B highlight window border color

| Bit | Mode | Function                                                                |
|-----|------|-------------------------------------------------------------------------|
| 7:6 |      | Reserved                                                                |
| 5:0 | R/W  | highlight window border blue color MSB 6bit (blue color 2-bit LSB = 00) |

default: 00h



Address: 61-0C highlight window control

| Bit | Mode |                  | Function                               |                   |                | 11.0011 |
|-----|------|------------------|----------------------------------------|-------------------|----------------|---------|
| 7:6 | R/W  | Contrast / brig  | ntness application control             |                   |                |         |
|     |      | 00: Set A used o |                                        |                   |                |         |
|     |      |                  | nside highlight window                 |                   |                |         |
|     |      | 10: Set A used o | utside highlight window                |                   |                |         |
|     |      | 11: Set A used o | utside highlight window, and Set B use | ed inside highlig | ht window      |         |
|     |      | Contrast         | Application control                    | Inside window     | Outside window |         |
|     |      | (CR62[1])        |                                        |                   |                |         |
|     |      | 0                | X                                      | bypass            | bypass         |         |
|     |      | 1                | CR61-0C[7:6]=00    CR60[6]=0           | Set A             | Set A          |         |
|     |      | 1                | CR61-0C[7:6]=01 && CR60[6]=1           | Set B             | bypass         |         |
|     |      | 1                | CR61-0C[7:6]=10 && CR60[6]=1           | bypass            | Set A          |         |
|     |      | 1                | CR61-0C[7:6]=11 && CR60[6]=1           | Set B             | Set A          |         |
|     |      |                  | X                                      |                   |                | '       |
|     |      | Brightness       | Application control                    | Inside window     | Outside window |         |
|     |      | (CR62[0])        |                                        |                   |                |         |
|     |      | 0                | X                                      | bypass            | bypass         |         |
|     |      | 1                | CR61-0C[7:6]=00    CR60[6]=0           | Set A             | Set A          |         |
|     |      | 1                | CR61-0C[7:6]=01 && CR60[6)=1           | Set B             | bypass         |         |
|     |      | 1                | CR61-0C[7:6]=10 && CR60[6]=1           | bypass            | Set A          |         |
|     |      | 1                | CR61-0C[7:6]=11 && CR60[6]=1           | Set B             | Set A          |         |
| 5:4 | R/W  | Gamma applica    | ntion control                          |                   |                |         |
|     |      | 00 : gamma use   | d on full region                       |                   |                |         |
|     |      | 01: gamma use    | d inside window                        |                   |                |         |
|     |      | 10: gamma use    | d outside window                       |                   |                |         |
|     |      | 11: reserved     | T                                      | T                 |                | 1       |
|     |      | Gamma            | Application control                    | Inside window     | Outside window |         |
|     |      | (CR67[6])        |                                        |                   |                |         |
|     |      | 0                | X                                      | bypass            | bypass         |         |
|     |      | 1                | CR61-0C[5:4]=00    CR60[6]=0           | Gamma             | Gamma          |         |
|     |      | 1                | CR61-0C[5:4]=01 && CR60[6]=1           | Gamma             | bypass         |         |
|     |      | 1                | CR61-0C[5:4]=10 && CR60[6]=1           | bypass            | Gamma          |         |
|     |      |                  |                                        |                   |                |         |
|     |      |                  |                                        |                   |                |         |
| 3:2 | R/W  | SRGB/DCC/IC      | M application control                  |                   |                |         |



00 : SRGB/DCC/ICM used on full region

01: SRGB/DCC/ICM used inside window

10: SRGB/DCC/ICM used outside window

11: reserved

| SRGB      | Application control          | Inside window | Outside window |
|-----------|------------------------------|---------------|----------------|
| (CR62[2]) |                              |               |                |
| 0         | X                            | bypass        | bypass         |
| 1         | CR61-0C[3:2]=00    CR60[6]=0 | SRGB          | SRGB           |
| 1         | CR61-0C[3:2]=01 && CR60[6]=1 | SRGB          | bypass         |
| 1         | CR61-0C[3:2]=10 && CR60[6]=1 | bypass        | SRGB           |

| ICM       | Application control          | Inside window | Outside window |
|-----------|------------------------------|---------------|----------------|
| (CRE0[7]) |                              |               |                |
| 0         | X                            | bypass        | bypass         |
| 1         | CR61-0C[3:2]=00    CR60[6]=0 | ICM           | ICM            |
| 1         | CR61-0C[3:2]=01 && CR60[6]=1 | ICM           | bypass         |
| 1         | CR61-0C[3:2]=10 && CR60[6]=1 | bypass        | ICM            |

| DCC<br>(CRE4[7]) | Application control          | Inside window | Outside window |
|------------------|------------------------------|---------------|----------------|
| 0                | X                            | bypass        | bypass         |
| 1                | CR61-0C[3:2]=00    CR60[6]=0 | DCC           | DCC            |
| 1.               | CR61-0C[3:2]=01 && CR60[6]=1 | DCC           | bypass         |
| 1                | CR61-0C[3:2]=10 && CR60[6]=1 | bypass        | DCC            |

1:0 - Reserved





Inside window left-top point = (horizontal start + border width, vertical start + border width)

Inside window right-bottom point = (horizontal end, vertical end)

Border window left-top point = (horizontal start, vertical start)

Border window right-bottom point = (horizontal end+ border width, vertical end + border width)

Border = border window - inside window

Outside window = screen – border window

### **Color Processor Control**

| Address: | 62   | COLOR_CTRL (Color Control Register) Default: 00h                                 |
|----------|------|----------------------------------------------------------------------------------|
| Bit      | Mode | Function                                                                         |
| 7        | 1    | Reserved to 0                                                                    |
| 6        | R/W  | sRGB precision                                                                   |
|          |      | 0: Normal (Default)                                                              |
|          |      | 1: 1 bit shift                                                                   |
| 5:3      | R/W  | sRGB Coefficient Write Enable                                                    |
|          |      | 000: Disable                                                                     |
|          |      | 001: Write R Channel (RRH,RRL,RGH,RGL,RBH,RBL) (address reset to 0 when written) |

Default: 00h



|   |     | 010: Write G Channel (GRH,GBL,GGH,GGL,GBH,GBL) (address reset to 0 when written) |
|---|-----|----------------------------------------------------------------------------------|
|   |     | 011: Write B Channel (BRH,BRL,BGH,BGL,BBH,BBL) (address reset to 0 when written) |
|   |     | 100: R Offset                                                                    |
|   |     | 101: G Offset                                                                    |
|   |     | 110: B Offset                                                                    |
| 2 | R/W | Enable sRGB Function                                                             |
|   |     | 0: Disable (Default)                                                             |
|   |     | 1: Enable                                                                        |
| 1 | R/W | Enable Contrast Function:                                                        |
|   |     | 0: disable the coefficient (Default)                                             |
|   |     | 1: enable the coefficient                                                        |
| 0 | R/W | Enable Brightness Function:                                                      |
|   |     | 0: disable the coefficient (Default)                                             |
|   |     | 1: enable the coefficient                                                        |

### Address: 63 SRGB\_ACCESS\_PORT

| Bit | Mode | Function       |
|-----|------|----------------|
| 7:0 | W    | sRGB_COEF[7:0] |

$$\begin{bmatrix} R \\ G \\ B \end{bmatrix} = \begin{bmatrix} 1 + RR & RG & RB \\ GR & 1 + GG & GB \\ BR & BG & 1 + BB \end{bmatrix} \begin{bmatrix} R + Roffset \\ G + Goffset \\ B + Boffset \end{bmatrix}$$

# **Brightness Coefficient:**

Address: 64 Contrast /Brightness Access Port Control

| Bit | Mode | Function                                |
|-----|------|-----------------------------------------|
| 7   | R/W  | Enable Contrast /Brightness access port |
| 6:4 |      | Reserved                                |
| 3:0 | R/W  | Contrast /Brightness port address       |

Access data port continuously will get address auto increase.

### Address: 65-00 BRI\_RED\_COE (Set A)

| Bit | Mode | Function                                    |  |
|-----|------|---------------------------------------------|--|
| 7:0 | R/W  | Brightness Red Coefficient:                 |  |
|     |      | Valid range: -128(00h) ~ 0(80h) ~ +127(FFh) |  |

### Address: 65-01 BRI\_GRN\_COE (Set A)

| Bit | Mode | Function                                   |
|-----|------|--------------------------------------------|
| 7:0 | R/W  | Brightness Green Coefficient: Valid range: |



|          |                                    | Valid range: -128(00h) ~ 0(80h) ~ +127(FFh) |  |  |
|----------|------------------------------------|---------------------------------------------|--|--|
| Address: | Address: 65-02 BRI_BLU_COE (Set A) |                                             |  |  |
| Bit      | Mode                               | Function                                    |  |  |
| 7:0      | R/W                                | Brightness Blue Coefficient:                |  |  |
|          |                                    | Valid range: -128(00h) ~ 0(80h) ~ +127(FFh) |  |  |
| Address: | Address: 65-03 CTS_RED_COE (Set A) |                                             |  |  |
| Bit      | Mode                               | Function                                    |  |  |
| 7:0      | R/W                                | Contrast Red Coefficient:                   |  |  |
|          |                                    | Valid range: 0(00h) ~ 1(80h) ~ 2(FFh)       |  |  |
| Address: | 65-04                              | CTS_GRN_COE (Set A)                         |  |  |
| Bit      | Mode                               | Function                                    |  |  |
| 7:0      | R/W                                | Contrast Green Coefficient:                 |  |  |
|          |                                    | Valid range: 0(00h) ~ 1(80h) ~ 2(FFh)       |  |  |
| Address: | 65-05                              | CTS_BLU_COE (Set A)                         |  |  |
| Bit      | Mode                               | Function                                    |  |  |
| 7:0      | R/W                                | Contrast Blue Coefficient:                  |  |  |
|          |                                    | Valid range: 0(00h) ~ 1(80h) ~ 2(FFh)       |  |  |
|          |                                    |                                             |  |  |
| Address: | <i>65-06</i>                       | BRI_RED_COE (Set B)                         |  |  |
| Bit      | Mode                               | Function                                    |  |  |
| 7:0      | R/W                                | Brightness Red Coefficient:                 |  |  |
|          |                                    | Valid range: -128(00h) ~ 0(80h) ~ +127(FFh) |  |  |
| Address: | 65-07                              | BRI_GRN_COE (Set B)                         |  |  |
| Bit      | Mode                               | Function                                    |  |  |
| 7:0      | R/W                                | Brightness Green Coefficient: Valid range:  |  |  |
|          |                                    | Valid range: -128(00h) ~ 0(80h) ~ +127(FFh) |  |  |
| Address: | 65-08                              | BRI_BLU_COE (Set B)                         |  |  |
| Bit      | Mode                               | Function                                    |  |  |
| 7:0      | R/W                                | Brightness Blue Coefficient:                |  |  |
|          |                                    | Valid range: -128(00h) ~ 0(80h) ~ +127(FFh) |  |  |
| Address: | 65-09                              | CTS_RED_COE (Set B)                         |  |  |
| Bit      | Mode                               | Function                                    |  |  |
| 7:0      | R/W                                | Contrast Red Coefficient:                   |  |  |
|          |                                    | Valid range: 0(00h) ~ 1(80h) ~ 2(FFh)       |  |  |

Address: 65-0A CTS\_GRN\_COE (Set B)



| Bit | Mode | Function                              |
|-----|------|---------------------------------------|
| 7:0 | R/W  | Contrast Green Coefficient:           |
|     |      | Valid range: 0(00h) ~ 1(80h) ~ 2(FFh) |

### Address: 65-0B CTS\_BLU\_COE (Set B)

| Bit | Mode | Function                              |  |
|-----|------|---------------------------------------|--|
| 7:0 | R/W  | Contrast Blue Coefficient:            |  |
|     |      | Valid range: 0(00h) ~ 1(80h) ~ 2(FFh) |  |

When highlight window is disable, coefficient set A is used.

### **Gamma Control**

### Address: 66 GAMMA\_PORT

| Bit | Mode |                                        | Function | A |  |
|-----|------|----------------------------------------|----------|---|--|
| 7:0 | W    | Access port for gamma correction table |          |   |  |

- The input data sequence is {g0[9:2]}, {g0[1:0], 1'b0, d0[4:0]}, {3'b0, d1[4:0]}; {g2[9:2]}, {g2[1:0], 1'b0, d2[4:0]}, {3'b0, d3[4:0]}; ...; {g254[9:2]}, {g254[1:0], 1'b0, d254[4:0]}, {3'b0, d255[4:0]} for full gamma table.
- I The input data sequence is  $\{g0[9:2]\}$ ,  $\{g0[1:0], 1'b0, d0[4:0]\}$ ,  $\{g2[9:2]\}$ ,  $\{g2[1:0], 1'b0, d2[4:0]\}$  ...,  $\{g254[9:2]\}$ ,  $\{g254[1:0], 1'b0, d254[4:0]\}$  for compact gamma table.
- For compact gamma table, d1[4:0]=d0[4:0], d3[4:0]=d2[4:0], ..., d(2n+1)[4:0]=d(2n)[4:0].
- I g(n) is 10bit gamma coefficient, and d(n) is g(n+1) g(n) with 5bit.
- If n is even, Gamma-port output is g(n) + d(n)\*(2bit LSB brightness output)/4.
- If n is odd, Gamma-port output is g(n-1) + d(n-1) + d(n)\*(2bit LSB brightness output)/4.
- I Gamma can be only accessed when DCLK exists.
- I The latest stage of d[n] can't let gamma curve exceed 255.

### Address: 67 GAMMA CTRL Default: 00h

| Tuar Cbb. | 0.   | GHWHWH_ETRE                                              | Delault. oon |
|-----------|------|----------------------------------------------------------|--------------|
| Bit       | Mode | Function                                                 |              |
| 7         | R/W  | Enable Access Channels for Gamma Correction Coefficient: |              |
|           |      | 0: disable these channels (Default)                      |              |
|           | X    | 1: enable these channels                                 |              |
| 6         | R/W  | Gamma table enable                                       |              |
|           |      | 0: by pass (Default)                                     |              |
|           |      | 1: enable                                                |              |
| 5:4       | R/W  | Color Channel of Gamma Table                             |              |
|           |      | 00: Red Channel (Default)                                |              |
|           |      | 01: Green Channel                                        |              |
|           |      | 10: Blue Channel                                         |              |
|           |      | 11: Red/Green/Blue Channel (R/G/B Gamma are the same)    |              |



| 3:1 |     | Reserved to 0                           |
|-----|-----|-----------------------------------------|
| 0   | R/W | Gamma Access Type                       |
|     |     | 0: access compact gamma table (Default) |
|     |     | 1: access full gamma table              |

Access Gamma\_Access register will reset GAMMA\_PORT index.

| Address: 68 |      | GAMMA_BIST (Color Control Register) Default: 00h                                     |
|-------------|------|--------------------------------------------------------------------------------------|
| Bit         | Mode | Function                                                                             |
| 7           | R/W  | Test_mode                                                                            |
|             |      | 0: Disable, dither_out = dither_result[9:2]; // truncate to integer number (Default) |
|             |      | 1: Enable, dither_out = dither_result[7:0]; // propagate decimal part for test       |
| 6:4         |      | Reserved to 0                                                                        |
| 3:2         | R/W  | Gamma BIST select                                                                    |
|             |      | 00: BIST Disable (Default)                                                           |
|             |      | 01: Red LUT                                                                          |
|             |      | 10: Green LUT                                                                        |
|             |      | 11: Blue LUT                                                                         |
| 1           | R/W  | Gamma BIST_Progress                                                                  |
|             |      | 0: BIST is done (Default)                                                            |
|             |      | 1: BIST is running                                                                   |
| 0           | R    | Gamma BIST Test Result                                                               |
|             |      | 0: SRAM Fail                                                                         |
|             |      | 1: SRAM OK                                                                           |

## **Dithering Control**

Address: 69 DITHERING\_SEQUENCE\_TABLE

| Bit | Mode | Function                       |
|-----|------|--------------------------------|
| 7:6 | W    | Dithering Sequence Table (SR3) |
| 5:4 | W    | Dithering Sequence Table (SR2) |
| 3:2 | W    | Dithering Sequence Table (SR1) |
| 1:0 | W    | Dithering Sequence Table (SR0) |

- There are three set of dithering sequence table, each table contains 32 elements, s0, s1,  $\dots$ , s31. Each element has 2 bit to index one of 4 dithering table.
- Input data sequence is  $\{sr3, sr2, sr1, sr0\}$ ,  $\{sr7, sr6, sr5, sr4\}$ , ...,  $\{sr31, sr30, sr29, sr28\}$ ,  $\{sg3, sg2, sg1, sg0\}$ , ...,  $\{sg31, sg30, sg29, sg28\}$ ,  $\{sb3, sb2, sb1, sb0\}$ , ...,  $\{sb31, sb30, sb29, sb28\}$  for red, green and blue channel.
- R + (2R+1) \* C choose sequence element, where R is Row Number / 2, and C is Column Number / 2.

Address: 6A DITHERING\_TABLE\_ACCESS (Dithering Table Access Port)

| Bit | Mode | Function                                                         |  |
|-----|------|------------------------------------------------------------------|--|
| 7:4 | W    | ccess port for dithering table D00/D02/ D10/D12/D20/D22/D30/D32  |  |
| 3:0 | W    | Access port for dithering table D01/D03/ D11/D13/D21/D23/D31/D33 |  |

Red, green, blue each channel has 4 dithering table, each table is 2x2 elements, and one element has 4 bit for 10B/8B, the elements should fill 0 to 3, for 10B/6B, the elements should fill 0 to 15.



Input data sequence is [Dr00 Dr01], [Dr02, Dr03], ..., [Dr30, Dr31], [Dr32, Dr33], [Dg00, Dg01], [Dg02, Dg03], ..., [Dg30, Dg31], [Dg32, Dg33], [Db00, Db01], [Db02, Db03], ..., [Db30, Db31], [Db32, Db33].

| D00 | D01 |
|-----|-----|
| D02 | D03 |

| D10 | D11 |
|-----|-----|
| D12 | D13 |

| D20 | D21 |
|-----|-----|
| D22 | D23 |

| D30 | D31 |
|-----|-----|
| D32 | D33 |

| Address: | 6B     | DITHERING_CTRL                         | Default: 00h |
|----------|--------|----------------------------------------|--------------|
| Bit      | Mode   | Function                               |              |
| 7        | R/W    | Enable Access Dithering Sequence Table |              |
|          |        | 0: disable (Default)                   | • (A)        |
|          |        | 1: enable                              |              |
| 6        | R/W    | Enable Access Dithering Table          |              |
|          |        | 0: disable (Default)                   |              |
|          |        | 1: enable                              |              |
| 5        | R/W    | Enable Dithering Function              |              |
|          |        | 0: disable (Default)                   |              |
|          |        | 1: enable                              |              |
| 4        | R/W    | Temporal Dithering                     |              |
|          |        | 0: Disable (Default)                   |              |
|          |        | 1: Enable                              |              |
| 3        | R/W    | Dithering Table Value Sign             |              |
|          |        | 0: unsigned                            |              |
|          |        | 1: signed (2's complement)             |              |
| 2        | R/W    | Dithering Mode                         |              |
| 2        | IX/ VV |                                        |              |
|          |        | 0: New (Default)                       |              |
|          |        | 1: Old                                 |              |
| 1        | R/W    | Vertical Frame Modulation              |              |
|          |        | 0: Disable (Default)                   |              |
|          |        | 1: Enable                              |              |
| 0        | R/W    | Horizontal Frame Modulation            |              |
|          |        | 0: Disable (Default)                   |              |
|          | V      | 1: Enable                              |              |

<sup>1 {</sup>Dithering sequence + Frame Number (if temporal dithering)} mod 4 determine which dithering table to use

Default: 00h

Default: 00h



# Overlay/Color Palette/Background Color Control

| Address: 6C |      | OVERLAY_CTRL (Overlay Display Control Register) Default: 00h                        |
|-------------|------|-------------------------------------------------------------------------------------|
| Bit         | Mode | Function                                                                            |
| 7:6         |      | Reserved to 0                                                                       |
| 5           | R/W  | Background color access enable                                                      |
|             |      | 0: Disable(Reset CR6D Write Pointer to R)                                           |
|             |      | 1: Enable                                                                           |
| 4:2         | R/W  | Alpha blending level (Also enable OSD frame control register 0x003 byte 1[3:2]      |
|             |      | 000: Disable (Default)                                                              |
|             |      | 001 ~111: 1/8~ 7/8                                                                  |
| 1           | R/W  | Overlay Sampling Mode Select:                                                       |
|             |      | 0: single pixel per clock (Default)                                                 |
|             |      | 1: dual pixels per clock (The OSD will be zoomed 2X in horizontal scan line)        |
| 0           | R/W  | Overlay Port Enable:                                                                |
|             |      | 0: Disable (Default)                                                                |
|             |      | 1: Enable                                                                           |
|             |      | Turn off overlay enable and switch to background simultaneously when auto switch to |
|             |      | background.                                                                         |

#### Address: 6D BGND\_COLOR\_CTRL

| I | Bit | Mode | Function                              |
|---|-----|------|---------------------------------------|
|   | DIL | Mode | Function                              |
|   | 7:0 | R/W  | Background color RGB 8-bit value[7:0] |

There are 3 bytes color select of background R, G, B, once we enable Background color access channel(CR6C[5] and the continuous writing sequence is R/G/B

#### OVERLAY\_LUT\_ADDR (Overlay LUT Address) Address: 6E

| Bit | Mode | Function                                        |
|-----|------|-------------------------------------------------|
| 7   | R/W  | Enable Overlay Color Plate Access:              |
|     | (    | 0: Disable (Default) 1: Enable                  |
| 6   | R/W  | Reserved to 0                                   |
| 5:0 | R/W  | Overlay 16x24 Look-Up-Table Write Address [5:0] |

Auto-increment while every accessing "Overlay LUT Access Port".

#### Address: 6F COLOR\_LUT\_PORT (LUT Access Port)

| Bit | Mode | Function                                            |
|-----|------|-----------------------------------------------------|
| 7:0 | W    | Color Palette 16x24 Look-Up-Table access port [7:0] |

ı Using this port to access overlay color plate which addressing by the above registers.

The writing sequence into LUT is [R0, G0, B0, R1, G1, B1, ... R15, G15, and B15] and the address counter will



be automatic increment and circular from 0 to 47.

# **Image Auto Function**

### Address: 70 H\_BOUNDARY\_H

| Bit | Mode | Function                                    |  |
|-----|------|---------------------------------------------|--|
| 7   |      | Reserved                                    |  |
| 6:4 | R/W  | Horizontal Boundary Start: High Byte [10:8] |  |
| 3:0 | R/W  | Horizontal Boundary End: High Byte [11:8]   |  |

### Address: 71 H\_BOUNDARY\_STA\_L

| I | Bit | Mode | Function                                  |
|---|-----|------|-------------------------------------------|
| 7 | 7:0 | R/W  | Horizontal Boundary Start: Low Byte [7:0] |

# Address: 72 H\_BOUNDARY\_END\_L

| Bit | Mode | Function                                |
|-----|------|-----------------------------------------|
| 7:0 | R/W  | Horizontal Boundary End: Low Byte [7:0] |

### Address: 73 V\_BOUNDARY\_H

| Bit | Mode | Function                                  |
|-----|------|-------------------------------------------|
| 7   | 1    | Reserved                                  |
| 6:4 | R/W  | Vertical Boundary Start: High Byte [10:8] |
| 3:0 | R/W  | Vertical Boundary End: High Byte [11:8]   |

Vertical boundary search should be limited by Vertical boundary start.

### Address: 74 V\_BOUNDARY\_STA\_L

| Bit | Mode | Function                                |
|-----|------|-----------------------------------------|
| 7:0 | R/W  | Vertical Boundary Start: Low Byte [7:0] |

### Address: 75 V\_BOUNDARY\_END\_L

| Bit | Mode | Function                              |
|-----|------|---------------------------------------|
| 7:0 | R/W  | Vertical Boundary End: Low Byte [7:0] |

### Address: 76 RED\_NOISE\_MARGIN (Red Noise Margin Register)

| Bit | Mode | Function                                |
|-----|------|-----------------------------------------|
| 7:2 | R/W  | Red pixel noise margin setting register |
| 1:0 |      | Reserved to 0                           |

### Address: 77 GRN\_NOISE\_MARGIN (Green Noise Margin Register)

| Bit | Mode | Function                                  |
|-----|------|-------------------------------------------|
| 7:2 | R/W  | Green pixel noise margin setting register |
| 1:0 |      | Reserved to 0                             |

Address: 78 BLU\_NOISE\_MARGIN (Blue Noise Margin Register)

Default: 00h



| Bit | Mode | Function                                 |  |
|-----|------|------------------------------------------|--|
| 7:2 | R/W  | Blue pixel noise margin setting register |  |
| 1:0 |      | Reserved to 0                            |  |

# Address: 79 DIFF\_THRESHOLD

| Bit | Mode | Function             |
|-----|------|----------------------|
| 7:0 | R/W  | Difference Threshold |

# Address: 7A AUTO\_ADJ\_CTRL0 Default: 00h

| Auui ess. | ,    | AUTO_ADS_CTRE0 Detaut. 001                                                      |
|-----------|------|---------------------------------------------------------------------------------|
| Bit       | Mode | Function                                                                        |
| 7         | R/W  | Field_Select_Enable: Auto-Function only active when Even or Odd field.          |
|           |      | 0: Disable (Default)                                                            |
|           |      | 1: Enable                                                                       |
| 6         | R/W  | Field_Select: Select Even or Odd field. Active when Field_Select_Enable.        |
|           |      | 0: Active when ODD signal is "0" (Default)                                      |
|           |      | 1: Active when ODD signal is "1"                                                |
| 5         | R/W  | Even or Odd pixel be measured                                                   |
|           |      | 0: Even                                                                         |
|           |      | 1: Odd                                                                          |
| 4         | R/W  | Measure only Even or Odd pixel enable                                           |
|           |      | 0: Disable (Default)                                                            |
|           |      | 1: Enable                                                                       |
| 3:2       | R/W  | Vertical boundary search:                                                       |
|           |      | 00: 1 pixel over threshold (Default)                                            |
|           |      | 01: 2 pixel over threshold                                                      |
|           |      | 10: 4 pixel over threshold                                                      |
|           |      | 11: 8 pixel over threshold                                                      |
| 1:0       | R/W  | Color Source Select for Detection:                                              |
|           |      | 00: B color (Default)                                                           |
|           |      | 01: G color                                                                     |
|           |      | 10: R color                                                                     |
|           |      | 11: ALL (when using "ALL" mode, the result SOD value will be right shift 1 bit) |
|           |      | Measure ALL R/G/B can be done in three frames                                   |

# Address: 7B HW\_AUTO\_PHASE\_CTRL0

| Bit | Mode | Function                                                                    |  |
|-----|------|-----------------------------------------------------------------------------|--|
| 7:3 | R/W  | Number of Auto-Phase Step (Valut+1)                                         |  |
|     |      | (How many times (steps reference CR7B[2:0]) jumps when using Hardware Auto) |  |
| 2:0 | R/W  | Hardware Auto Phase Step                                                    |  |



| 000: Step =1 (Default) |
|------------------------|
| 001 Step =2            |
| 010: Step =4           |
| 011: Step =8           |
| 1xx: Step =16          |

# Address: 7C HW\_AUTO\_PHASE\_CTRL1

| Defa | 11lf •  | 00h  |
|------|---------|------|
| Deta | LUII D. | WWII |

| Bit | Mode | Function                                               |
|-----|------|--------------------------------------------------------|
| 7   | R/W  | Hardware Auto Phase Select Trigger                     |
|     |      | 0: IVS                                                 |
|     |      | 1: Vertical Boundary End                               |
| 6   | R/W  | Low Pass Filter (121-LPF)                              |
|     |      | 0: Disable (Default)                                   |
|     |      | 1: Enable                                              |
| 5:0 | R/W  | Initial phase of Auto-Phase (0~63)                     |
|     |      | For High Freq: the phase sequence is 0,1,263 (Default) |
|     |      | For Low Freq: the phase sequence is 0,2,4,6,8,126      |

# Address: 7D AUTO\_ADJ\_CTRL1

### Default: 00h

| Bit | Mode | Function                                                                              |  |  |  |  |
|-----|------|---------------------------------------------------------------------------------------|--|--|--|--|
| 7   | R/W  | Measure Digital Enable Info when boundary search active                               |  |  |  |  |
|     |      | 0: Normal Boundary Search (Default)                                                   |  |  |  |  |
|     |      | 1: Digital Enable Info Boundary Search.(Digital mode)                                 |  |  |  |  |
| 6   | R/W  | Hardware / Software Auto Phase Switch                                                 |  |  |  |  |
|     |      | 0: Software (Default)                                                                 |  |  |  |  |
|     |      | 1: Hardware                                                                           |  |  |  |  |
| 5   | R/W  | Color Max or Min Measured Select:                                                     |  |  |  |  |
|     |      | 0: MIN color measured (Only when Balance-Mode, result must be complemented) (Default) |  |  |  |  |
|     |      | : MAX color measured                                                                  |  |  |  |  |
| 4   | R/W  | ccumulation or Compare Mode                                                           |  |  |  |  |
|     |      | : Compare Mode (Default)                                                              |  |  |  |  |
|     |      | : Accumulation Mode                                                                   |  |  |  |  |
| 3   | R/W  | Mode Selection For SOD                                                                |  |  |  |  |
| ,   |      | 0: SOD Edge Mode ( Original TYPE II MODE I) (Default)                                 |  |  |  |  |
|     |      | 1: SOD Edge + Pulse Mode                                                              |  |  |  |  |
| 2   | -    | Reserved to 0                                                                         |  |  |  |  |
| 1   | R/W  | Function (Phase/Balance) Selection                                                    |  |  |  |  |
|     |      | 0: Auto-Balance (Default)                                                             |  |  |  |  |



|   |     | 1: Auto-Phase                          |
|---|-----|----------------------------------------|
| 0 | R/W | Start Auto-Function Tracking Function: |
|   |     | 0: stop or finished (Default)          |
|   |     | 1: start                               |

| Control Table/ Function | Sub-Function | CR7D.6 | CR7D.5 | CR7D.4 | CR7D.3 | CR7D.1 | CR7C |
|-------------------------|--------------|--------|--------|--------|--------|--------|------|
| Auto-Balance            | Max pixel    | X      | 1      | 0      | 0      | 0      | X    |
|                         | Min pixel    | X      | 0      | 0      | 0      | 0      | X    |
| Auto-Phase Type         | Mode1        | 1      | 1      | 1      | 0      | 1      | Th   |
|                         | Mode2        | 1      | 1      | 1      | 1      | 1      | Th   |
| Accumulation            | All pixel    | 1      | 1      | 1      | 0      | 0      | 0    |

Table 1 Auto-Tracking Control Table

### Address: 7E VER\_START\_END\_H (Active region vertical start Register)

| Bit | Mode | Function                                                   |
|-----|------|------------------------------------------------------------|
| 7:4 | R    | Active region vertical START measurement result: bit[11:8] |
| 3:0 | R    | Active region vertical END measurement result: bit[11:8]   |

### Address: 7F VER\_START\_L (Active region vertical start Register)

| Bit | Mode | Function                                                  |
|-----|------|-----------------------------------------------------------|
| 7:0 | R    | Active region vertical start measurement result: bit[7:0] |

### Address: 80 VER\_END\_L (Active region vertical end Register)

| Bit | Mode | Function                                                |
|-----|------|---------------------------------------------------------|
| 7:0 | R    | Active region vertical end measurement result: bit[7:0] |

# Address: 81 H\_START\_END\_H (Active region horizontal start Register)

| Bit | Mode | Function                                                     |  |
|-----|------|--------------------------------------------------------------|--|
| 7:4 | R    | ctive region horizontal START measurement result: bit [11:8] |  |
| 3:0 | R    | Active region horizontal END measurement result: bit[11:8]   |  |

### Address: 82 H\_START\_L (Active region horizontal start Register)

| Bit Mode |   | Function                                                    |
|----------|---|-------------------------------------------------------------|
| 7:0      | R | Active region horizontal start measurement result: bit[7:0] |

### Address: 83 H\_END\_L (Active region horizontal end Register)

| Bit | Mode | Function                                                  |
|-----|------|-----------------------------------------------------------|
| 7:0 | R    | Active region horizontal end measurement result: bit[7:0] |

## Address: 84 AUTO\_PHASE\_3 (Auto phase result byte3 register)

| Bit | Mode | Function |
|-----|------|----------|
|-----|------|----------|



| 7:0      | R                                                           | Auto phase measurement result: bit[31:24]                          |  |  |  |  |
|----------|-------------------------------------------------------------|--------------------------------------------------------------------|--|--|--|--|
| Address: | Address: 85 AUTO_PHASE_2 (Auto phase result byte2 register) |                                                                    |  |  |  |  |
| Bit      | Mode                                                        | Function                                                           |  |  |  |  |
| 7:0      | R                                                           | Auto phase measurement result: bit[23:16]                          |  |  |  |  |
| Address: | Address: 86 AUTO_PHASE_1 (Auto phase result byte1 register) |                                                                    |  |  |  |  |
| Bit      | Mode                                                        | Function                                                           |  |  |  |  |
| 7:0      | R                                                           | Auto phase measurement result: bit[15:8]                           |  |  |  |  |
| Address: | Address: 87 AUTO_PHASE_0 (Auto phase result byte0 register) |                                                                    |  |  |  |  |
| Bit      | Mode                                                        | Function                                                           |  |  |  |  |
| 7:0      | R                                                           | Auto phase measurement result: bit[7:0]                            |  |  |  |  |
|          |                                                             | The measured value of R or G or B color max or min. (Auto-Balance) |  |  |  |  |

Address: 88 Reserved to 0

# **Video (Color Space Conversion)**

Address: 89 YUV2RGB\_CTRL (YUV to RGB Control Register) Default: 00h

|     |      | Detail: 001                                                                                                                                                            |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Mode | Function                                                                                                                                                               |
| 7:5 | R/W  | YUV Coefficient Write Enable:  000: h12 high byte  001: h12 low byte  010: h22 high byte  100: h23 high byte  101: h23 low byte  110: h33 high byte  111: h33 low byte |
| 4   |      | Reserved to 0                                                                                                                                                          |
| 3   | R/W  | Enable YUV/RGB coefficient Access:                                                                                                                                     |
|     | K    | 0: Disable 1: Enable                                                                                                                                                   |
|     |      | If this bit is set, the address of the data port will reset to original, and continuously writes 6 bytes                                                               |
| 2   | R/W  | Cb Cr Clamp                                                                                                                                                            |
|     |      | 0: Bypass                                                                                                                                                              |
|     |      | 1: Cb-128, Cr-128                                                                                                                                                      |
| 1   | R/W  | Y Gain/Offset:                                                                                                                                                         |
|     |      | 0: Bypass                                                                                                                                                              |
|     |      | 1: (Y-16)*1.164                                                                                                                                                        |



| 0 | R/W | Enable YUV to RGB Conversion:              |
|---|-----|--------------------------------------------|
|   |     | 0: Disable YUV-to-RGB conversion (Default) |
|   |     | 1: Enable YUV-to-RGB conversion            |

### Address: 8A YUV\_RGB\_COEF\_DATA

|   | Bit | Mode         | Function       |
|---|-----|--------------|----------------|
| , | 7:0 | $\mathbf{W}$ | COEF_DATA[7:0] |

| YUV/RGB matrix | $\lceil R \rceil$   |   | 1.164( <i>or</i> 1) | <i>h</i> 12 | 0     | [Y-16(orY)]                            |
|----------------|---------------------|---|---------------------|-------------|-------|----------------------------------------|
| YUV/RGB matrix | G                   | = | 1.164( <i>or</i> 1) | -h22        | -h23  | Cr -128                                |
|                | $\lfloor B \rfloor$ |   | 1.164( <i>or</i> 1) | 0           | h33 ] | $\begin{bmatrix} Cb-128 \end{bmatrix}$ |

- l h12: 11 bits, 1 bit integer and 10-bit fractional bits (Default: 5\_80h)
- h22: 10 bits, all fractional bits (Default: 1\_40h)
- h23: 9 bits, the MSB mean 0.25 (Default: 0\_A0h)
- h33: 12 bits, 2 bit integer and 10-bit fractional bits (Default: 7\_00h)
- To fill 'h' coefficients expressed by 2's complement without signed bit.
- l h22 and h23 can't be 000h



# **Embedded Timing Controller**

| Address: 8B | TCON ADDR PORT | Default: 00h |
|-------------|----------------|--------------|
|             |                |              |

| Bit | Mode | Function                              |  |
|-----|------|---------------------------------------|--|
| 7:0 | R/W  | Address port for embedded TCON access |  |

| Address: 8C | TCON_DATA _PORT | Default: 00h |
|-------------|-----------------|--------------|
|-------------|-----------------|--------------|

| Bit | Mode | Function                           |       |
|-----|------|------------------------------------|-------|
| 7:0 | R/W  | Data port for embedded TCON access | * ( ) |

### Address: 8C-00 TC\_CTRL1 (Timing Controller control register1)

Default: 08h

| Bit | Mode | Function                                                                    |  |
|-----|------|-----------------------------------------------------------------------------|--|
| 7   | R/W  | Enable Timing Controller Function (Global)                                  |  |
|     |      | 0: Disable (Default)                                                        |  |
|     |      | 1: Enable                                                                   |  |
|     |      | Reset all TCON pins after Enable TCON function is set and ties low.         |  |
| 6   | R/W  | TCON [n] Toggle Function Reset                                              |  |
|     |      | 0: Not reset (Default)                                                      |  |
|     |      | 1: reset by DVS                                                             |  |
| 5   | R/W  | Inactive Period Data Controlled by internal TCON [13]                       |  |
|     |      | 0: DEN (Default)                                                            |  |
|     |      | 1: TCON [13]                                                                |  |
| 4   | R/W  | TCON_HS compensation                                                        |  |
|     |      | 0: Real TCON_HS = TCON_HS-4, Real TCON_HS = TCON_HS-4                       |  |
|     |      | 1: Real TCON_HS = TCON_HS-27, Real TCON_HS = TCON_HS-27                     |  |
|     |      | If setting TCON_HS > DH_Total, then setting TCON_HS must subtract DH_Total. |  |
| 3   | R/W  | Reserved to 0                                                               |  |
| 2   | R/W  | 6/8 bit RSDS                                                                |  |
|     |      | 0: 6-bit RSDS panel                                                         |  |
|     |      | 1: 8-bit RSDS panel                                                         |  |
| 1:0 | R/W  | Display Port Configuration:                                                 |  |
|     |      | 00: TTL                                                                     |  |
|     |      | 01: HZ (pin 61~82, 85~106)                                                  |  |
|     | •    | 10: LVDS                                                                    |  |
|     |      | 11: RSDS                                                                    |  |

# Address: 8C-01 LVDS Location Pin Driving Control

| Bit | Mode | Function                                                                            |
|-----|------|-------------------------------------------------------------------------------------|
| 7   | R/W  | 2 line Sum of Difference Threshold 1 Value: bit [8], ie:TH1 (also refer to CR8C-03) |



| 6   | R/W | 2 line Sum of Difference Threshold 2 Value: bit [8], ie:TH2 (also refer to CR8C-04)      |
|-----|-----|------------------------------------------------------------------------------------------|
| 5   | R/W | Reserved to 0                                                                            |
| 4   | R/W | Pin 41/42/43/44/45/48/49/50/51/110/113/114/115/118/119/120/121/122 drive current setting |
|     |     | 0: 4mA                                                                                   |
|     |     | 1: 6mA                                                                                   |
| 3:2 | R/W | Display Port Driving Current Control (RSDS / LVDS)                                       |
|     |     | Pin 52~57, 61~70, 73~82, 85~94, 97~106, 111~112                                          |
|     |     | 00: 2.5mA                                                                                |
|     |     | 01: 3mA                                                                                  |
|     |     | 10: 3.5mA                                                                                |
|     |     | 11: 4mA                                                                                  |
| 1   | R/W | Display Port Driving Current Control (TTL)                                               |
|     |     | Pin 52~57, 61~70, 73~82, 85~94, 97~106, 111~112                                          |
|     |     | 0: 4mA                                                                                   |
|     |     | 1: 6mA                                                                                   |
| 0   | R/W | Reserved to 0                                                                            |

| Address | : 8C-02 | RSDS Misc Default: 00h                                  |
|---------|---------|---------------------------------------------------------|
| Bit     | Mode    | Function                                                |
| 7       | R/W     | RSDS data latch Inverted                                |
|         |         | 0: Non-Inverted                                         |
|         |         | 1: Inverted                                             |
| 6:4     | R/W     | RSDS data latch Delay                                   |
|         |         | 000: 0ns delay                                          |
|         |         | 001: 0.5ns delay                                        |
|         |         | 010: 1ns delay                                          |
|         |         | 011: 1.5ns delay                                        |
|         |         | 100: 2ns delay                                          |
|         |         | 101: 2.5ns delay                                        |
|         | X       | 110: 3ns delay                                          |
|         |         | 111: 3.5ns delay                                        |
| 3       | R/W     | Reserved to 0                                           |
| 2       | R/W     | RSDS Green / Clock Pair Swap (Also refer to CR29[6:4])  |
|         |         | 0: No Swap (Default)                                    |
|         |         | 1: Swap                                                 |
| 1       | R/W     | RSDS High/Low Bit Swap (data) (Also refer to CR29[6:4]) |
|         |         | 0: Swap (Default)                                       |

Default: 00h

Default: 00h

Default: 00h



|   |     | 1: No Swap                                                      |
|---|-----|-----------------------------------------------------------------|
| 0 | R/W | RSDS Differential pair PN swap (data) (Also refer to CR29[6:4]) |
|   |     | 0: No Swap (Default)                                            |
|   |     | 1: Swap                                                         |

### AU 17" RSDS panel pin order:

B0B1B2G0G1G2CLKR0R1R2

### **QDI 17" RSDS panel pin order:**

B2B1B0G2G1G0CLKR2R1R0

### CMO 17" RSDS panel pin order:

### B2B1B0CLKG2G1G0R2R1R0

- <u>Total swap function:</u>
  - Ø Even/Odd swap
  - Ø Red/Blue swap
  - **Ø** 8 bit MSB/LSB swap
  - **Ø** 6 bit MSB/LSB swap
  - Ø RSDS High/Low bit swap
  - Ø RSDS P/N swap
  - Ø RSDS Green/Clk swap
- 6 bit MSB/LSB swap è G1 G2 G3 CK à G3 G2 G1 CK
- Green/Clk swap è G1 G2 G3 CK à CK G1 G2 G3
- 6 bit MSB/LSB swap first, then Green/Clk swap è G1 G2 G3 CK à G3 G2 G1 CK à CK G3 G2 G1
- 8 bit MSB/LSB swap è G0 G1 G2 G3 CK à G3 G2 G1 G0 CK
- I Green/Clk swap **è** G0 G1 G2 G3 CK **à** CK G0 G1 G2 G3
- 8 bit MSB/LSB swap first, then Green/Clk swap **e** G0 G1 G2 G3 CK **a** G3 G2 G1 G0 CK **a** CK G3 G2 G1 G0

### Address: 8C-03 Pixel Threshold High Value for Smart Polarity (TH1)

| Bit | Mode | Function                                                                                 |
|-----|------|------------------------------------------------------------------------------------------|
| 7:0 | R/W  | 2 line Sum of Difference Threshold 1 Value: bit [7:0], ie:TH1 (also refer to CR8C-01[7]) |

### Address: 8C-04 Pixel Threshold Low Value for Smart Polarity (TH2)

| Bit | Mode |                        | Function                                                           |
|-----|------|------------------------|--------------------------------------------------------------------|
| 7:0 | R/W  | 2 line Sum of Differen | ce Threshold 2 Value: bit [7:0], ie:TH2 (also refer to CR8C-01[6]) |

### Address: 8C-05 Line Threshold Value for Smart Polarity

| Bit | Mode | Function                                     |  |
|-----|------|----------------------------------------------|--|
| 7   | R/W  | Measure Dot Pattern over Threshold           |  |
|     |      | 1: Run.                                      |  |
|     |      | Auto: always measure (Reference to CR05[5])  |  |
|     |      | Manual: start to measure, clear after finish |  |
|     |      | 0: Stop                                      |  |
| 6   | R    | Dot Pattern Sum of Difference Measure Result |  |
|     |      | 1: Over threshold                            |  |
|     |      | 0: Under threshold                           |  |
| 5   | R/W  | Anti-Flicker Auto-Measure Control            |  |



|     |     | 1: Auto                                         |
|-----|-----|-------------------------------------------------|
|     |     | 0: Manual                                       |
| 4:0 | R/W | Over Difference Line Threshold Value: bit [4:0] |

# **RSDS Display Data Bus Control**

| Address | : 8C-06 | RSDS Display Data Bus Interleaving Line Buffer Length High Byte Default: 00h |  |  |  |
|---------|---------|------------------------------------------------------------------------------|--|--|--|
| Bit     | Mode    | Function                                                                     |  |  |  |
| 7       | R/W     | RSDS Type III Line Buffer BIST Enable                                        |  |  |  |
|         |         | 0: Disable                                                                   |  |  |  |
|         |         | 1: Enable                                                                    |  |  |  |
| 6:5     | R/W     | Buffer SRAM Selection                                                        |  |  |  |
|         |         | 00: Front Even-SRAM                                                          |  |  |  |
|         |         | 01: Front Odd-SRAM                                                           |  |  |  |
|         |         | 10: Back Even-SRAM                                                           |  |  |  |
|         |         | 11: Back Odd-SRAM                                                            |  |  |  |
| 4       | R/W     | BIST Test is running                                                         |  |  |  |
|         |         | : Stop                                                                       |  |  |  |
|         |         | 1: Start                                                                     |  |  |  |
| 3       | R/W     | BIST Test result                                                             |  |  |  |
|         |         | 0: Fail                                                                      |  |  |  |
|         |         | 1: Ok                                                                        |  |  |  |
| 2       | R/W     | Display Data Bus Interleaving Enable                                         |  |  |  |
|         |         | 0: Disable (Default)                                                         |  |  |  |
|         |         | 1: Enable                                                                    |  |  |  |
| 1:0     | R/W     | Interleaving Line Buffer Line Buffer: High Byte [9:8]                        |  |  |  |
| Address |         | RSDS Display Data Bus Interleaving Line Buffer Length Low Byte Default: 00h  |  |  |  |
| Bit     | Mode    | Function                                                                     |  |  |  |
| 7:0     | R/W     | Interleaving Line Buffer Line Buffer: Low Byte [7:0]                         |  |  |  |

# **TCON Horizontal/Vertical Timing Setting**

Address: 8C-08 TCON [0]\_VS\_LSB (TCON [0] Vertical Start LSB Register)

| Bit | Mode | Function                                                  |
|-----|------|-----------------------------------------------------------|
| 7:0 | W    | Line number [7:0] at which TCON control generation begins |

Address: 8C-09 TCON [0]\_VS\_MSB (TCON [0] Vertical Start/End MSB Register)

| Bit | Mode | Function                                                 |  |
|-----|------|----------------------------------------------------------|--|
| 7:4 | W    | Line number [11:8] at which TCON control generation ends |  |

Default. Oak



| 3:0 | W | Line number [11:8] at which TCON control generation begins |
|-----|---|------------------------------------------------------------|
|-----|---|------------------------------------------------------------|

### Address: 8C-0A TCON [0]\_VE\_LSB (TCON [0] Vertical End LSB Register)

| Bit | Mode | Function                                                |
|-----|------|---------------------------------------------------------|
| 7:0 | W    | Line number [7:0] at which TCON control generation ends |

### Address: 8C-0B TCON [0]\_HS\_LSB (TCON [0] Horizontal Start LSB Register)

| Bit | Mode | Function                                    |  |
|-----|------|---------------------------------------------|--|
| 7:0 | W    | Pixel count [7:0] at which TCON goes active |  |

# Address: 8C-0C TCON [0]\_HS\_MSB (TCON [0] Horizontal Start/End MSB Register)

| Bit | Mode | Function                                       |  |
|-----|------|------------------------------------------------|--|
| 7:4 | W    | Pixel count [11:8] at which TCON goes inactive |  |
| 3:0 | W    | Pixel count [11:8] at which TCON goes active   |  |

To be triggered on rising edge of the DCLK

### Address: 8C-0D TCON [0]\_HE\_LSB (TCON [0] Horizontal End LSB Register)

| Bit | Mode | Function                                      |  |
|-----|------|-----------------------------------------------|--|
| 7:0 | W    | Pixel count [7:0] at which TCON goes inactive |  |

If the register number is large than display format, the horizontal component is always on.

Real TCON\_HS = TCON\_HS-4, Real TCON\_HS = TCON\_HS-4

## Address: 8C-0E TCON [0]\_CTRL (TCON [0] Control Register)

| Address | : 9C-0E | TCON [0]_CTRL (TCON [0] Control Register)  Default: 00h                                       |  |  |  |
|---------|---------|-----------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Mode    | Function                                                                                      |  |  |  |
| 7       | R/W     | TCON [n] Enable (Local)                                                                       |  |  |  |
|         |         | 0: Disable (TCON [n] output clamp to '0') (Default)                                           |  |  |  |
|         |         | 1: Enable                                                                                     |  |  |  |
| 6       | R/W     | Polarity Control                                                                              |  |  |  |
|         |         | 0: Normal output (Default)                                                                    |  |  |  |
|         |         | 1: Inverted output                                                                            |  |  |  |
| 5:4     |         | Reserved to 0                                                                                 |  |  |  |
| 3       | R/W     | Toggle Circuit Enable/Disable                                                                 |  |  |  |
|         |         | 0: Normal TCON output (Default)                                                               |  |  |  |
|         |         | 1: Toggle Circuit enable                                                                      |  |  |  |
| X       |         | When using toggle circuit enable mode, the TCON[n] will be 1 clock earlier than TCON[n-1] and |  |  |  |
|         |         | then toggling together, finally output will be 1 clock delay comparing to toggling result.    |  |  |  |
| 2:0     | R/W     | TCON [13:10] & TCON [7:4] (TCON Combination Select)                                           |  |  |  |
|         |         | TCON [13] has inactive data controller function.                                              |  |  |  |
|         |         | TCON [13]~[10] has dot masking function                                                       |  |  |  |
|         |         | TCON [7] has flicking reduce function.                                                        |  |  |  |
|         |         | 000: Normal TCON output (Default)                                                             |  |  |  |



001: Select TCON [n] "AND" with TCON [n-1]

010: Select TCON [n] "OR" with TCON [n-1]

011: Select TCON [n] "XOR" with TCON [n-1]

100: Select TCON [n-1] rising edge as toggle trigger signal (when toggle enable)

101: Select TCON [n-1] rising edge as toggle trigger signal, then "AND" (when toggle enable)

110: Select TCON [n-1] rising edge as toggle trigger signal, then "OR" (when toggle enable)

111: Select TCON [n] and TCON [n-1] on alternating frames.

### TCON [9:8] (TCON Combination Select)

000: Normal TCON output

001: Select TCON [n] "AND" with TCON [n-1]

010: Select TCON [n] "OR" with TCON [n-1]

011: Select TCON [n] "XOR" with TCON [n-1]

100: Select TCON [n-1] rising edge as toggle trigger signal (when toggle enable)

101: Select TCON [n-1] rising edge as toggle trigger signal, then "AND" (when toggle enable)

110: Select TCON [n-1] rising edge as toggle trigger signal, then "OR" (when toggle enable)

111: Select TCON [n] and TCON [n-1] reference ODD signal as alternating frames.

### TCON [3] (TCON Combination Select)

000: Normal TCON output

001: Select TCON [3] "AND" with TCON [2]

010: Select TCON [3] "OR" with TCON [2]

011: Select TCON [3] "XOR" with TCON [2]

100: Select TCON [2] rising edge as toggle trigger signal (when toggle enable)

101: Select TCON [2] rising edge as toggle trigger signal, then "AND" (when toggle enable)

110: Select TCON [2] rising edge as toggle trigger signal, then "OR" (when toggle enable)

111: Select reset(ODD=0) or set(ODD=1) TCON [3] by DVS, when toggle function enable

### TCON [2] (Clock Toggle Function)//toggle function is inactive

00x: Normal TCON output

010: Select DCLK/2 when TCON [2] is "0"

011: Select DCLK/2 when TCON [2] is "1"

100: Select DCLK/4 when TCON [2] is "0"

101: Select DCLK/4 when TCON [2] is "1"

110: Select DCLK/8 when TCON [2] is "0"

111: Select DCLK/8 when TCON [2] is "1"



| TCON [1]                                                                    |
|-----------------------------------------------------------------------------|
| xx0: Normal TCON output                                                     |
| xx1: Reverse-Control Signal output                                          |
| TCON [0]                                                                    |
| 00x: Normal TCON output                                                     |
| 010: EVEN "REV" 18/24-bit function ("REV0" on TCON [0])                     |
| ODD "REV" 18/24-bit function ("REV1" on TCON [1])                           |
| 011: ALL "REV" 36/48-bit function ("REV" on TCON [0], can also on TCON [1]) |
| 100: EVEN data Output Inversion Controlled by TCON [0] is "0"               |
| ODD data Output Inversion Controlled by TCON [1] is "0"                     |
| 101: EVEN data Output Inversion Controlled by TCON [0] is "1"               |
| ODD data Output Inversion Controlled by TCON [1] is "1"                     |

# **Dot masking**

| Address | Address: 8C-5F/67/6F/77 TC_DOT_MASKING_CTRL Default: 00h |                          |  |  |
|---------|----------------------------------------------------------|--------------------------|--|--|
| Bit     | Mode                                                     | Function                 |  |  |
| 7:3     | R/W                                                      | Reserved to 0            |  |  |
| 2       | R/W                                                      | Red Dot Masking Enable   |  |  |
|         |                                                          | 0: Disable (Default)     |  |  |
|         |                                                          | 1: Enable                |  |  |
| 1       | R/W                                                      | Green Dot Masking Enable |  |  |
|         |                                                          | 0: Disable (Default)     |  |  |
|         |                                                          | 1: Enable                |  |  |
| 0       | R/W                                                      | Blue Dot Masking Enable  |  |  |
|         |                                                          | 0: Disable (Default)     |  |  |
|         |                                                          | 1: Enable                |  |  |

When applying dot masking, the timing setting for TCON will be

Real TCON\_Mask\_STA = TCON\_STA+2

Real TCON\_Mask\_END = TCON\_END +2

# TCON [0] ~ TCON [13] Control Registers Address Map

| Address  | Data(# bits)         | Default |
|----------|----------------------|---------|
| 0A,09,08 | TCON [0]_VS_REG (11) |         |
| 0D,0C,0B | TCON [0]_HS_REG (11) |         |
| 0E       | TCON [0]_CTRL_REG    | 00      |



| 0F       | Reserved             |    |
|----------|----------------------|----|
|          |                      |    |
| 12,11,10 | TCON [1]_VS_REG (11) |    |
| 15,14,13 | TCON [1]_HS_REG (11) |    |
| 16       | TCON [1]_CTRL_REG    | 00 |
| 17       | Reserved             |    |
| 1A,19,18 | TCON [2]_VS_REG (11) |    |
| 1D,1C,1B | TCON [2]_HS_REG (11) |    |
| 1E       | TCON [2]_CTRL_REG    | 00 |
| 1F       | Reserved             |    |
|          |                      |    |
| 22,21,20 | TCON [3]_VS_REG (11) |    |
| 25,24,23 | TCON [3]_HS_REG (11) |    |
| 26       | TCON [3]_CTRL_REG    | 00 |
| 27       | Reserved             |    |
|          |                      |    |
| 2A,29,28 | TCON [4]_VS_REG (11) |    |
| 2D,2C,2B | TCON [4]_HS_REG (11) |    |
| 2E       | TCON [4]_CTRL_REG    | 00 |
| 2F       | Reserved             |    |
|          |                      |    |
| 32,31,30 | TCON [5]_VS_REG (11) |    |
| 35,34,33 | TCON [5]_HS_REG (11) |    |
| 36       | TCON [5]_CTRL_REG    | 00 |
| 37       | Reserved             |    |
| 0.9      |                      |    |
| 3A,39,38 | TCON [6]_VS_REG (11) |    |
| 3D,3C,3B | TCON [6]_HS_REG (11) |    |
| 3E       | TCON [6]_CTRL_REG    | 00 |
| 3F       | Reserved             |    |
|          |                      |    |
| 42,41,40 | TCON [7]_VS_REG (11) |    |
| 45,44,43 | TCON [7]_HS_REG (11) |    |
| 46       | TCON [7]_CTRL_REG    | 00 |



| 47       | Reserved              |    |
|----------|-----------------------|----|
|          |                       |    |
| 4A,49,48 | TCON [8]_VS_REG (11)  |    |
| 4D,4C,4B | TCON [8]_HS_REG (11)  |    |
| 4E       | TCON [8]_CTRL_REG     | 00 |
| 4F       | Reserved              |    |
| 52,51,50 | TCON [9]_VS_REG (11)  |    |
| 55,54,53 | TCON [9]_HS_REG (11)  |    |
| 56       | TCON [9]_CTRL_REG     | 00 |
| 57       | Reserved              |    |
|          |                       |    |
| 5A,59,58 | TCON [10]_VS_REG (11) |    |
| 5D,5C,5B | TCON [10]_HS_REG (11) |    |
| 5E       | TCON [10]_CTRL_REG    | 00 |
| 5F       | TCON [10]_CTRL_REG    |    |
|          |                       |    |
| 62,61,60 | TCON [11]_VS_REG (11) |    |
| 65,64,63 | TCON [11]_H8_REG (11) |    |
| 66       | TCON [11]_CTRL_REG    | 00 |
| 67       | TCON [11]_CTRL_REG    | 00 |
|          |                       |    |
| 6A,69,68 | TCON [12]_VS_REG (11) |    |
| 6D,6C,6B | TCON [12]_HS_REG (11) |    |
| 6E       | TCON [12]_CTRL_REG    | 00 |
| 6F       | TCON [12]_CTRL_REG    | 00 |
| 0.0      |                       |    |
| 72,71,70 | TCON [13]_VS_REG (11) |    |
| 75,74,73 | TCON [13]_HS_REG (11) |    |
| 76       | TCON [13]_CTRL_REG    | 00 |
| 77       | TCON [13]_CTRL_REG    | 00 |

# **Control For LVDS**

Address: 8C-78 LVDS\_CTRL0 Default: 00h

| Bit | Mode | Function      |
|-----|------|---------------|
| 7:6 |      | Reserved to 0 |

Default: 03h

Default: 1Ch



| 5   | R/W | Power up LVDS even-port                         |
|-----|-----|-------------------------------------------------|
|     |     | 0: Power down (Default)                         |
|     |     | 1: Normal                                       |
| 4   | R/W | Power up LVDS odd-port                          |
|     |     | 0: Power down (Default)                         |
|     |     | 1: Normal                                       |
| 3:2 | R/W | Watch Dog Model                                 |
|     |     | 00: Enable Watch Dog(Default)                   |
|     |     | 01: Keep PLL VCO = 1V                           |
|     |     | 1x: Disable Watch Dog                           |
| 1   |     | Reversed                                        |
| 0   | R   | Watch Dog Control Flag                          |
|     |     | 0: Watch dog not active (Default)               |
|     |     | 1: Watch dog active, Reset PLL and set VCO = 1V |

| Address | : 8C-79 | LVDS_CTRL1 Default: 14h                                                                                                                                              | h |
|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Bit     | Mode    | Function                                                                                                                                                             |   |
| 7:6     | R/W     | Reserved to 0                                                                                                                                                        |   |
| 5:3     | R/W     | STSTL [2:0]: select test attribute  000: WD  001: VCOM  010: IB40u (default)  011: IBVOCM  100: PLLTST-fbak  101: PLLTST-fin  110: LVTST-CKDIN  111: LVTST-LVDSIN[6] |   |
| 2:0     | R/W     | RSDS / LVDS Output Common Mode (Default: 100)                                                                                                                        |   |

Address: 8C-7A LVDS\_CTRL2

| Bit | Mode | Function                    |
|-----|------|-----------------------------|
| 7:6 | 1    | Reserved to 0               |
| 5:4 | -    | Reserved                    |
| 3   | R/W  | PLL lock edge               |
|     |      | 0: positive                 |
|     |      | 1: negative                 |
| 2:0 | R/W  | Bias Generator Adjust (011) |

Address: 8C-7B LVDS\_CTRL3

| I | Bit | Mode | Function |
|---|-----|------|----------|
|   | Dit | Mode | Tunction |



| 7   | R/W | Reserved to 0                                                                    |
|-----|-----|----------------------------------------------------------------------------------|
| 6   | R/W | LVDS mirror (Pin 73~82, 85~94)                                                   |
|     |     | 0: Normal (TXE3+, TXE3-, TXEC+, TXEC-, TXE2+, TXE2-, TXE1+, TXE1-, TXE0+, TXE0-, |
|     |     | TXO3+, TXO3-, TXOC+, TXOC-, TXO2+, TXO2-, TXO1+, TXO1-, TXO0+, TXO0-)            |
|     |     | 1: Mirror (TXO0+, TXO0-, TXO1+, TXO1-, TXO2+, TXO2-, TXOC+, TXOC-, TXO3+, TXO3-, |
|     |     | TXE0+, TXE0-, TXE1+, TXE1-, TXE2+, TXE2-, TXEC+, TXEC-, TXE3+, TXE3-)            |
| 5:3 | R/W | SIL [2:0]: PLL charge pump current (I=5uA+5uA*code) (Default: 011)               |
| 2:1 | R/W | SRL [1:0]: PLL resistor (R=6K+2K*code) (Default: 10)                             |
| 0   | R/W | BMTS: Bit-Mapping Table Select                                                   |
|     |     | 0: Table 1 (Default)                                                             |
|     |     | 1: Table 2                                                                       |

TCLK+

| LVDS | Bit 1 | Bit 0 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Bit 6 | Bit 5                                 |
|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------------------------------|
| TXE0 | ER1   | ER0   | EG0   | ER5   | ER4   | ER3   | ER2   | ER1   | ER0   | EG0   | ER5                                   |
| TXE1 | EG2   | EG1   | EB1   | EB0   | EG5   | EG4   | EG3   | EG2   | EG1   | EB1   | EB0                                   |
| TXE2 | EB3   | EB2   | DEN   | VS    | HS    | EB5   | EB4   | EB3   | EB2   | DEN*6 | VS*5                                  |
| TXE3 | ER7   | ER6   | RSV   | EB7   | EB6   | EG7   | EG6   | ER7   | ER6   | RSV*7 | EB7                                   |
| TXO0 | OR1   | OR0   | OG0   | OR5   | OR4   | OR3   | OR2   | OR1   | OR0   | OG0   | OR5                                   |
| TXO1 | OG2   | OG1   | OB1   | OB0   | OG5   | OG4   | OG3   | OG2   | OG1   | OB1   | OB0                                   |
| TXO2 | OB3   | OB2   | DEN   | VS    | HS    | OB5   | OB4   | OB3   | OB2   | DEN*2 | VS*1                                  |
| TXO3 | OR7   | OR6   | RSV   | OB7   | OB6   | OG7   | OG6   | OR7   | OR6   | RSV*3 | OB7                                   |
|      |       |       |       |       |       |       |       | •     |       | •     | · · · · · · · · · · · · · · · · · · · |

TABLE 1 Bit-Mapping 6bit(5~0)+2bit(7~6)

TCLK+

| LVDS | Bit 1 | Bit 0 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Bit 6 | Bit 5 |
|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| TXE0 | ER3   | ER2   | EG2   | ER7   | ER6   | ER5   | ER4   | ER3   | ER2   | EG2   | ER7   |
| TXE1 | EG4   | EG3   | EB3   | EB2   | EG7   | EG6   | EG5   | EG4   | EG3   | EB3   | EB2   |
| TXE2 | EB5   | EB4   | DEN   | VS    | HS    | EB7   | EB6   | EB5   | EB4   | DEN*6 | VS*5  |
| TXE3 | ER1   | ER0   | RSV   | EB1   | EB0   | EG1   | EG0   | ER1   | ER0   | RSV*7 | EB1   |
| TXO0 | OR3   | OR2   | OG2   | OR7   | OR6   | OR5   | OR4   | OR3   | OR2   | OG2   | OR7   |
| TXO1 | OG4   | OG3   | OB3   | OB2   | OG7   | OG6   | OG5   | OG4   | OG3   | OB3   | OB2   |
| TXO2 | OB5   | OB4   | DEN   | VS    | HS    | OB7   | OB6   | OB5   | OB4   | DEN*2 | VS*1  |
| TXO3 | OR1   | OR0   | RSV   | OB1   | OB0   | OG1   | OG0   | OR1   | OR0   | RSV*3 | OB1   |

TABLE 2 Bit-Mapping 6bit(7~2)+2bit(1~0)

Address: 8C-7C LVDS\_CTRL4 Default: 80h

| Bit | Mode | Function                               |  |  |  |  |  |  |
|-----|------|----------------------------------------|--|--|--|--|--|--|
| 7:6 | R/W  | E_RSV: even port reserve signal select |  |  |  |  |  |  |
|     |      | 11: Always '1'                         |  |  |  |  |  |  |
|     |      | 10: Always '0'                         |  |  |  |  |  |  |
|     |      | 01: TCON [11]                          |  |  |  |  |  |  |
|     |      | 00: PWM_0                              |  |  |  |  |  |  |



| 5:4 | R/W | E_DEN: even port data enable signal select |
|-----|-----|--------------------------------------------|
|     |     | 11: Always '1'                             |
|     |     | 10: Always '0'                             |
|     |     | 01: TCON [9]                               |
|     |     | 00: DENA                                   |
| 3:2 | R/W | E_VS: even port VS signal select           |
|     |     | 11: Always '1'                             |
|     |     | 10: Always '0'                             |
|     |     | 01: TCON [7]                               |
|     |     | 00: DVS                                    |
| 1:0 | R/W | E_HS: even port HS signal select           |
|     |     | 11: Always '1'                             |
|     |     | 10: Always '0'                             |
|     |     | 01: TCON [5]                               |
|     |     | 00: DHS                                    |

| Address | Address: 8C-7D LVDS_CTRL5 Default: 80h |                                           |  |
|---------|----------------------------------------|-------------------------------------------|--|
| Bit     | Mode                                   | Function                                  |  |
| 7:6     | R/W                                    | O_RSV: odd port reserve signal select     |  |
|         |                                        | 11: Always '1'                            |  |
|         |                                        | 10: Always '0'                            |  |
|         |                                        | 01: TCON [13]                             |  |
|         |                                        | 00: PWM_1                                 |  |
| 5:4     | R/W                                    | O_DEN: odd port data enable signal select |  |
|         |                                        | 11: Always '1'                            |  |
|         |                                        | 10: Always '0'                            |  |
|         |                                        | 01: TCON [9]                              |  |
|         |                                        | 00: DENA                                  |  |
| 3:2     | R/W                                    | O_VS: odd port VS signal select           |  |
|         |                                        | 11: Always '1'                            |  |
|         |                                        | 10: Always '0'                            |  |
| X       |                                        | 01: TCON [7]                              |  |
|         |                                        | 00: DVS                                   |  |
| 1:0     | R/W                                    | O_HS: odd port HS signal select           |  |
|         |                                        | 11: Always '1'                            |  |
|         |                                        | 10: Always '0'                            |  |
|         |                                        | 01: TCON [5]                              |  |
|         |                                        | 00: DHS                                   |  |



### Pin share

Address: 8D Pin Share ADDR Port Default: 00h

| Bit | Mode | Function                                  |
|-----|------|-------------------------------------------|
| 7:0 | R/W  | Address port for pin share control access |

Address: 8E Pin Share DATA Port Default: 00h

| I | Bit | Mode | Function                               |  |  |
|---|-----|------|----------------------------------------|--|--|
|   | 7:0 | R/W  | Data port for pin share control access |  |  |

Address: 8E-00 PIN\_SHARE\_CTRL0

| D | efar | ılt: | 00h |
|---|------|------|-----|
|   | crat |      | vv  |

| Bit | Mode | Function                                                                                           |
|-----|------|----------------------------------------------------------------------------------------------------|
| 7   | R/W  | Crystal Out Frequency (Glitch free mux) (Be not controlled by software reset)                      |
|     |      | 0: Fxtal / 2                                                                                       |
|     |      | 1: Fxtal                                                                                           |
| 6:3 | R/W  | Reserved to 0                                                                                      |
| 2   | R/W  | Pin 48 (only for power-on-latch pin $3 = 1$ ; always normal output if power-on-latch pin $3 = 0$ ) |
|     |      | 0: V16_Y7 (default)                                                                                |
|     |      | 1: normal output (refer to bit1~0)                                                                 |
|     |      | Note: Be RSDS output if single-port 8-bit RSDS without EVEN-ODD SWAP or dual-port 8-bit            |
|     |      | RSDS.                                                                                              |
| 1:0 | R/W  | Pin 48 (only for power-on-latch pin3 = 0 or bit2 = 1)                                              |
|     |      | 00: COUT (default)                                                                                 |
|     |      | 01: PWM1                                                                                           |
|     |      | 10: DHS                                                                                            |
|     |      | 11: TCON0                                                                                          |

Address: 8E-01 PIN\_SHARE\_CTRL1

| Defa | nlt• | 00h  |
|------|------|------|
| Deta | uıı. | VVII |

| Bit | Mode | Function                     |
|-----|------|------------------------------|
| 7:6 |      | Pin 42 00: V16_DEN (default) |
|     |      | 01: Reserved                 |
|     |      | 10: TCON5                    |
|     |      | 11: TCON10                   |
| 5   | R/W  | Reserved to 0                |
| 4   | R/W  | Pin 43                       |
|     |      | 0: V16_ODD (default)         |
|     |      | 1: TCON11                    |



| 3:2 | R/W | Pin 44               |              |
|-----|-----|----------------------|--------------|
|     |     | 00: V16_HS (default) |              |
|     |     | 01: Reserved         |              |
|     |     | 10: TCON4            |              |
|     |     | 11: TCON8            |              |
| 1:0 | R/W | Pin 45               |              |
|     |     | 00: V16_VS (default) |              |
|     |     | 01: Reserved         | *. (A)       |
|     |     | 10: TCON3            | <b>7/0</b> , |
|     |     | 11: TCON9            |              |

### Address: 8E-02 PIN\_SHARE\_CTRL2

Default: 00h Bit **Function** Mode 7:6 R/W Pin 3 (Power on latch for MCU location selection) 00: PWM0 (default) 01: TCON0 10: DVS 11: TCON3 5:4 R/W Pin 4 00: PWM1 (default) 01: TCON1 10: DHS 11: TCON12 3 R/W Pin 110 0: COUT (default) 1: TCON13 2:0 R/W Pin 111 000: V8\_0 (default) 001: ARED1 010: PWM1 011: TCON2 100: TCON7 101: reserved 110: reserved 111: reserved Note: Be RSDS output if single-port 8-bit RSDS with EVEN-ODD SWAP or dual-port 8-bit RSDS.

Default: 00h



# Address: RE-03 PIN SHARE CTRL3

|     |      | PIN_SHARE_CTRL3 Default: 00l                                                             |
|-----|------|------------------------------------------------------------------------------------------|
| Bit | Mode | Function                                                                                 |
| 7   | R/W  | Pin 49, 52 ~57                                                                           |
|     |      | 0: V16_Y6 ~ V16_Y0 (default)                                                             |
|     |      | 1: normal output(refer bit6~1)                                                           |
|     |      | Note:                                                                                    |
|     |      | 1. MCU interface has highest priority.                                                   |
|     |      | 2. Pin 52~57 is RSDS output if single-port 8-bit RSDS without EVEN-ODD SWAP or dual-port |
|     |      | 8-bit RSDS.                                                                              |
| 6:5 | R/W  | Pin 49 (only for bit7 = 1)                                                               |
|     |      | 00: TCON7 (default)                                                                      |
|     |      | 01: PWM2                                                                                 |
|     |      | 10: DVS                                                                                  |
|     |      | 11: TCON1                                                                                |
| 4   | R/W  | Pin 52, 53 (only for bit7 = 1)                                                           |
|     |      | 0: TCON13, TCON7 (default)                                                               |
|     |      | 1: DCLK, DEN                                                                             |
|     |      | i.e. Become SDIO0/SDIO1 if Power on latch for parallel port and MCU 52~57 location.      |
| 3:2 | R/W  | Pin 54 (only for bit7 = 1)                                                               |
|     |      | 00: TCON11 (default)                                                                     |
|     |      | 01: DHS                                                                                  |
|     |      | 10: BGRN0                                                                                |
|     |      | 11: Rsv                                                                                  |
|     |      | i.e. Become SDIO2 if Power on latch for parallel port and MCU 52~57 location.            |
| 1   | R/W  | Pin 55, 56, 57 (only for bit7 = 1)                                                       |
|     |      | 0: TCON0, TCON12, TCON3 (default)                                                        |
|     |      | 1: BGRN1, BRED0, BRED1                                                                   |
|     | V    | i.e. Become SDIO3/SCSB/SCLK if Power on latch for MCU 52-57 location.                    |
| 0   | R/W  | Pin 50, 51                                                                               |
| X   |      | 0: DDCSCL1, DDCSDA1 (default)                                                            |
|     |      | 1: TCON4, TCON9                                                                          |

# Address: 8E-04 PIN\_SHARE\_CTRL4

| Bit | Mode | Function      |
|-----|------|---------------|
| 7   |      | Reserved to 0 |



| 6   | R/W | Pin 122                                                                                   |
|-----|-----|-------------------------------------------------------------------------------------------|
|     |     | 0: PWM0 (default)                                                                         |
|     |     | 1: TCON9                                                                                  |
| 5:4 | R/W | Pin 112, 113, 114                                                                         |
|     |     | 00: V8_1, V8_2, V8_3 (default)                                                            |
|     |     | 01: ARED0, AGRN1, AGRN0                                                                   |
|     |     | 10: PWM2, DDCSCL2, DDCSDA2                                                                |
|     |     | 11: TCON10, TCON8, TCON5                                                                  |
|     |     | Note                                                                                      |
|     |     | 1. Become SDIO0/SDIO1/SDIO2 if Power on latch for parallel port and MCU 112~119 location. |
|     |     | 2. Pin 112 is RSDS output if single-port 8-bit RSDS with EVEN-ODD SWAP or dual-port 8-bit |
|     |     | RSDS.                                                                                     |
| 3   | R/W | Pin 115, 118, 119                                                                         |
|     |     | 0: V8_4, V8_5, V8_6 (default)                                                             |
|     |     | 1: TCON9, TCON7, TCON3                                                                    |
|     |     | i.e. Become SDIO3/SCSB/SCLK if Power on latch for MCU 112~119 location.                   |
| 2:0 | R/W | Pin 120, 121                                                                              |
|     |     | 000: V8_7, VCLK (default)                                                                 |
|     |     | 001: DCLK, DENA                                                                           |
|     |     | 010: DDCSDA2, DDCSCL2                                                                     |
|     |     | 011: TCON6, TCON4                                                                         |
|     |     | 100: TCON11, TCON4                                                                        |
|     |     | 101: reserved                                                                             |
|     |     | 110: reserved                                                                             |
|     |     | 111: reserved                                                                             |



### **Embedded OSD**

Address: 90 OSD\_ADDR\_MSB (OSD Address MSB 8-bit)

| Bit | Mode | Function              |
|-----|------|-----------------------|
| 7:0 | R/W  | OSD MSB 8-bit address |

Address: 91 OSD \_ADDR\_LSB (OSD Address LSB 8-bit)

| Bit | Mode | Function              |   |  |
|-----|------|-----------------------|---|--|
| 7:0 | R/W  | OSD LSB 8-bit address | • |  |

Address: 92 OSD\_DATA\_PORT (OSD Data Port)

| Bit | Mode | Function                          |  |
|-----|------|-----------------------------------|--|
| 7:0 | W    | Data port for embedded OSD access |  |

Refer to the embedded OSD application note for the detailed.

| Address: 93 |      | OSD_SCRAMBLE Default: 05h                                                                              |  |  |  |
|-------------|------|--------------------------------------------------------------------------------------------------------|--|--|--|
| Bit         | Mode | Function                                                                                               |  |  |  |
| 7           | R/W  | BIST Start                                                                                             |  |  |  |
|             |      | 0: stop (Default)                                                                                      |  |  |  |
|             |      | 1: start (auto clear)                                                                                  |  |  |  |
| 6           | R    | BIST Result                                                                                            |  |  |  |
|             |      | 0: fail (Default)                                                                                      |  |  |  |
|             |      | 1: success                                                                                             |  |  |  |
| 5           | R    | MCU writes data when OSD ON status (Queue 1 byte data)                                                 |  |  |  |
|             |      | D: MCU writes data to OSD but not to real position (There is one level buffer here)                    |  |  |  |
|             |      | 1: MCU doesn't write data, or data has been written to real position                                   |  |  |  |
| 4           | R    | Double_Buffer_Write_Status                                                                             |  |  |  |
|             |      | 0: double buffer write out is finish, or data write to double buffer is not ready, or no double buffer |  |  |  |
|             |      | function.                                                                                              |  |  |  |
|             |      | 1: after data write to dbuf and before dbuf write out, such that double buffer is busy.                |  |  |  |
| 3           | /    | Reserved to 0                                                                                          |  |  |  |
| 2:0         | R/W  | Double buffer depth (Default=6)                                                                        |  |  |  |
|             |      | 000~101=>1~6                                                                                           |  |  |  |

Address: 94 OSD\_TEST

| Bit | Mode | Function        |
|-----|------|-----------------|
| 7:0 | R/W  | Testing Pattern |

# **Reset Out and Panel Switch MOS Control**

Address: 95 POWER\_ON\_RESET\_REGULATOR Default: 14h

| Bit | Mode | Function |
|-----|------|----------|
|-----|------|----------|



| 7:6 | R/W | Negative Threshold Value For Power on Reset                |
|-----|-----|------------------------------------------------------------|
|     |     | 00:1.8V(Default)                                           |
|     |     | 01:2.0V                                                    |
|     |     | 10:2.2V                                                    |
|     |     | 11:2.4V                                                    |
| 5:4 | R/W | Negative Threshold Value For MCU Power Detecting           |
|     |     | 00: 1.2V                                                   |
|     |     | 01: 1.3333V (Default)                                      |
|     |     | 10: 1.4666V                                                |
|     |     | 11: 1.6V                                                   |
| 3   |     | Reserved                                                   |
| 2:0 | R/W | ADC Regulator Voltage Value[2:0] (supplying 200mA current) |
|     |     | 000 to 111 => 2.2V to 1.5V (Default 100=>1.8V)             |

#### Address: 96 EBD\_REGLATOR\_VOL

| Default: | 88h |
|----------|-----|
|          |     |

Default: 41h

| Bit | Mode | Function                                                            |
|-----|------|---------------------------------------------------------------------|
| 7:5 | R/W  | Digital Core Regulator Voltage Value[2:0] (supplying 200mA current) |
|     |      | 000 to 111 => 2.2V to 1.5V (Default 100=>1.8V)                      |
| 4:3 | R/W  | Band-gap Voltage of Regulator Adjust                                |
|     |      | Default: 01                                                         |
| 2   | R/W  | Reserved to 0                                                       |
| 1   | R/W  | Panel Switch (only for 3.3V)                                        |
|     |      | 0: switch off (Default)                                             |
|     |      | 1: switch on                                                        |
| 0   |      | Reserved to 0                                                       |

# **Schmitt Trigger Control**

### Address: 97 HS\_SCHMITT\_TRIGGE\_CTRL

1: New mode

| Bit | Mode | Function                                                     |  |  |  |
|-----|------|--------------------------------------------------------------|--|--|--|
| 7   | R/W  | HSYNC Schmitt Power Down (Only for Schmitt trigger new mode) |  |  |  |
|     |      | 0: Power down (Default)                                      |  |  |  |
|     |      | 1: Normal                                                    |  |  |  |
| 6   | R/W  | Polarity Select                                              |  |  |  |
|     | *    | 0: Negative HSYNC (high level)                               |  |  |  |
|     |      | 1: Positive HSYNC (low level) (Default)                      |  |  |  |
| 5   | R/W  | Schmitt Trigger Mode                                         |  |  |  |
|     |      | 0: Old mode (Default)                                        |  |  |  |



| 4   | R/W | Threshold Voltage Fine Tune (only for Schmitt trigger new mode) |  |  |  |
|-----|-----|-----------------------------------------------------------------|--|--|--|
|     |     | 0V (Default)                                                    |  |  |  |
|     |     | 1: -0.1V                                                        |  |  |  |
| 3:2 | R/W | Positive Threshold Voltage                                      |  |  |  |
| 1:0 | R/W | Negative Threshold Voltage                                      |  |  |  |

- There are 3 mode of the HSYNC Schmitt trigger.
  - 1. Old mode 1: original HSYNC Schmitt trigger. bit[6:5]=00  $\grave{\mathbf{e}}$   $V_t^+$  = 1.5V,  $V_t^-$  = 1.0V
  - Old mode 2: The easy HSYNC Schmitt trigger. bit[6:5]=10 **è**

| Bit[1:0] | $V_t^+$ | $V_t$ |
|----------|---------|-------|
| 01       | 2.0V    | 1.5V  |
| 11       | 1.5V    | 1.0V  |

New mode: Fully programmable Schmitt trigger.

The following table will determine the Schmitt Trigger positive and negative voltage:

| bit[6]=1 (Positive HSYNC) |         |          |                        | bit[6] = 0 (Negative HSYNC) |           |          |                                    |
|---------------------------|---------|----------|------------------------|-----------------------------|-----------|----------|------------------------------------|
| bit[3:2]                  | $V_t^+$ | bit[1:0] | $V_t$                  | bit[3:2]                    | $ V_t ^+$ | bit[1:0] | $V_t$                              |
| 00                        | 1.4V    | 00       | V <sub>t</sub> - 1.2V  | 00                          | 1.8V      | 00       | V <sub>t</sub> <sup>+</sup> - 1.2V |
| 01                        | 1.6V    | 01       | V <sub>t</sub> - 1.0V  | 01                          | 2.0V      | 01       | V <sub>t</sub> <sup>+</sup> - 1.0V |
| 10                        | 1.8V    | 10       | $V_{\rm t}^{+}$ - 0.8V | 10                          | 2.2V      | 10       | $V_{\rm t}^{+}$ - 0.8V             |
| 11                        | 2.0V    | 11       | V.+ - 0.6V             | 11                          | 2.4V      | 11       | V. + - 0.6V                        |

After we get the threshold voltage by the table, we still can fine tune it:

Final Positive Threshold Voltage =  $V_t^+$  - 0.1\* bit[4] Final Negative Threshold Voltage =  $V_t^-$  0.1\* bit[4]



# Phase-Lock-Loop (PLL)

DDS Setting for ADC

| Address: 98 |             | PLL_DIV_CTRL Default: 04h                                           |
|-------------|-------------|---------------------------------------------------------------------|
| Bit         | Mode        | Function                                                            |
| 7           | R/W         | PFD Selection                                                       |
|             |             | 0: New PFD fine (Default)                                           |
|             |             | 1: New PFD coarse (the resolution will be 1/2 of the PFD fine mode) |
| 6           | R/W         | DDS Tracking Edge                                                   |
|             |             | 0: HS positive edge (Default)                                       |
|             |             | 1: HS negative edge                                                 |
| 5           | R/W         | DDS Reset Enable                                                    |
|             |             | 0: Normal function (Default)                                        |
|             |             | 1: DDS circuit's reset will be asserted, for test only              |
| 4           | R/W         | <b>Test Mode</b> : (for production test)                            |
|             |             | 0: Normal (Default)                                                 |
|             |             | 1: Test Mode                                                        |
| 3           | R/W         | HS output synchronized by                                           |
|             |             | 0: phase 32                                                         |
|             |             | 1: phase 0 (Default)                                                |
| 2:1         | R/W         | Delay Compensation Mode                                             |
|             |             | 00: Mode 0                                                          |
|             |             | 01: Mode 1                                                          |
|             |             | 10: Mode 2 (Default)                                                |
| 0           | R/W         | 11: Mode 3 Clock select for DIV                                     |
| 0           | R/W         |                                                                     |
|             |             | 0: phase 0 (phase-0 of PLL2) (Default)                              |
| Address:    | . 00        | 1: internal CLK (Fav)  I CODE L  Default: 47h                       |
| Bit         |             | Function Function                                                   |
| 7:3         | Mode<br>R/W |                                                                     |
| 1.5         | I\/ VV      | Old/New mode: 1 Code [9:5] (Default: 01000)                         |

| Address: 9A |      | I_CODE_M Default: 00h                          |
|-------------|------|------------------------------------------------|
| Bit         | Mode | Function                                       |
| 7:6         | R/W  | <b>Old mode :</b> I_Code [15:14] (Default: 00) |
| 5           | R/W  | Old mode: I_code [13] (Default:0)              |



|   |     | New mode :I_code calibrated setting                                   |
|---|-----|-----------------------------------------------------------------------|
| 4 | R/W | Old mode:I_Code [12] (Default:0)                                      |
|   |     | New mode: P_code calibrated setting                                   |
| 3 | R/W | Old mode:I_Code [11]                                                  |
| 2 | R/W | I_Code [10] or PFD type selection                                     |
|   |     | 0: Old PFD (Default)                                                  |
|   |     | 1: New PFD                                                            |
| 1 | R/W | Old mode:I_Code [1] (Default: 0)                                      |
|   |     | New mode :                                                            |
|   |     | P-code mapping curve                                                  |
|   |     | 0: choose the new P-code mapping curve (PE*2+NEW_I[12])* $2^{NEWP+2}$ |
|   |     | 1: choose the old P-code mapping curve                                |
| 0 | R/W | Old mode: I_Code [0] (Default: 0)                                     |
|   |     | New mode:                                                             |
|   |     | I-code multiplication factor                                          |
|   |     | 0: choose the new I-code multiplication factor = $2^{(NEW-I[9:5]+2)}$ |
|   |     | 1: choose the old I-code multiplication factor                        |

I CONTROL =( I-CODE control mechanism)\*(I-code multiplication factor)

| Address: 9B |      | P_CODE Default: 18h                |
|-------------|------|------------------------------------|
| Bit         | Mode | Function                           |
| 7           | R/W  | Phase Swallow Down Enable          |
|             |      | 0: Swallow Up (Default)            |
|             |      | 1: Swallow Down                    |
| 6:5         | R/W  | <b>I_Code</b> [17:16] Default: 00b |
| 4:0         | R/W  | P Code[4:0] Default: 18h           |

Address: 9C PFD\_CALIBRATED\_RESULTS Default: 8'b 00xxxxxx

| Bit | Mode | Function                                            |
|-----|------|-----------------------------------------------------|
| 7   | 1    | Reserved to 0                                       |
| 6   | R/W  | PFD Calibration Enable                              |
|     |      | Overwrite 0 to 1 return a new PFD calibrated value. |
| 5:0 | R    | PFD Calibrated Results[5:0]                         |

Address: 9D PE\_MEARSURE Default: 00h

| Bit | Mode | Function                                     |
|-----|------|----------------------------------------------|
| 7:6 | -    | Reserved to 0                                |
| 5   | R/W  | PE Measure Enable                            |
|     |      | 0: Disable (Default)                         |
|     |      | 1: Start PE Measurement, clear after finish. |
| 4:0 | R    | PE Value Result [4:0]                        |

Address: 9E PE\_MAX\_MEASURE Default: 00h



| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7   |      | Reserved to 0                       |
| 6   | R/W  | PE Max. Measure Enable              |
|     |      | 0: Disable (Default)                |
|     |      | 1: Start PE Max. Measurement        |
| 5   | R/W  | PE Max. Measure Clear               |
|     |      | 0: clear after finish (Default)     |
|     |      | 1: write '1' to clear PE Max. Value |
| 4:0 | R    | PE Max Value[4:0]                   |

## Address: 9F FAST\_PLL\_CTRL Default: 00h

| Bit | Mode | Function                                                                                        |  |  |  |  |
|-----|------|-------------------------------------------------------------------------------------------------|--|--|--|--|
| 7   |      | Reserved to 0                                                                                   |  |  |  |  |
| 6   | R/W  | Enable APLL Setting                                                                             |  |  |  |  |
|     |      | 0: Disable (Default)                                                                            |  |  |  |  |
|     |      | 1: Enable (Auto clear when finished)                                                            |  |  |  |  |
|     |      | When CR9F[5] enabled, enable this bit will write PLL2M/N, PLLDIV and DDS SUM_I at the end       |  |  |  |  |
|     |      | of input vertical data enable                                                                   |  |  |  |  |
| 5   | R/W  | Enable Fast PLL Mechanism                                                                       |  |  |  |  |
|     |      | 0: Disable (Default)                                                                            |  |  |  |  |
|     |      | 1: Enable                                                                                       |  |  |  |  |
| 4   |      | Reserved to 0                                                                                   |  |  |  |  |
| 3   | R/W  | DDS I_SUM Setting Updated Enable                                                                |  |  |  |  |
|     |      | 0: Disable (Default)                                                                            |  |  |  |  |
|     |      | 1: Enable (Auto clear when finished)                                                            |  |  |  |  |
| 2   | R/W  | Measure I_SUM                                                                                   |  |  |  |  |
|     |      | 0: Disable                                                                                      |  |  |  |  |
|     |      | 1: Enable (Auto clear after finish)                                                             |  |  |  |  |
| 1   | R/W  | Enable Port A0                                                                                  |  |  |  |  |
|     |      | 0: Disable Port A0 Access                                                                       |  |  |  |  |
|     |      | 1: Enable Port A0 Access                                                                        |  |  |  |  |
|     |      | When this bit is 0, port address will be reset to 00, and will auto increase when read or write |  |  |  |  |
| 0   | R/W  | Select I_SUM for Read                                                                           |  |  |  |  |
|     |      | 0: Select SUM_I_PRE [32:1] for read                                                             |  |  |  |  |
|     |      | 1: Select SUM_I_NOW [32:1] for read                                                             |  |  |  |  |

## Address: A0 FAST\_PLL\_ISUM



| 7:0 | R/W | I_SUM (Auto Increase)        |
|-----|-----|------------------------------|
|     |     | 1 <sup>st</sup> I_SUM[31:24] |
|     |     | 2 <sup>nd</sup> I_SUM[23:16] |
|     |     | 3 <sup>rd</sup> I_SUM[15:8]  |
|     |     | 4 <sup>th</sup> I_SUM[7:0]   |

### **ADC PLL1**

#### Address: A1 PLL1\_M (M Parameter Register)

Default: 0Fh

| Bit | Mode | Function                        |  |
|-----|------|---------------------------------|--|
| 7:0 | R/W  | PLL1M[7:0] (PLL1 DPM value – 2) |  |

### Address: A2 PLL1\_N (N Parameter Register)

Default: 80h

| Bit | Mode | Function                                                           |
|-----|------|--------------------------------------------------------------------|
| 7   | R/W  | PLL1PWDN (PLL1 Power Down)  0: Normal Run  1: Power Down (Default) |
| 6:4 |      | Reserved to 0                                                      |
| 3:0 | R/W  | PLL1N[3:0] (PLL1 DPN value – 2)                                    |

- PLL1\_N modify to only 4-bit.
- Assume PLL1\_M=0x0B, P1M=0x0B+2=13; PLL1\_N=0x03, P1N=0x03+2=5; F\_IN = 24.576MHz. F\_PLL1 = F\_IN x P1M / P1N = 24.576 x 13 / 5 = 63.8976MHz
- If the target frequency is F\_ADC, the constraint of F\_PLL1 is (15/16)\*F\_ADC < F\_PLL1 < F\_ADC

#### Address: A3 PLL1\_CRNT (PLL1 Current/Resistor Register)

Default: 33h

| Bit | Mode | Function                                                            |  |  |  |  |
|-----|------|---------------------------------------------------------------------|--|--|--|--|
| 7   | R/W  | Reserved to 0                                                       |  |  |  |  |
| 6:4 | R/W  | PLL1VR[2:0] (PLL1 Loop Filter Resister Control)                     |  |  |  |  |
|     | Q    | 000: 20K<br>001: 21K<br>010: 22K<br>011: 23K (Default)<br>100: 24K  |  |  |  |  |
|     |      | 101: 25K                                                            |  |  |  |  |
|     |      | 110: 26K                                                            |  |  |  |  |
|     |      | 111: 27K                                                            |  |  |  |  |
| 3:0 | R/W  | PLL1SI[3:0] (PLL1 Charger Pump Current IchDpll) (Default: 0011b)    |  |  |  |  |
|     |      | Icp = 2.5uA + 2.5uA*bit[0] + 5uA*bit[1] + 10uA*bit[2] + 20uA*bit[3] |  |  |  |  |

I Keep Icp/DPM constant

Address: A4 PLL1\_WD (PLL1 Watch Dog Register)

Default: 3Eh

Default: 6Fh



| Bit | Mode | Function                                   |
|-----|------|--------------------------------------------|
| 7   | R    | PLL1STATUS (PLL1 WD Status)                |
|     |      | 0: Normal (Default)                        |
|     |      | 1: Abnormal                                |
| 6   | R/W  | PLL1WDRST (PLL1 WD Reset)                  |
|     |      | 0: Normal (Default)                        |
|     |      | 1: Reset                                   |
| 5   | R/W  | PLL1WDSET (PLL1 WD Set)                    |
|     |      | 0: Normal (Default)                        |
|     |      | 1: Set                                     |
| 4:3 | R/W  | PLL1WDVSET[1:0] (PLL1 WD Voltage Set)      |
|     |      | 00: 2.46V                                  |
|     |      | 01: 1.92V(Default)                         |
|     |      | 10: 1.36V                                  |
|     |      | 11: 1.00V                                  |
| 2   | R/W  | PLL1UPDN (PLL1 Frequency Tuning Up/Down)   |
|     |      | 0: Freq Down                               |
|     |      | 1: Freq Up (Default)                       |
| 1   | R/W  | PLL1MSBSTOP (PLL1 Frequency Tuning Enable) |
|     |      | 0: Disable                                 |
|     |      | 1: Enable (Default)                        |
| 0   |      | Reserved to 0                              |

## **ADC PLL2**

### Address: A5 PLL2\_M (M Parameter Register)

| Bit | Mode | Function                                      |  |
|-----|------|-----------------------------------------------|--|
| 7:0 | R/W  | PLL2_M[7:0] (PLL2 DPM value – 2) (Default 3E) |  |

#### Address: A6 PLL2\_N (N Parameter Register) Default: 3Dh

| Bit | Mode                                 | Function    |
|-----|--------------------------------------|-------------|
| 7:0 | R/W PLL2_N[7:0] (PLL2 DPN value – 2) | Default 3D) |

- Assume PLL2\_M=0x0A, P2M=0x0A+2=12; PLL2\_N=0x04, P2N=0x04+2=6; F\_IN =65 MHz.
- $F_{PLL2} = F_{IN} \times P2M \times 2 / P2N / 2 = 65 \times 12 \times 2 / 6 / 2 = 130 \text{ MHz}$
- 1 the constraint of F\_PLL2 is that  $P2N = (int)(F_IN / 10)$

#### Address: A7 PLL2\_CRNT (PLL2 Current/Resistor Control)

| Bit | Mode | Function                                        |  |  |  |
|-----|------|-------------------------------------------------|--|--|--|
| 7:5 | R/W  | PLL2VR[2:0] (PLL2 Loop Filter Resister Control) |  |  |  |
|     |      | 000: 15K                                        |  |  |  |
|     |      | 001: 16K                                        |  |  |  |



|     |     | 010: 17K                                                                |  |
|-----|-----|-------------------------------------------------------------------------|--|
|     |     | 011: 18K                                                                |  |
|     |     | 100: 19K                                                                |  |
|     |     | 101: 20K                                                                |  |
|     |     | 110: 21K                                                                |  |
|     |     | 111: 22K                                                                |  |
| 4:0 | R/W | PLL2SI[4:0] (PLL2 Charger Pump Current IchDpll)                         |  |
|     |     | Icp = 2.5uA+2.5uA*bit[0]+5uA*bit[1]+10uA*bit[2]+20uA*bit[3]+30uA*bit[4] |  |

| Keep Icp/DPM constant

|          |      | M constant                                  |              |  |  |  |  |
|----------|------|---------------------------------------------|--------------|--|--|--|--|
| Address: |      | PLL2_WD (PLL2 Watch Dog Register)           | Default: 09h |  |  |  |  |
| Bit      | Mode | Function                                    |              |  |  |  |  |
| 7        | R    | PLL2STATUS (PLL2 WD Status)                 |              |  |  |  |  |
|          |      | 0: Normal (Default)                         |              |  |  |  |  |
|          |      | 1: Abnormal                                 |              |  |  |  |  |
| 6        | R/W  | PLL2WDRST (PLL2 WD Reset)                   |              |  |  |  |  |
|          |      | 0: Normal (Default)                         |              |  |  |  |  |
|          |      | 1: Reset                                    |              |  |  |  |  |
| 5        | R/W  | PLL2WDSET (PLL2 WD Set)                     |              |  |  |  |  |
|          |      | 0: Normal (Default)                         |              |  |  |  |  |
|          |      | 1: Set                                      |              |  |  |  |  |
| 4:3      | R/W  | PLL2WDVSET[1:0] (PLL2 WD Voltage Set)       |              |  |  |  |  |
|          |      | 00: 2.46V                                   |              |  |  |  |  |
|          |      | 01: 1.92V(Default)                          |              |  |  |  |  |
|          |      | 10: 1.36V                                   |              |  |  |  |  |
|          |      | 11: 1.00V                                   |              |  |  |  |  |
| 2:1      | R/W  | ADCKMODE[1:0] (ADC Input Clock Select Mode) |              |  |  |  |  |
|          |      | 00 : Single Clock Mode (Default)            |              |  |  |  |  |
|          |      | 01 : Single Inverse-Clock Mode              |              |  |  |  |  |
|          |      | 10 : External Clock Mode                    |              |  |  |  |  |
|          | X    | 11 : Dual Clock Mode (1x and 2x Clock)      |              |  |  |  |  |
| 0        | R/W  | PLL2PWDN (PLL2 Power Down)                  |              |  |  |  |  |
|          |      | 0: Normal Run                               |              |  |  |  |  |
|          |      | 1: Power Down (Default)                     |              |  |  |  |  |

| Address: | <b>A9</b> | PLLDIV_H Default: 05h |
|----------|-----------|-----------------------|
| Bit      | Mode      | Function              |
| 7        |           | Reserved to 0         |
| 6        | R/W       | Phase_Select_Method   |



| 3:0 | IX/VV | I LL Divider Rado Condol. High-Dyte [11.6]. (Default. 511) |  |
|-----|-------|------------------------------------------------------------|--|
| 3:0 | R/W   | PLL Divider Ratio Control. High-Byte [11:8]. (Default: 5h) |  |
|     |       | 1:ADC CLK=1/4 VCO CLK                                      |  |
|     |       | 0:ADC CLK=1/2 VCO CLK (Default)                            |  |
| 4   | R/W   | PLL2D2                                                     |  |
|     |       | 1: Long Path (Compensate PLL_ADC path delay)               |  |
|     |       | 0: Short Path (Default)                                    |  |
| 5   | R/W   | PLL2PH0PATH                                                |  |
|     |       | 1: Look-Up-Table                                           |  |
|     |       | 0: Manual (Default)                                        |  |

Address: AA PLLDIV\_L Default: 3Fh

| Bit | Mode | Function                                                                      |
|-----|------|-------------------------------------------------------------------------------|
| 7:0 | R/W  | PLL Divider Ratio Control. Low-Byte [7:0].                                    |
|     |      | PLLDIV should be double buffered when PLLDIV_LO changes and IDEN_STOP occurs. |

- This register determines the number of output pixel per horizontal line. PLL derives the sampling clock and data output clock (DCLK) from input HSYNC. *The real operation Divider Ratio* = *PLLDIV*+1
- The power up default value of PLLDIV is 053Fh(=1343, VESA timing standard, 1024x768 60Hz, Horizontal time).
- I The setting of PLLDIV must include sync, back-porch, left border, active, right border, and front-porch times.
- Control-Register A9 & AA will filled in when Control-Register AA is written.

#### Address: AB PLLPHASE\_CTRL0 (Select Phase to A/D)

| Bit | Mode | Function                                                     |
|-----|------|--------------------------------------------------------------|
| 7   | R/W  | PLL2D2X control (Default=0)                                  |
| 6   | R/W  | PLL2D2Y control (Default=0)                                  |
| 5   | R/W  | PLL2X (PLL2 X Phase control) (Default=1)                     |
| 4   | R/W  | PLL2Y (PLL2 X Phase control) (Default=1)                     |
| 3:0 | R/W  | PLL2SCK[4:1] (PLL2 32 Phase Pre-Select Control) (Default=0h) |

#### Address: AC PLLPHASE\_CTRL1 (Select Phase to A/D)

| _        |            |
|----------|------------|
| Default: | <b>NNL</b> |
| Delault: | UUII       |

| Bit | Mode | Function                                                    |
|-----|------|-------------------------------------------------------------|
| 7   | R/W  | PLL2SCK[0] (PLL2 32 Phase Pre-Select Control) (Default=0)   |
| 6   | R/W  | MSB of 128 phase (Only for ADC CLK=1/4 VCO CLK) (Default=0) |
| 5:0 | R/W  | Phase Select the index of Look-Up-Table[5:0] (Default=0)    |

- When Phase\_Select\_Method=1, Phase is selected by CR[AC]-Bit[6:0].
- I When Phase\_Select\_Method=0, PLL2D2X, PLL2D2Y, PLL2X, PLL2Y, PLL2SCLK[4:0] Should be double buffered when PLL2SCK[0] is updated

#### Address: AD PLL2\_PHASE\_INTERPOLATION

| <b>Default:</b> | 50h |
|-----------------|-----|
|                 |     |

| Bit | Mode | Function                                               |  |  |  |
|-----|------|--------------------------------------------------------|--|--|--|
| 7:6 | R/W  | PLL2 Phase Interpolation Control Load (Default: 01)    |  |  |  |
| 5:3 | R/W  | PLL2 Phase Interpolation Control Source (Default: 010) |  |  |  |
| 2:1 | R/W  | PLL2 Add Phase Delay                                   |  |  |  |



| 00: Original phase selected by X,Y and 16-phase pre-select |     |                                                                                |
|------------------------------------------------------------|-----|--------------------------------------------------------------------------------|
|                                                            |     | 01-11: Add 1-3 delay to Original phase selected by X,Y and 32-phase pre-select |
| 0                                                          | R/W | Reserved to 0                                                                  |

| Phase | [XY^^^^]   | Phase | [XY ^^^^]   | Phase | [XY ^^^^]  | Phase | [XY ^^^^]  |
|-------|------------|-------|-------------|-------|------------|-------|------------|
| 0     | [11 00000] | 16    | [01 10000 ] | 32    | [10 00000] | 48    | [00 10000] |
| 1     | [11 00001] | 17    | [01 10001 ] | 33    | [10 00001] | 49    | [00 10001] |
| 2     | [11 00010] | 18    | [01 10010 ] | 34    | [10 00010] | 50    | [00 10010] |
| 3     | [11 00011] | 19    | [01 10011]  | 35    | [10 00011] | 51    | [00 10011] |
| 4     | [11 00100] | 20    | [01 10100]  | 36    | [10 00100] | 52    | [00 10100] |
| 5     | [11 00101] | 21    | [00 10101]  | 37    | [10 00101] | 53    | [00 10101] |
| 6     | [11 00110] | 22    | [00 10110]  | 38    | [10 00110] | 54    | [00 10110] |
| 7     | [11 00111] | 23    | [01 10111]  | 39    | [10 00111] | > 55  | [00 10111] |
| 8     | [11 01000] | 24    | [01 11000]  | 40    | [10 01000] | 56    | [00 11000] |
| 9     | [11 01001] | 25    | [01 11001]  | 41    | [10 01001] | 57    | [00 11001] |
| 10    | [01 01010] | 26    | [10 11010]  | 42    | [10 01010] | 58    | [11 11010] |
| 11    | [01 01011] | 27    | [10 11011]  | 43    | [10 01011] | 59    | [11 11011] |
| 12    | [01 01100] | 28    | [10 11100]  | 44    | [00 01100] | 60    | [11 11100] |
| 13    | [01 01101] | 29    | [10 11101]  | 45    | [00 01101] | 61    | [11 11101] |
| 14    | [01 01110] | 30    | [10 11110]  | 46    | [00 01110] | 62    | [11 11110] |
| 15    | [01 01111] | 31    | [10 11111]  | 47    | [00 01111] | 63    | [11 11111] |

## **DISPLAY PLL**

Address: AE DPLL\_M (DPLLM Divider Register) Default: 2Ch

| Bit | Mode |                                 | Function |
|-----|------|---------------------------------|----------|
| 7:0 | R/W  | DPLLM[7:0] (DPLL DPM value – 2) |          |

| Address: AF |      | DPLL_N (DPLL N Divider Register) | Default: 83h |
|-------------|------|----------------------------------|--------------|
| Bit         | Mode | Function                         |              |
| 7           | R/W  | DPLLPWDN (DPLL Power Down)       |              |
|             |      | 0: Normal Run                    |              |
|             | ,    | 1: Power Down (Default)          |              |
| 6           | R/W  | DPLLFREEZE (DPLL Output Freeze)  |              |
|             |      | 0: Normal (Default)              |              |
|             |      | 1: Freeze                        |              |
| 5:4         | R/W  | DPLLO[1:0] (DPLL Output Divider) |              |
|             |      | 00: Div1 (Default)               |              |
|             |      | 01: Div2                         |              |



|     |     | 10: Div4                                      |
|-----|-----|-----------------------------------------------|
|     |     | 11: Div8                                      |
| 3:0 | R/W | DPLLN[7:0] (DPLL DPN value – 2) (Default: 3h) |

- Assume DPLL\_M=0x7D, DPM=0x7D+2=127; DPLL\_N=0x0A, DPN=0x0A+2=12; Divider=1/4, F\_IN = 24.576MHz. F\_DPLL = F\_IN x DPM / DPN x Divider = 24.576 x 127 / 12 / 4 = 65.024MHz.
- If LPF\_Mode = 1, suppose DPM=110, DPN = 12, Ich = Idch[000100] = 6.25uA, DPLL=225MHz, then DPM / Ich = 17.6. Please keep the ratio as constant.
- If LPF\_Mode = 0, suppose DPM=46, DPN = 5, Ich = Idch [101010] =27.5uA, DPLL=226MHz, then DPM / Ich = 1.67. Please keep the ratio as constant.

#### Address: B0 DPLL\_CRNT (DPLL Current/Resistor Register)

**◆ Default: C8h** 

| Bit | Mode | Function                                                        |
|-----|------|-----------------------------------------------------------------|
| 7:6 | R/W  | DPLLVR[1:0] (DPLL Loop Filter Resister Control)                 |
|     |      | 00: 16K (LPF Mode = 0), 46K (LPF Mode = 1)                      |
|     |      | 01: 18K (LPF Mode = 0), 53K (LPF Mode = 1)                      |
|     |      | 10: 20K (LPF Mode = 0), 60K (LPF Mode = 1)                      |
|     |      | 11: 22K (LPF Mode = 0), 67K (LPF Mode = 1) (Default)            |
| 5:4 |      | Reserved                                                        |
| 3:0 | R/W  | DPLLSI[3:0] (DPLL Charger Pump Current IchDpll) (Default: 1000) |
|     |      | Icp=(1uA+1uA*bit[0]+2uA*bit[1]+4uA*bit[2]+8uA*bit[3])           |

Keep Icp/DPM constant

Address: B1 DPLL\_WD (Watch Dog Register)

Default: 16h

| Bit | Mode | Function                                 |
|-----|------|------------------------------------------|
| 7   | R    | DPLLSTATUS (DPLL WD Status)              |
|     |      | 0: Normal                                |
|     |      | 1: Abnormal                              |
| 6   | R/W  | DPLLWDRST (DPLL WD Reset)                |
|     |      | 0: Normal (Default)                      |
|     |      | 1: Reset                                 |
| 5   | R/W  | DPLLWDSET (DPLL WD Set)                  |
|     |      | 0: Normal (Default)                      |
|     |      | 1: Set                                   |
| 4:3 | R/W  | DPLLWDVSET[1:0] (DPLL WD Voltage Set)    |
|     |      | 00: 0.58V                                |
|     |      | 01: 0.74V                                |
|     | *    | 10: 0.88V (Default)                      |
|     |      | 11: 1.17V                                |
| 2   | R/W  | DPLLUPDN (DPLL Frequency Tuning Up/Down) |
|     |      | 0: Freq Up                               |
|     |      | 1: Freq Down (Default)                   |



| 1 | R/W | DPLLSTOP (DPLL Frequency Tuning Enable)                        |
|---|-----|----------------------------------------------------------------|
|   |     | 0: Disable                                                     |
|   |     | 1: Enable (Default)                                            |
|   |     | Turn on before CRBB[0].                                        |
| 0 | R/W | DPLLLPFMODE (DPLL LPF Mode)                                    |
|   |     | 0: DPN<=5 <b>è</b> LPFMode=0 Ich=9.15uA DPM=46 DPN=5 (Default) |
|   |     | 1: 16>=DPN>=5 <b>è</b> LPFMode=1 Ich=3.2uA DPM=110 DPN=12      |

| Address: | · B2 | DPLL Other default: 04h                     |
|----------|------|---------------------------------------------|
| Bit      | Mode | Function                                    |
| 7:5      |      | Reserved                                    |
| 4        | R/W  | DPLL Clock to SSCG                          |
|          |      | 0: DPLLVCO/4 (Defalult)                     |
|          |      | 1: ( DPLLVCO+Phase_Swallow )/4              |
| 3        | R/W  | DPLL Reference Frequency Select             |
|          |      | 0: Original Crystal Clock (Default)         |
|          |      | 1: Clock After M2PLL                        |
| 2        | R/W  | DPLL VCO RON (increase VCO_OP Phase Margin) |
|          |      | 0: Disable                                  |
|          |      | 1: Enable (Default)                         |
| 1        | R/W  | DPLL VCO START (startup VCO)                |
|          |      | 0: Disable (Default)                        |
|          |      | 1: Enable                                   |
| 0        | R/W  | DPLL BPN (DPLL dividend enable)             |
|          |      | 0: DPLL_N dividend enable                   |
|          |      | 1: N dividend disable                       |

### MULTIPLY PLL FOR INPUT CYRSTAL

Address: B3 M2PLL\_ADDR\_PORT

| Bit | Mode | Function                 |
|-----|------|--------------------------|
| 7:3 | -    | Reserved                 |
| 2:0 | R/W  | Address for M2PLL access |

### Address: B4 M2PLL\_DATA\_PORT

| Bit | Mode | Function            |
|-----|------|---------------------|
| 7:0 | R/W  | Data Port for M2PLL |

Address: B4-00 MULTI\_PLL\_CTRL0 Default: 92h



| Bit | Mode | Function                                   |      |
|-----|------|--------------------------------------------|------|
| 7:3 | R/W  | M2PLL M Code[4:0]-2 (DPM) (shall not be 0) |      |
|     |      | Default = 20 => 10010                      |      |
| 2   | R/W  | M2PLL Power Down                           |      |
|     |      | 0: Normal Run (Default)                    |      |
|     |      | 1: Power Down                              |      |
| 1   | R/W  | M2PLL N Code                               |      |
|     |      | 0: N=1                                     |      |
|     |      | 1: N=2 (Default)                           | X/O. |
| 0   | R/W  | Reserved to 0                              |      |

VCO range = 120MHz ~ 250MHz

FIF0\_ clock = Fxtal\_ \* M2PLL\_M / M2PLL\_N POR clock = Fxtal \* M2PLL\_M / M2PLL\_N / 8

Address: B4-01 MULTI\_PLL\_CTRL1

| Default: | 94h |
|----------|-----|
|----------|-----|

|     | D4-01 | Detaut. 741                                              |
|-----|-------|----------------------------------------------------------|
| Bit | Mode  | Function                                                 |
| 7:6 | R/W   | M2PLL Loop Filter Resistor Control                       |
|     |       | 00: 15K                                                  |
|     |       | 01: 18K                                                  |
|     |       | 10: 21K(Default)                                         |
|     |       | 11: 24K                                                  |
| 5:4 | R/W   | M2PLL Loop Filter Charge Current Control(Default:01)     |
|     |       | Icp=5uA+5uA*bit[4]+10uA*bit[5]                           |
|     |       | i.e.: Keep Icp/DPM constant                              |
| 3:2 | R/W   | M2PLL WD Voltage 00: 0.80V                               |
|     |       | 01: 1.0V (Default)                                       |
|     |       | 10: 1.2V                                                 |
|     |       | 11: 1.4V                                                 |
| 1   | R/W   | M2PLL_WDRST                                              |
|     |       | 0: Normal (Default)                                      |
|     |       | 1: Reset (M2PLL Function as a Normal PLL, regardless WD) |
| 0   | R/W   | M2PLL_WDSET                                              |
|     |       | 0: Normal (Default)                                      |
|     |       | 1: Set (Free Run by WD asserts VCO Voltage)              |

| Address: | B4-02 | MULTI_PLL_CTRL1 |  |
|----------|-------|-----------------|--|
|          |       |                 |  |

| Address: | B4-02 | MULTI_PLL_CTRL1 |          | Default: 40h |
|----------|-------|-----------------|----------|--------------|
| Bit      | Mode  |                 | Function |              |



| 7   | R   | M2PLL WD Status                                                  |  |
|-----|-----|------------------------------------------------------------------|--|
|     |     | 0: Normal                                                        |  |
|     |     | 1: Abnormal                                                      |  |
| 6   | R/W | M2PLL Output Freeze (FIFO clock)                                 |  |
|     |     | 0: Normal (Default)                                              |  |
|     |     | 1: Freeze                                                        |  |
|     |     | i.e.: when output is frozen, the internal PLL is still operating |  |
| 5:0 |     | reserved                                                         |  |

CRB4-00~02 are not controlled by software reset.

## **PLL TEST**

Address: B4-03 PLL\_TEST (PIN3)

| Auuress: | D4-03 | PLL_TEST (PIN3) Default: 19h                                                     |
|----------|-------|----------------------------------------------------------------------------------|
| Bit      | Mode  | Function                                                                         |
| 7:6      |       | Reserved to 0                                                                    |
| 5        | R/W   | PLL_TP1_FAST (PLL_TestPin1 TTL Output Driving)                                   |
|          |       | 0: Slow (Default)                                                                |
|          |       | 1: Fast                                                                          |
| 4:3      | R/W   | PLL_TP1_MODE[1:0] (PLL_TestPin1 I/O Mode Select)                                 |
|          |       | 00: Analog In/Out                                                                |
|          |       | 01: Open drain Output                                                            |
|          |       | 10: Digital TTL Output                                                           |
|          |       | 11: Digital TTL Input (3V) → Power on latch to determine MCU direction (Default) |
| 2:0      | R/W   | PLL_TP1_MUX[2:0] (PLL_TestPin1 Output Signal Select)                             |
|          |       | 000: DPLL Clock                                                                  |
|          |       | 001: PLL1 Status                                                                 |
|          |       | 010: FAV clock(From PLL1)                                                        |
|          |       | 011: PLL2 Status                                                                 |
|          |       | 100: HSOUT                                                                       |
|          | X     | 101: ADC clock (from PLL2)                                                       |
|          |       | 110: EMPTY FLAG(DDC/CI BUFFER)                                                   |
|          |       | 111: Normal Operation Usage (Refer to pin share control)                         |

Address: B4-04 PLL\_TEST (PIN4) Default: 19h

| Bit | Mode | Function                                                                               |
|-----|------|----------------------------------------------------------------------------------------|
| 7   |      | Reserved to 0                                                                          |
| 6   | R/W  | Select the external clock source instead of DPLL clock for MP test (Digital TTL input) |
|     |      | 0: Disable                                                                             |
|     |      | 1: Enable                                                                              |

Default: 00h

Default: 00h



| 5   | R/W | PLL_TP2_FAST (PLL_TestPin1 TTL Output Driving)           |
|-----|-----|----------------------------------------------------------|
|     |     | 0: Slow                                                  |
|     |     | 1: Fast                                                  |
| 4:3 | R/W | PLL_TP2_MODE[1:0] (PLL_TestPin2 I/O Mode Select)         |
|     |     | 00: Analog In/Out                                        |
|     |     | 01: Open drain Output                                    |
|     |     | 10: Digital TTL Output                                   |
|     |     | 11: Digital TTL Input (3V) (Default)                     |
| 2:0 | R/W | PLL_TP2_MUX[2:0] (PLL_TestPin2 Output Signal Select)     |
|     |     | 000: PLL1 Clock                                          |
|     |     | 001: DPLL Status                                         |
|     |     | 010: PLL2 Phase0 clock                                   |
|     |     | 011: M2PLL clock                                         |
|     |     | 100: HSFB                                                |
|     |     | 101: Normal Operation Usage (Refer to pin share control) |
|     |     | 110: FULL FLAG(DDC/CI BUFFER)                            |
|     |     | 111: DCLK/4                                              |

## **DCLK Spread Spectrum**

Address: B5 DCLK\_FINE\_TUNE\_OFFSET\_MSB

| Bit | Mode | Function                                                           |
|-----|------|--------------------------------------------------------------------|
| 7:6 |      | Reserved                                                           |
| 5   | R/W  | Only Even / Odd Field Mode Enable  0: Disable (Default)  1: Enable |
| 4   | R/W  | Even / Odd Field Select  0: Even (Default)  1: Odd                 |
| 3:0 | R/W  | DCLK Offset [11:8] in Fixed Last Line DVTOTAL & DHTOTAL            |

### Address: B6 DCLK\_FINE\_TUNE\_OFFSET\_LSB

| Bit | Mode | Function                                               |
|-----|------|--------------------------------------------------------|
| 7:0 | R/W  | DCLK Offset [7:0] in Fixed Last Line DVTOTAL & DHTOTAL |

### Address: B7 SPREAD\_SPECTRUM Default: 00h

| Bit | Mode | Function                                                             |
|-----|------|----------------------------------------------------------------------|
| 7:4 | R/W  | DCLK Spreading range (0.0~7.5%)                                      |
|     |      | The bigger setting, the spreading range will bigger, but not uniform |



| 3   | R/W | Spread Spectrum FMDIV (SSP_FMDIV)//(0)                 |                  |
|-----|-----|--------------------------------------------------------|------------------|
|     |     | 0: 33K                                                 |                  |
|     |     | 1: 66K                                                 |                  |
| 2   | R/W | Spread Spectrum Setting Ready for Writing (Auto Clear) |                  |
|     |     | 0: Not ready                                           |                  |
|     |     | 1: Ready to write                                      |                  |
| 1:0 | R/W | Frequency Synthesis Select (F & F-N*dF)                |                  |
|     |     | 00~11: N=1~4                                           | <b>*</b> . ( ) \ |

- The "Spread Spectrum Setting Ready for Writing" means 4 kinds of registers will be set after this bit is set:

  - DCLK spreading range
     Spread spectrum FMDIV
     DCLK offset setting

  - 4. Frequency synthesis select

#### Address: B8 FIXED\_LAST\_LINE\_MSB

| Bit | Mode |                               | Function |
|-----|------|-------------------------------|----------|
| 6:4 | R/W  | Fixed Last Line Length [11:8] |          |
| 3:0 | R/W  | Fixed DVTOTAL [11:8]          |          |

#### Address: B9 FIXED\_LAST\_LINE\_DVTOTAL\_LSB

| Bi  | Mode | Function            |
|-----|------|---------------------|
| 7:0 | R/W  | Fixed DVTOTAL [7:0] |

#### Address: BA FIXED\_LAST\_LINE\_ LENGTH\_LSB

| Bit | Mode | Function                     |
|-----|------|------------------------------|
| 7:0 | R/W  | Fixed Last Line Length [7:0] |

Fixed last line value can't be zero, and can't smaller than DH\_Sync width.

### FIVED LAST LINE CTDI

| Address: BB |     | FIXED_LAST_LINE_CTRL                                  | Default: 00h |
|-------------|-----|-------------------------------------------------------|--------------|
| 7:4         |     | Reserved to 0                                         |              |
| 3           | R/W | Enable New Design Function in Fixed Last Line Mode    |              |
|             |     | 0: Disable (Default)                                  |              |
|             |     | 1: Enable                                             |              |
| 2           | R/W | DDS Spread Spectrum Test Enable                       |              |
|             |     | 0: Disable (Default)                                  |              |
|             |     | 1: Enable                                             |              |
| 1           | R/W | Enable the Fixed DVTOTAL & Last Line DHTOTAL Function |              |
|             |     | 0: Disable (Default)                                  |              |
|             |     | 1: Enable                                             |              |
| 0           | R/W | Enable DDS Spread Spectrum Output Function            |              |
|             |     | 0: Disable (Default)                                  |              |
|             |     | 1: Enable                                             |              |



#### Procedure:

- First, we have set M/N code and then we need to tune DCLK OFFSET to achieve frame-sync, every step of offset frequency is DCLK/ $2^{15}$ .
- When we finished the frame-sync, we turn on CR BB[1] to let the system running in to free-run mode, at this time, the CRB8,CRB9,CRBA are the reference DV and DH total and Fixed last Line Length.
- But the free-run mode DVS' should be close to frame-sync mode DVS to achieve pseudo-frame-sync( actually, it is free run mode now)
- Then we use CRB7 [1:0] (F-N\*dF) to keep DVS' and DVS very closely to achieve pseudo-frame-sync.

#### Notice:

- In RTD2523, when all the setting above is ready, then we open spread spectrum function, the DCLK OFFSET will shift, please keep the DCLK OFFSET keeps steady when we open spread spectrum function.
- In Real free-run mode, the DV\_TOTAL refers to CR32/CR33, and in Fixed-Last-Line mode, the free-run timing DV\_TOTAL refers to CRB8/CRB9, at this time CR35/36 serve for Vsync-timeout watch dog reference.



## **Embedded TMDS**

| Address: BC |      | TMDS_MEASURE_SELECT                                                           | Default: 00h |
|-------------|------|-------------------------------------------------------------------------------|--------------|
| Bit         | Mode | Function                                                                      |              |
| 7           | R/W  | Transition measurement method                                                 |              |
|             |      | 0: measure the number of transition for N-clock duration (CRBC[3:0])          |              |
|             |      | 1: measure the number of transition smaller than 16/64 clock period (CRBD[0]) | for 1-frame  |
|             |      | duration                                                                      | 1. O.        |
| 6:4         | R/W  | Measure times(exponential of 2)                                               |              |
|             |      | 000: 1                                                                        |              |
|             |      | 001: 2                                                                        |              |
|             |      | 010: 4                                                                        | ,            |
|             |      | 011: 8                                                                        |              |
|             |      | 100: 16                                                                       |              |
|             |      | 101: Not available                                                            |              |
|             |      | 110: Not available                                                            |              |
|             |      | 111: Not available                                                            |              |
| 3:0         | R/W  | Numbers of Clock Period, measurement duration (where clock frequency is       | s 12Khz)     |
|             |      | 0000: 16                                                                      |              |
|             |      | 0001: 1                                                                       |              |
|             |      | 0010: 2                                                                       |              |
|             |      | 0011: 3                                                                       |              |
|             |      | 1111: 15                                                                      |              |

This function will do bit [6:4] times, each time lasts for bit [3:0]/12 ms.

Address: BD TMDS\_MEAS\_RESULT0 Default: 0000\_0110b

| Bit | Mode | Function                                                    |
|-----|------|-------------------------------------------------------------|
| 7   | R/W  | Transition measurement                                      |
|     |      | 0:Stop measure, Cleared after finish (Default)              |
|     |      | 1:Start measure                                             |
| 6:5 | R/W  | Measure Result Select                                       |
|     |      | 00: AVE Value (Default)                                     |
|     |      | 01: Max Value                                               |
|     |      | 10: Min Value                                               |
| 4:3 | R/W  | Measure Select                                              |
|     |      | 00: Measure Hsync transition times before error correction. |



|   |     | 01: Measure Hsync transition times after error correction.        |
|---|-----|-------------------------------------------------------------------|
|   |     | 10: Measure Data Enable transition times before error correction. |
|   |     | 11: Measure Data Enable transition times after error correction.  |
| 2 | R/W | Clock DC Offset                                                   |
|   |     | 0: Disable                                                        |
|   |     | 1: Enable DC Offset Compensation                                  |
| 1 | R/W | R/G/B DC Offset                                                   |
|   |     | 0: Disable                                                        |
|   |     | 1: Enable DC Offset Compensation                                  |
| 0 | R/W | Criterion of Transition Count, duration smaller than              |
|   |     | 0: 16 clock                                                       |
|   |     | 1: 64 clock                                                       |

## Address: BE TMDS\_MEAS\_RESULT1

| Bit | Mode | Function                                               |
|-----|------|--------------------------------------------------------|
| 7   |      | Reserved                                               |
| 6:0 | R    | Value of measure result[6:0] (Item refer to CRBD[6:5]) |

## Address: BF TMDS\_CTRL

| Bit | Mode | Function                                         |
|-----|------|--------------------------------------------------|
| 7   | R    | B channel detect (DE low 128 clock)(write clear) |
|     |      | 0: no                                            |
|     |      | 1: yes                                           |
| 6   | R    | G channel detect (DE low 128 clock)(write clear) |
|     |      | 0: no                                            |
|     |      | 1: yes                                           |
| 5   | R    | R channel detect (DE low 128 clock)(write clear) |
|     |      | 0: no                                            |
|     |      | 1: yes                                           |
| 4   | R    | Hsync occur(write clear)                         |
|     | V    | 0: no                                            |
|     |      | 1: yes                                           |
| 3   | R    | Vsync occur(write clear)                         |
|     |      | 0: no                                            |
|     |      | 1: yes                                           |
| 2:0 |      | Reserved                                         |





### Address: C0 CRC\_OUTPUT\_BYTE\_2

| Bit | Mode | Function                                       |
|-----|------|------------------------------------------------|
| 7:0 | R/W  | 1 <sup>st</sup> read=> Output CRC-24 bit 23~16 |
|     |      | 2 <sup>nd</sup> read=> Output CRC-24 bit 15~8  |
|     |      | 3 <sup>rd</sup> read=> Out put CRC-24 bit 7~0  |

- The read pointer should be reset when 1. CRC Output Byte is written 2. CRC Check starts.
- I The read back CRC value address should be auto-increase, the sequence is shown above

Address: C1 TMDS\_OUTPUT\_CTRL Default: 00h

| Bit | Mode | Function                     |
|-----|------|------------------------------|
| 7   | R/W  | Auto Output Enable           |
|     |      | 0: Disable (Default)         |
|     |      | 1: Enable                    |
| 6   | R/W  | TMDS R Channel Output Enable |
|     |      | 0: Disable (Default)         |
|     |      | 1: Enable                    |
| 5:  | R/W  | TMDS G Channel Output Enable |
|     |      | 0: Disable (Default)         |
|     |      | 1: Enable                    |
| 4   | R/W  | TMDS B Channel Output Enable |
|     |      | 0: Disable (Default)         |
|     |      | 1: Enable                    |
| 3   | R/W  | OCLK Enable                  |
|     |      | 0: Disable (Default)         |
|     |      | 1: Enable                    |



| 2 | R/W | OCLK Invert enable     |
|---|-----|------------------------|
|   |     | 0: Normal (Default)    |
|   |     | 1: Enable              |
| 1 | R/W | Reserved               |
| 0 | R/W | CLK25XINV              |
|   |     | 0: No Invert (Default) |
|   |     | 1: Invert              |

### Address: C2 POWER\_ON\_OFF\_CTRL

Default: 20h

| Bit | Mode | Function                                                                                      |
|-----|------|-----------------------------------------------------------------------------------------------|
| 7   | R/W  | DE-only: Generate VS/HS from DE signal                                                        |
|     |      | 0: Disable (Default)                                                                          |
|     |      | 1: Enable                                                                                     |
| 6   | R/W  | B/R channel swap                                                                              |
|     |      | 0: No swap (Default)                                                                          |
|     |      | 1: Swap                                                                                       |
| 5   | R/W  | Input Channel control by auto function                                                        |
|     |      | 0: Manual                                                                                     |
|     |      | 1: Auto (Default)                                                                             |
| 4   | R/W  | Enable Clock channel: turn on clock channel PLL (For manual use)                              |
|     |      | 0: Disable (Default)                                                                          |
|     |      | 1: Enable                                                                                     |
| 3   | R/W  | Enable Red input port (For manual use, cut off 50ohm internal resistor)                       |
|     |      | 0: Disable (Default)                                                                          |
|     |      | 1: Enable                                                                                     |
| 2   | R/W  | Enable Green input port (For manual use, cut off 50ohm internal resistor)                     |
|     |      | 0: Disable (Default)                                                                          |
|     |      | 1: Enable                                                                                     |
| 1   | R/W  | Enable Blue input port (For manual use, cut off 50ohm internal resistor)                      |
|     |      | 0: Disable (Default)                                                                          |
|     |      | 1: Enable                                                                                     |
| 0   | R/W  | CRC check                                                                                     |
|     |      | 0: Stop                                                                                       |
|     |      | 1: Start CRC check during the next full frame and clear after finish (CRC value in reg. 0xC0) |

### Address: C3 ANALOG\_COMMON\_CTRL0

Default: 03h

| Bit | Mode | Function |
|-----|------|----------|
|-----|------|----------|



| 7:4 | R   | RESL<3:0> Z0 value                                                       |
|-----|-----|--------------------------------------------------------------------------|
|     |     | 0000: max.                                                               |
|     |     | 1111: min.                                                               |
|     |     | Read back Z0 value when calibration is finished.                         |
| 3:0 | R/W | SPADL<3:0>: Selection TSTPAD mode for analog test                        |
|     |     | 0000: 40u                                                                |
|     |     | 0001: select TMDS test signal (Please reference CRC4 5)                  |
|     |     | 0010: D2PL(For PWM0/TCON2) (pin 5)                                       |
|     |     | x011: P2DL (Pad to Digital, Digital input 3.3V) (Default) power on latch |
|     |     | x1xx: HZ                                                                 |
|     |     | 1000: A2P33V                                                             |
|     |     | 1001: D2P33V in open drain mode                                          |
|     |     | 1010: D2P33V in TTL mode                                                 |

| Address: | · C4 | ANALOG   | _COMMON_CTRL1                      |           | Default: (                        | 00h |
|----------|------|----------|------------------------------------|-----------|-----------------------------------|-----|
| Bit Mode |      |          |                                    | Function  | on                                |     |
| 7:6      | R/W  | TMDS_T   | EST Normal Output Selection        | 1         |                                   |     |
|          |      | 00: PWN  | 40                                 |           |                                   |     |
|          |      | 01: TCO  | N2                                 |           |                                   |     |
|          |      | 10: IRQ# | #                                  |           |                                   |     |
|          |      | 11: Rsv  |                                    |           |                                   |     |
| 5        | R/W  | ENTSTL   | : enable internal test signal list | below     |                                   |     |
|          |      | 0: off   |                                    |           |                                   |     |
|          |      | 1: on    |                                    |           |                                   |     |
| 4:0      | R/W  | SPADTS   | ΓL<4:0>: select test signal (SP    | PADL<3:0> | e=0001b)                          |     |
|          |      | 00x00    | CLKPLLPOWL                         | 10010     | Fin in green port                 |     |
|          |      | 00x01    | LPRST in clk port                  | 10011     | Fbak in green port                |     |
|          |      | 00x10    | Fin in clk port                    | 10100     | Ck2.5x sampling clk in green port |     |
|          |      | 00x11    | Fbak in clk port                   | 10101     | Ck2.5x in green port              |     |
|          |      | 01000    | BLUPOWL                            | 10110     | Ck1.0x in green port              |     |
|          |      | 01001    | LPRST in blue port                 | 10111     | Ck0.5x in green port              |     |
| X        |      | 01010    | Fin in blue port                   | 11000     | REDPOWL                           |     |
|          |      | 01011    | Fbak in blue port                  | 11001     | LPRST in red port                 |     |
|          |      | 01100    | Ck2.5x sampling clk in blue        | 11010     | Fin in red port                   |     |
|          |      | 01101    | Ck2.5x in blue port                | 11011     | Fbak in red port                  |     |
|          |      | 01110    | Ck1.0x in blue port                | 11100     | Ck2.5x sampling clk in red port   |     |
|          |      | 01111    | Ck0.5x in blue port                | 11101     | Ck2.5x in red port                |     |
|          |      | 10000    | GRNPOWL                            | 11110     | Ck1.0x in red port                |     |



| i i      |                |                                                                                               |  |  |  |
|----------|----------------|-----------------------------------------------------------------------------------------------|--|--|--|
|          |                | 10001 LPRST in green port 11111 Ck0.5x in red port                                            |  |  |  |
| Address: | C5             | ANALOG_BIAS_CTRL Default: 31h                                                                 |  |  |  |
| Bit      | Mode           | Function                                                                                      |  |  |  |
| 7        | <del>R/W</del> | Auto equalizer setting by HW                                                                  |  |  |  |
|          |                | 0: disable                                                                                    |  |  |  |
|          |                | 1: enable                                                                                     |  |  |  |
| 7        | R/W            | Set 0                                                                                         |  |  |  |
| 6:3      | R/W            | SBIASL<3:0> (Default: 0110)                                                                   |  |  |  |
| 2:0      | R/W            | SBIASGENL<2:0>: bias generator (Default: 001)                                                 |  |  |  |
| Address: | <i>C6</i>      | ANALOG_COMMON_CTRL2 Default: 2xh                                                              |  |  |  |
| Bit      | Mode           | Function                                                                                      |  |  |  |
| 7        | R/W            | SIBINL: select bias source                                                                    |  |  |  |
|          |                | 0: auto generate (Default)                                                                    |  |  |  |
|          |                | 1: bias source is set to IB2IN.                                                               |  |  |  |
| 6:5      | R/W            | PAGINL<1:0>: preamp gain selection of R/G/B port (Default=01)                                 |  |  |  |
|          |                | 00: max.                                                                                      |  |  |  |
|          |                | 11: min.                                                                                      |  |  |  |
| 4        | R/W            | Analog Equalizer Enable(ENEQL)                                                                |  |  |  |
|          |                | 0: Disable (Default)                                                                          |  |  |  |
|          |                | 1: Enable                                                                                     |  |  |  |
| 3        | R              | TMDS internal CTL3 signal status                                                              |  |  |  |
| 2        | R              | TMDS internal CTL2 signal status                                                              |  |  |  |
| 1        | R              | TMDS internal CTL1 signal status                                                              |  |  |  |
| 0        | R              | TMDS internal CTL0 signal status                                                              |  |  |  |
| Address: | <i>C7</i>      | Z0_CALIBRATION_CTRL2 Default: A3h                                                             |  |  |  |
| Bit      | Mode           | Function                                                                                      |  |  |  |
| 7        | R/W            | STUNEL: select calibration                                                                    |  |  |  |
|          |                | 0: Z0 is set by ADJRL<3:0> (Manual)                                                           |  |  |  |
|          |                | 1: Z0 is auto calibrated (Default)                                                            |  |  |  |
| 6        | R/W            | <b>Z0POWL</b> : (control of clock channel internal 50ohm resistor)                            |  |  |  |
|          |                | 50 ohm impedance match calibration starts after power is stable, then status changes from 0→1 |  |  |  |
|          |                | 0: off                                                                                        |  |  |  |
|          |                | 1: on                                                                                         |  |  |  |
| 5:2      | R/W            | ADJRL<3:0>: select Z0 impedance value (default 1000)                                          |  |  |  |
| 1:0      | R/W            | SREXTL<1:0>: select REXT value (select corresponding REXT value on the PCB to SREXTL)         |  |  |  |
|          |                | 00:4k                                                                                         |  |  |  |
|          |                | 01:2k                                                                                         |  |  |  |



| 10:4k/3 |
|---------|
| 11:1k   |

| Address: | · C8 | CLOCK_PLL_SETTING Default: 32h                                                                                    |
|----------|------|-------------------------------------------------------------------------------------------------------------------|
| Bit      | Mode | Function                                                                                                          |
| 7        |      | Reserved to 0                                                                                                     |
| 6:5      | R/W  | SCKLVCSETL<1:0>: when reset CLK PLL, the reset value of VC node 00: 2.17V 01: 1.98V (Default) 10: 1.79V 11: 1.60V |
| 4:2      | R/W  | SCKIL<2:0>: PLL charge-pump current (Default= 3'b100)<br>10u + <4>*20u + <3>*10u + <2>*10u                        |
| 1:0      | R/W  | <b>SCKRL&lt;1:0&gt;</b> : PLL LPF resistor 8k + <1>*4k + <0>*2k                                                   |

#### Address: C9 RGB\_PLL\_SETTING

| Address: | <i>C9</i> | RGB_PLL_SETTING Default: 28h                                                                                       |
|----------|-----------|--------------------------------------------------------------------------------------------------------------------|
| Bit      | Mode      | Function                                                                                                           |
| 7        |           | Reserved to 0                                                                                                      |
| 6:5      | R/W       | SSAVCSETL<1:0>: when reset R/G/B PLL, the reset value of VC node  00: 2.17  01: 1.98 (Default)  10: 1.79  11: 1.60 |
| 4:2      | R/W       | SSAIL<2:0>: PLL charge-pump current (Default:3'b010) 10u+<4>*20u+<3>*10u+<2>*10u                                   |
| 1:0      | R/W       | <b>SSARL&lt;1:0&gt;</b> : PLL LPF resistor (Default: 2'b00)<br>8k+<1>*4k+<0>*2k                                    |

#### Address: CA WATCH\_DOG\_CTRL Default: 40h

| Bit | Mode | Function                  |
|-----|------|---------------------------|
| 7   |      | Reserved to 0             |
| 6   | R/W  | FIFO R/W Auto Calibration |
|     |      | 0: Manual                 |
|     |      | 1: Auto (Default)         |
| 5   | R/W  | R Channel Manual Mode     |
|     |      | 0: Not Invert (Default)   |
|     |      | 1: Invert                 |
| 4   | R/W  | G Channel Manual Mode     |
|     |      | 0: Not Invert (Default)   |

Default: 80h



|     |     | 1: Invert                                                                     |
|-----|-----|-------------------------------------------------------------------------------|
| 3:2 | R/W | CKWDCONL<1:0>: PLL watch dog mode, when CKL<0.7Mhz, reset PLL (Clock)         |
|     |     | 00: Enable (Default)                                                          |
|     |     | 01: Keep PLL VCO=SCKVCSETL<1:0> (break PLL loop)                              |
|     |     | 1x: Disable watch dog                                                         |
| 1:0 | R/W | SAWDCONL<1:0>: PLL watch dog mode, when CKL<0.7Mhz, reset PLL (Sampling Data) |
|     |     | 00: Enable (Default)                                                          |
|     |     | 01: Keep PLL VCO=SSAVCSETL<1:0> (break PLL loop)                              |
|     |     | 1x: Disable watch dog                                                         |

Address: CB CDR\_CTRL0 Default: 00x0\_0010b

| Bit | Mode | Function                                                              |  |  |
|-----|------|-----------------------------------------------------------------------|--|--|
| 7:6 | R/W  | UDCNT_SEL<1:0>                                                        |  |  |
|     |      | Indicate which channel to be R/W in CRCC[5], CRCF                     |  |  |
|     |      | (Only when manual mode (CRCF[7]=0))                                   |  |  |
|     |      | 1x:Red                                                                |  |  |
|     |      | 01:Green                                                              |  |  |
|     |      | 00:Blue                                                               |  |  |
| 5   | R    | OV_FLAG: When UDCNT fall in undefined phase number (#80~127)          |  |  |
| 4   | R/W  | OV_FLAG_CLN: To clean OV_FLAG                                         |  |  |
| 3:2 | R/W  | ADJ_GAIN<1:0> Phase adjust gain.                                      |  |  |
|     |      | One UP/DOWN could mean to change the phase by 1~4 minimum step sizes. |  |  |
| 1:0 | R/W  | LPF<1:0> LPF selection                                                |  |  |
|     |      | 00: ACCUMULATION type                                                 |  |  |
|     |      | x1: CONSECUTIVE type,                                                 |  |  |
|     |      | 10: CASCADE type. (Consecutive → Accumulation) (Default)              |  |  |

Address: CC CDR\_CTRL1 Default: 0Ah

| Bit | Mode | Function                                                      |
|-----|------|---------------------------------------------------------------|
| 7:0 |      | THR_ACC<7:0>: Threshold to assert UP/DOWN in accumulation LPF |

Address: CD CDR\_CTRL2 Default: 0Ah

| Bit | Mode | Function                                                        |
|-----|------|-----------------------------------------------------------------|
| 7:0 | R/W  | THR_CONSEC<7:0>: Threshold to assert UP/DOWN in consecutive LPF |

CRCC and CRCD values can't be zero.

Address: CE UP\_DOWN\_ADJUSTING0

| Bit | Mode | Function                                           |  |
|-----|------|----------------------------------------------------|--|
| 7   | R/W  | UD_AUTO: 1: Auto; 0:Manual                         |  |
| 6:0 | R/W  | UDCNT_FW<6:0>                                      |  |
|     |      | Specify which phase number (#0~79) sent to analog. |  |



| Address: CF | UP_DOWN_ADJUSTING1 | Default: 14h |
|-------------|--------------------|--------------|
|-------------|--------------------|--------------|

| Bit | Mode | Function                                                       |
|-----|------|----------------------------------------------------------------|
| 7:0 | R/W  | WAIT_TIME<7:0>: The minimum period between two phases adjusts. |
|     |      | (phase change responding time)                                 |

### Address: D0 Adaptive Equalizer Default: 00h

| Bit | Mode | Function                                                   |
|-----|------|------------------------------------------------------------|
| 7   | R/W  | Adaptive Equalizer Enable                                  |
|     |      | 0: disable                                                 |
|     |      | 1: enable                                                  |
| 6:5 | R    | Adaptive Equalizer up/down by HW (cleared by writing CRC6) |
|     |      | 00: the same                                               |
|     |      | 01: down                                                   |
|     |      | 1x: up                                                     |
| 4:2 | R/W  | Accumulative Times                                         |
|     |      | 000: 8                                                     |
|     |      | 001: 16                                                    |
|     |      |                                                            |
|     |      | 111: 64                                                    |
| 1:0 | R/W  | HDCP MP Test                                               |

## Address: D1 UP\_DOWN\_CTRL0 Default: 92h

| Bit | Mode | Function                                                                                    |  |
|-----|------|---------------------------------------------------------------------------------------------|--|
| 7   | R/W  | ADJ_AUTO_R: Phase adjusting automatically by digital or not, for RED channel.               |  |
|     |      | 1: automatic (Default)                                                                      |  |
|     |      | 0: manual by firmware                                                                       |  |
| 6:5 | R/W  | UPDOWN_R<1:0>: Manually adjust of up/down for PLL, in RED channel. This is only useful when |  |
|     |      | ADJ_AUTO_R is set to 0.                                                                     |  |
|     |      | 10: UP                                                                                      |  |
|     |      | 01: DOWN                                                                                    |  |
|     |      | 00: hold (Default)                                                                          |  |
| 4   | R/W  | ADJ_AUTO_G: Phase adjusting automatically by digital or not, for GREEN channel.             |  |
|     |      | 1: automatic (Default)                                                                      |  |
|     |      | 0: manual by firmware                                                                       |  |
| 3:2 | R/W  | UPDOWN_G<1:0>: Manually adjust of up/down for PLL, in GREEN channel. This is only useful    |  |
|     |      | when ADJ_AUTO_R is set to 0.                                                                |  |
|     |      | 10: UP                                                                                      |  |
|     |      | 01: DOWN                                                                                    |  |



|   |     | 00: hold (Default)                                                             |
|---|-----|--------------------------------------------------------------------------------|
|   |     |                                                                                |
| 1 | R/W |                                                                                |
| 1 | K/W | ADJ_AUTO_B :Phase adjusting automatically by digital or not, for BLUE channel. |
|   |     | 1: automatic (Default)                                                         |
|   |     | 0: manual by firmware                                                          |
| 0 | R/W | UP side DOWN                                                                   |
|   |     | 0: Disable                                                                     |
|   |     | 1: Enable                                                                      |

| Address: | D2   | UP_DOWN_CTRL1 Default: 0001_xxxxb                                                           |
|----------|------|---------------------------------------------------------------------------------------------|
| Bit      | Mode | Function                                                                                    |
| 7:6      | R/W  | UPDOWN_B<1:0>:                                                                              |
|          |      | Manually adjust of up/down for PLL, in BLUE channel. This is only useful when ADJ_AUTO_R is |
|          |      | set to 0.                                                                                   |
|          |      | 10: UP                                                                                      |
|          |      | 01: DOWN                                                                                    |
|          |      | 00: hold                                                                                    |
| 5        | R/W  | Reserved to 0                                                                               |
| 4        | R/W  | NL_AUTO: Frequency range selection by digital part automatically.                           |
|          |      | 1: automatic by digital (Default)                                                           |
|          |      | 0: manual selected by firmware                                                              |
| 3:0      | R    | NL<3:0>: Frequency selected by digital part.                                                |
|          |      | 0000: 0Hz                                                                                   |
|          |      | 0001: >165MHz or <25MHz                                                                     |
|          |      | 1110: 25-50 MHz                                                                             |
|          |      | 1000: 50-80 MHz                                                                             |
|          |      | 0110: 80-112 MHz                                                                            |
|          |      | 0100: 112-140 MHz                                                                           |
|          |      | 0011: 140-165 MHz                                                                           |
|          | X    | otherwise: invalid                                                                          |

Address: D3 UP\_DOWN\_CTRL2 Default: 30h

| Bit | Mode | Function                                                                            |
|-----|------|-------------------------------------------------------------------------------------|
| 7   | R/W  | CPTEST                                                                              |
|     |      | 0: normal mode, in which clock and data from analog are used.                       |
|     |      | 1: select TSTCKIN/TSTDIN as input 2X5 clock and data respectively, for TESTING.     |
| 6:4 | R/W  | STABLE_CNT<2:0>: Numbers of consecutive frequency change command after which N_FREQ |
|     |      | can be adjusted.                                                                    |



| 3:0 | R/W | NL_FW<3:0>: Frequency selected by firmware. The valid values are the same as those listed in |
|-----|-----|----------------------------------------------------------------------------------------------|
|     |     | previous row. (Read back value in CRD3)                                                      |

| Address: D4 | UP DOWN CRTL3 | Default: 00h |
|-------------|---------------|--------------|
|-------------|---------------|--------------|

| Bit | Mode | Function                                                                         |
|-----|------|----------------------------------------------------------------------------------|
| 7:6 | R/W  | ERRC_SEL<1:0>                                                                    |
|     |      | 00: original signal                                                              |
|     |      | 01: debouncing 1 cycle                                                           |
|     |      | 10: debouncing 1+8 cycle                                                         |
|     |      | 11: 1+8 cycle debouncing+ DE masking transition of vs/hs+vs+(hs88) to masking DE |
| 5:0 | R/W  | DEBUG_SEL                                                                        |

### **HDCP**

Address: D5 HDCP CTRL default: 0000\_0000b

| Bit | Mode | Function                                                                 |
|-----|------|--------------------------------------------------------------------------|
| 7   | R/W  | HDCP Key Access SRAM BIST Action                                         |
|     |      | 0: stop & clear after finish.                                            |
|     |      | 1: start                                                                 |
| 6   | R    | HDCP Key Access SRAM BIST Status                                         |
|     |      | 0: Fail                                                                  |
|     |      | 1: OK, when test start, clear this bit                                   |
| 5   | R    | Indicate VSYNC Polarity                                                  |
|     |      | 0: Positive, which means VS pulse is high.                               |
|     |      | 1: Negative                                                              |
| 4   | R/W  | Invert VSYNC for HDCP                                                    |
|     |      | 0: Not Inverted                                                          |
|     |      | 1: Inverted                                                              |
| 3   | R/W  | Indicate VSYNC Polarity Mode:                                            |
|     |      | 0: auto, indicate by 0x70[5]                                             |
|     |      | 1: manual, decided by 0x70[4]                                            |
| 2   | R/W  | MCU Access DDC data first                                                |
|     |      | 0: enable DDC channel and MCU access only when DDC is not busy           |
|     |      | 1: disable DDC channel and MCU access only                               |
| 1   | R/W  | Device Key Access Port download enable                                   |
|     |      | 0: disable, this would reset the address of Device Key Access Port to 0. |
|     |      | 1: enable                                                                |
| 0   | R/W  | HDCP Enable                                                              |
|     |      | 0: Disable HDCP, except for output.                                      |
|     |      | 1: Auto Enable HDCP function, when Tx I2C write Aksv                     |

default: 00h



Address: D6 Device Key Access Port

| Bit | Mode | Function                                                                                                                                |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R/W  | When enable device key accessing 40x56 table, the 56-bit key table will be transferred to 64-bit                                        |
|     |      | pseudo data with 7 <sup>th</sup> , 15 <sup>th</sup> , 23rd, 31st, 39 <sup>th</sup> , 47 <sup>th</sup> , 55 <sup>th</sup> bits inserted. |
|     |      | The inserted data are '0'.And the write sequence is:                                                                                    |
|     |      | {D0-Byte0, D0-Byte1, D0-Byte2, D0-Byte3, D0-Byte4, D0-Byte5, D0-Byte6, D0-Byte7},                                                       |
|     |      | {D1-Byte0, D1-Byte1, 1-Byte2,D1-Byte3,                                                                                                  |
|     |      | D1-Byte4, D1-Byte5, D1-Byte6, D1-Byte7},                                                                                                |
|     |      |                                                                                                                                         |
|     |      | Accessing this port must be coded/decoded by REALTEK protection code.                                                                   |

Address: D7 HDCP\_PORT\_CTRL

| Bit | Mode | Function                                          |
|-----|------|---------------------------------------------------|
| 7:1 | -    | Reserved                                          |
| 0   | R/W  | HDCP accessing port auto increase (For Host Side) |
|     |      | 0: auto increase                                  |
|     |      | 1: keep in the same address.                      |

Address: D8 HDCP\_ADDR\_PORT default: 00h

| Bit | Mode | Function                                                                                  |
|-----|------|-------------------------------------------------------------------------------------------|
| 7:0 | R/W  | Address port for embedded HDCP access, auto increase after DATA_PORT being accessed. (For |
|     |      | Host Side controlled by D7)                                                               |

Address: D9 HDCP\_DATA\_PORT

| Bit | Mode | Function                           |
|-----|------|------------------------------------|
| 7:0 | R/W  | Data port for embedded HDCP access |

#### I2C Control Register Map ( MCU Side )

| Ī | Hex     | Write/ | Size  | Default  | Register | Function                                                        |
|---|---------|--------|-------|----------|----------|-----------------------------------------------------------------|
|   | Address | Read   | in    | value    | Name     |                                                                 |
|   |         |        | Bytes |          |          |                                                                 |
| ( | 00x00   | R/W    | 5     | XX_XX_XX | BKSV     | HDCP Receiver KSV. This value may be used to determine that the |



|      |   |   | _XX_XX        |          | receiver is HDCP capable. Valid KSVs contain 20 ones and 20 zeros,        |
|------|---|---|---------------|----------|---------------------------------------------------------------------------|
|      |   |   |               |          | a characteristic that must be verified by HDCP Transmitters before        |
|      |   |   |               |          | encryption is enabled. This value must be available any time the          |
|      |   |   |               |          | HDCP Receiver's HDCP hardware is ready to operate.                        |
| 0x05 | R | 3 | All 0, no reg | Reserved | All bytes read as 0x00                                                    |
| 0x08 | R | 2 | XX_XX         | Ri'      | Link verification response. Upon completion of the authentication         |
|      |   |   | _             |          | computations, this register contains the R0' value. Following that, it is |
|      |   |   |               |          | updated upon completion of HDCPBlockCipher if (i mod 128) == 0. It        |
|      |   |   |               |          | is recommended that HDCP Transmitters protect against errors in the       |
|      |   |   |               |          | I2C transmission by re-reading this value when unexpected values are      |
|      |   |   |               |          | received, though care must be taken to avoid missing legitimate mis       |
|      |   |   |               |          | -match conditions. This value must be available at all times between      |
|      |   |   |               |          | updates. R0' must be available less than 100 ms after Aksv is received.   |
|      |   |   |               |          | Subsequent Ri' values must be available a maximum of 128 pixel            |
|      |   |   |               |          | clocks following the Encryption Enable detection (ENC_EN).                |
| 0x0A | R | 1 | XX            | Pj'      | Enhanced Link Verification Response. Updated upon receipt of first        |
|      |   |   |               |          | video pixel received when frame counter value (j mod 16) == 0. The        |
|      |   |   |               |          | value is the XOR of the decrypted byte on channel zero of the first       |
|      |   |   |               |          | video pixel with the least significant byte of Rj. Rj is derived from the |
|      |   |   |               |          | output function in the same manner as Ri, but is captured every 16 th     |
|      |   |   |               |          | counted frame (rather than every 128 th counted frame).                   |
| 0x0B | R | 5 | All 0, no reg | Reserved | All bytes read as 0x00                                                    |
| 0x10 | R | 5 | XX_XX_XX      | AKSV     | HDCP transmitter KSV. Writes to this multi-byte value are written         |
|      |   |   | _XX_XX        |          | least significant byte first. The final write to 0x14 triggers the        |
|      |   |   |               |          | authentication sequence in the HDCP Receiver, and the current Ainfo       |
|      |   |   |               |          | value is copied from the port, takes effect, and the port is reset to the |
|      |   |   |               |          | default value of zero.                                                    |
| 0x15 | R | 1 | 00            | Ainfo    | Bits 7-2: Reserved zeros.                                                 |
|      | X |   |               |          | Bit 1: ENABLE_1.1_FEATURES. This bit enables the Advance                  |
|      |   |   |               |          | Cipher option. If in DVI mode, it also enables the Enhanced               |
|      |   |   |               |          | Encryption Status Signaling (EESS). This bit resets to default zero       |
|      |   |   |               |          | when the HDCP Receiver becomes attached or active, or is reset, or        |
|      |   |   |               |          | the last byte of Aksv is written. A write to the last byte of Aksv copies |
|      |   |   |               |          | the port value and causes it to take effect, and then resets the port     |
|      |   |   |               |          | value to the default value of zero. Thus the options must be explicitly   |
|      |   |   |               |          | enabled prior to each authentication.                                     |
|      |   |   |               |          | Bit 0: Reserved (must be zero).                                           |



| 0x16 | R        | 2   | 00_00 no reg | Reserved | All bytes read as 0x00                                                     |
|------|----------|-----|--------------|----------|----------------------------------------------------------------------------|
| 0x18 | R        | 8   |              | An       | Session random number. This multi-byte value must be written by the        |
|      |          |     |              |          | HDCP Transmitter before the KSV is written.                                |
| 0x20 | R        | 20  | 0, no reg    | Reserved | All bytes read as 0x00                                                     |
| 0x34 | R        | 12  | 0, no reg    | Reserved | All bytes read as 0x00                                                     |
| 0x40 |          | 1   | 8'b10010011  | Bcaps    | Bit 7: HDMI_RESERVED Use of this bit is reserved.                          |
|      | [7]      |     |              |          | Bit 6: REPEATER, HDCP Repeater capability. When set to one, this           |
|      | R/W      |     |              |          | HDCP Receiver supports downstream connections as permitted by the          |
|      | [6:5] R, |     |              |          | Digital Content Protection LLC license. This bit does not change while     |
|      | [4] R    |     |              |          | the HDCP Receiver is active.                                               |
|      | ( or     |     |              |          | Bit 5: READY, KSV FIFO ready. When set to one, this HDCP                   |
|      | needs    |     |              |          | Repeater has built the list of attached KSVs and computed the              |
|      | option   |     |              |          | verification value $V$ '. This value is always zero during the computation |
|      | for      |     |              |          | of V'.                                                                     |
|      | system   |     |              |          | Bit 4: FAST. When set to one, this device supports 400 KHz transfers.      |
|      | ?)       |     |              |          | When zero, 100 KHz is the maximu m transfer rate supported. Note           |
|      | [3:2] R  |     |              |          | that 400KHz transfers are not permitted to any device unless all           |
|      | [1]      |     |              |          | devices on the I 2 C bus are capable of 400KHz transfer. The               |
|      | R/W      |     |              |          | transmitter may not be able to determine if the EDID ROM, present on       |
|      | [0] R    |     |              |          | the HDCP Receiver, is capable of 400KHz operation. This bit does not       |
|      |          |     |              |          | change while the HDCP Receiver is active.                                  |
|      |          |     |              |          | Bits 3-2: Reserved (must be zero).                                         |
|      |          |     |              |          | Bit 1: 1.1_FEATURES. When set to one, this HDCP Receiver                   |
|      |          |     |              |          | supports Enhanced Encryption Status Signaling (EESS), Advance              |
|      |          |     |              |          | Cipher, and Enhanced Link Verification options. This bit does not          |
|      |          |     |              |          | change while the HDCP Receiver is active.                                  |
|      |          |     |              |          | Bit 0: FAST_REAUTHENTICATION. When set to 1, the receiver is               |
|      |          |     |              |          | capable of receiving (unencrypted) video signal during the session         |
|      |          |     |              |          | re-authentication. This bit does not change while the HDCP Receiver        |
|      |          |     |              |          | is active.                                                                 |
| 0x41 | R        | 2   | 00           | Bstatus  | Refer to Table 1                                                           |
| 0x43 | R        | 1   | 00           | KSV      | Key selection vector FIFO. This device is not a repeater. All byte read    |
|      |          |     |              | FIFO     | as 0x00 for HDCP Receivers that are not HDCP                               |
|      |          |     |              |          | Repeaters(REPEATER==0).                                                    |
| 0x44 | R        | 124 | 0, no reg    | Reserved | All bytes read as 0x00                                                     |

The useful bytes of this DDC port are too few. We could use latch file to replace SRAM.

When read non-defined address, output 0.

device address: 0x74/0x75



| Name            | Bit   | Default   | Read   | Description                                                                                                                            |
|-----------------|-------|-----------|--------|----------------------------------------------------------------------------------------------------------------------------------------|
|                 | Field | value     | /Write |                                                                                                                                        |
| Reserved        | 15:14 | 00        | R      | Read as zero.                                                                                                                          |
| HDMI_RESERVED_2 | 13    | 0         | R/W    | Reserved for future possible HDMI use.                                                                                                 |
| HDMI_MODE       | 12    | 0         |        | HDMI Mode. When set to one, the HDCP Receiver has transitioned from DVI Mode to HDMI Mode. This has occurred because the HDCP Receiver |
|                 |       |           |        | has detected HDMI bus conditions on the link. This bit must not be cleared                                                             |
|                 |       |           |        | when the HDCP Transmitter and HDCP Receiver are connected and both                                                                     |
|                 |       |           |        | are operating in an active HDMI mode. This bit must be cleared upon                                                                    |
|                 |       |           |        | power-up, reset, unplug or plug of an HDCP Transmitter or anytime that                                                                 |
|                 |       |           |        | the HDCP Receiver has not seen at least one Data Island within 30 video                                                                |
|                 |       |           |        | frames.                                                                                                                                |
|                 |       |           |        | For clear conditions circuit could tell, such as no DI within 30 video                                                                 |
|                 |       |           |        | frames, reset, and power-up reset, circuit should clear this bit.                                                                      |
|                 |       |           |        | In other conditions such as unplug or plug, we could use F/W write 0 to                                                                |
|                 |       |           |        | clear this bit.                                                                                                                        |
|                 | 11:0  | 0, no reg | R      | Read as zero.                                                                                                                          |

Table 1 (Address 0x41)

## I2C Control Register Map (DVI DDC side)

| Hex     | Write/ | Size  | Register | Function                                                                       |
|---------|--------|-------|----------|--------------------------------------------------------------------------------|
| Address | Read   | in    | Name     |                                                                                |
|         |        | Bytes |          |                                                                                |
| 0x00    | R      | 5     | BKSV     | HDCP Receiver KSV. This value may be used to determine that the receiver is    |
|         |        |       |          | HDCP capable. Valid KSVs contain 20 ones and 20 zeros, a characteristic that   |
|         |        |       |          | must be verified by HDCP Transmitters before encryption is enabled. This value |
|         |        |       |          | must be available any time the HDCP Receiver's HDCP hardware is ready to       |
|         |        |       |          | operate.                                                                       |
| 0x05    | R      | 3     | Reserved | All bytes read as 0x00                                                         |



| 0x08 | R   | 2  | Ri'      | Link verification response. Upon completion of the authentication computations,       |
|------|-----|----|----------|---------------------------------------------------------------------------------------|
| UXU8 | K   | 2  | KI       |                                                                                       |
|      |     |    |          | this register contains the R0' value. Following that, it is updated upon completion   |
|      |     |    |          | of HDCPBlockCipher if (i mod 128) == 0. It is recommended that HDCP                   |
|      |     |    |          | Transmitters protect against errors in the I2C transmission by re-reading this        |
|      |     |    |          | value when unexpected values are received, though care must be taken to avoid         |
|      |     |    |          | missing legitimate mis -match conditions. This value must be available at all         |
|      |     |    |          | times between updates. R0' must be available less than 100 ms after Aksv is           |
|      |     |    |          | received. Subsequent Ri' values must be available a maximum of 128 pixel clocks       |
|      |     |    |          | following the Encryption Enable detection (ENC_EN).                                   |
| 0x0A | R   | 1  | Pj'      | Enhanced Link Verification Response. Updated upon receipt of first video pixel        |
|      |     |    |          | received when frame counter value (j mod 16) == 0. The value is the XOR of the        |
|      |     |    |          | decrypted byte on channel zero of the first video pixel with the least significant    |
|      |     |    |          | byte of Rj. Rj is derived from the output function in the same manner as Ri, but is   |
|      |     |    |          | captured every 16 th counted frame (rather than every 128 th counted frame).          |
| 0x0B | R   | 5  | Reserved | All bytes read as 0x00                                                                |
| 0x10 | R/W | 5  | AKSV     | HDCP transmitter KSV. Writes to this multi-byte value are written least               |
|      |     |    |          | significant byte first. The final write to 0x14 triggers the authentication sequence  |
|      |     |    |          | in the HDCP Receiver, and the current Ainfo value is copied from the port, takes      |
|      |     |    |          | effect, and the port is reset to the default value of zero.                           |
| 0x15 | R/W | 1  | Ainfo    | Bits 7-2: Reserved zeros.                                                             |
|      |     |    |          | Bit 1: ENABLE_1.1_FEATURES. This bit enables the Advance Cipher option. If            |
|      |     |    |          | in DVI mode, it also enables the Enhanced Encryption Status Signaling (EESS).         |
|      |     |    |          | This bit resets to default zero when the HDCP Receiver becomes attached or            |
|      |     |    |          | active, or is reset, or the last byte of Aksv is written. A write to the last byte of |
|      |     |    | KV       | Aksv copies the port value and causes it to take effect, and then resets the port     |
|      |     |    |          | value to the default value of zero. Thus the options must be explicitly enabled       |
|      |     |    |          | prior to each authentication.                                                         |
|      |     |    |          | Bit 0: Reserved (must be zero).                                                       |
| 0x16 | R   | 2  | Reserved | All bytes read as 0x00                                                                |
| 0x18 | R/W | 8  | An       | Session random number. This multi-byte value must be written by the HDCP              |
|      |     |    |          | Transmitter before the KSV is written.                                                |
| 0x20 | R   | 20 | Reserved | All bytes read as 0x00                                                                |
| 0x34 | R   | 12 | Reserved | All bytes read as 0x00                                                                |
| 0x40 | R   | 1  | Bcaps    | Bit 7: HDMI_RESERVED Use of this bit is reserved.                                     |
|      |     |    | 1        | Bit 6: REPEATER, HDCP Repeater capability. When set to one, this HDCP                 |
|      |     |    |          | Receiver supports downstream connections as permitted by the Digital Content          |
|      |     |    |          | received supports downstream conficctions as permitted by the Digital Content         |



|      |   | _   |          |                                                                                     |
|------|---|-----|----------|-------------------------------------------------------------------------------------|
|      |   |     |          | Protection LLC license. This bit does not change while the HDCP Receiver is         |
|      |   |     |          | active.                                                                             |
|      |   |     |          | Bit 5: READY, KSV FIFO ready. When set to one, this HDCP Repeater has built         |
|      |   |     |          | the list of attached KSVs and computed the verification value $V$ . This value is   |
|      |   |     |          | always zero during the computation of $V$ .                                         |
|      |   |     |          | Bit 4: FAST. When set to one, this device supports 400 KHz transfers. When          |
|      |   |     |          | zero, 100 KHz is the maximu m transfer rate supported. Note that 400KHz             |
|      |   |     |          | transfers are not permitted to any device unless all devices on the I2 C bus are    |
|      |   |     |          | capable of 400KHz transfer. The transmitter may not be able to determine if the     |
|      |   |     |          | EDID ROM, present on the HDCP Receiver, is capable of 400KHz operation.             |
|      |   |     |          | This bit does not change while the HDCP Receiver is active.                         |
|      |   |     |          | Bits 3-2: Reserved (must be zero).                                                  |
|      |   |     |          | Bit 1: 1.1_FEATURES. When set to one, this HDCP Receiver supports Enhanced          |
|      |   |     |          | Encryption Status Signaling (EESS), Advance Cipher, and Enhanced Link               |
|      |   |     |          | Verification options. This bit does not change while the HDCP Receiver is active.   |
|      |   |     |          | Bit 0: FAST_REAUTHENTICATION. When set to 1, the receiver is capable of             |
|      |   |     |          | receiving (unencrypted) video signal during the session re-authentication. This bit |
|      |   |     |          | does not change while the HDCP Receiver is active.                                  |
| 0x41 | R | 2   | Bstatus  | Refer to Table 1                                                                    |
| 0x43 | R | 1   | KSV      | Key selection vector FIFO. This device is not a repeater. All byte read as 0x00 for |
|      |   |     | FIFO     | HDCP Receivers that are not HDCP Repeaters(REPEATER==0).                            |
| 0x44 | R | 124 | Reserved | All bytes read as 0x00                                                              |
|      |   |     |          |                                                                                     |

| Name            | Bit   | Read/ | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | Field | Write |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Reserved        | 15:14 | R     | Read as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| HDMI_RESERVED_2 | 13    | R     | Reserved for future possible HDMI use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| HDMI_MODE       | 12    | R     | HDMI Mode. When set to one, the HDCP Receiver has transitioned from DVI Mode to HDMI Mode. This has occurred because the HDCP Receiver has detected HDMI bus conditions on the link. This bit must not be cleared when the HDCP Transmitter and HDCP Receiver are connected and both are operating in an active HDMI mode. This bit must be cleared upon power-up, reset, unplug or plug of an HDCP Transmitter or anytime that the HDCP Receiver has not seen at least one Data Island within 30 video |

default: 0

default: 0000\_0000b



|      |   | frames.       |
|------|---|---------------|
| 11:0 | R | Read as zero. |

Table 1 (Address 0x41)

#### Note:

- 1. When accessing this DDC register map by DDC, the address should increase automatically, except for the first accessing address is KSV\_FIFO, 0x43.
- 2. Access has an implicit offset address equal to 0x08.

#### Address: D9-C0 HDCP frame counter

Bit Mode **Function** R Read as 0 6:0 R HDCP\_frame counter[6:0]

#### Address: D9-C1

| Bit | Mode |          | Function |
|-----|------|----------|----------|
| 7:0 | R    | Reserved |          |

# Address: D9-C2 HDCP system. Info

| Address | : D9-C2 | HDCP system. Info default: 00000000b                                                 |  |
|---------|---------|--------------------------------------------------------------------------------------|--|
| Bit     | Mode    | Function                                                                             |  |
| 7       |         | Reserved                                                                             |  |
| 6       | R       | Authst (Means bksv of RTD pass Tx authorization, Tx is ready to do HDCP transaction) |  |
| 5       | R       | Authkm (Means RTD finish computing KM, ri) //Hidden                                  |  |
| 4       | R       | Authdone (means TX admitted ri value, start to do HDCP transmission)                 |  |
| 3:2     | -       | Reserved                                                                             |  |
| 1       | R       | NO CTRL3, HDCP 1.0 fail flag                                                         |  |
| 0       | R       | Internal buffer for Ainfo[1].                                                        |  |
|         |         | Since Ainfo[1] in DDC port is 0 at most of time, we need to know what Tx wrote.      |  |

#### Address: D9-C3 HDCP flow control

| Bit | Mode | Function                                        |  |
|-----|------|-------------------------------------------------|--|
| 7:4 | R/W  | Reserved to 0                                   |  |
| 3   | R/W  | ENC_EN / ENC_DIS Error Correction for EESS mode |  |



|   | 0: ENC_EN: CTL3~CTL0=1001; ENC_DIS: CTL3~CTL0=0001 |                       |
|---|----------------------------------------------------|-----------------------|
|   |                                                    | 1: ENC_DIS = ~ ENC_EN |
| 2 | R                                                  | ENC_EN status         |
| 1 | R                                                  | ENC_DIS status        |
| 0 | R                                                  | ENC_EN   ENC_DIS      |

# Watch Dog

| Address: DA |      | WATCH_DOG_CTRL Default: 00h                                                               |
|-------------|------|-------------------------------------------------------------------------------------------|
| Bit         | Mode | Function                                                                                  |
| 7:6         |      | Reserved to 0                                                                             |
| 5           | R/W  | Auto switch when Display Vsync timeout                                                    |
|             |      | 0: Disable (Default)                                                                      |
|             |      | 1: Enable                                                                                 |
| 4           | R/W  | Auto switch when ADC-PLL non-lock                                                         |
|             |      | 0: Disable (Default)                                                                      |
|             |      | 1: Enable                                                                                 |
| 3           | R/W  | Auto switch when overflow or underflow                                                    |
|             |      | 0: Disable (Default)                                                                      |
|             |      | 1: Enable                                                                                 |
| 2           | R/W  | Auto switch event happen action (for timing)                                              |
|             |      | 0: Disable (Default)                                                                      |
|             |      | 1: Free Run                                                                               |
| 1           | R/W  | Auto switch event happen action (for data)                                                |
|             |      | 0: Disable (Default)                                                                      |
|             |      | 1: Background                                                                             |
|             |      | Turn off overlay enable and switch to background simultaneously.                          |
| 0           | R    | Display Vsync timeout flag (status with CRDA [5])                                         |
|             |      | 0: Vsync is present                                                                       |
|             |      | 1: Vsync Timeout                                                                          |
|             |      | The line number of Display HS is equal to Display Vertical Total; this bit is set to "1". |
|             |      | Write to clear status.                                                                    |



### **Embedded ADC**

| Address: | DC                        | ADC access port        | Default: 00h |  |
|----------|---------------------------|------------------------|--------------|--|
| Bit      | Mode                      | Function               |              |  |
| 7        | R/W                       | Enable ADC access port |              |  |
| 6:5      | R/W                       | Reserved to 0          |              |  |
| 4:0      | R/W                       | ADC port address       |              |  |
| Address: | Address: DD ADC Data Port |                        |              |  |
| Bit      | Mode                      | Function               |              |  |
| 7:0      | R/W                       | ADC data port          |              |  |

Address: DD-00 ADC\_ RGB\_CTRL

Default: 56h

| Bit | Mode | Function                                                               |
|-----|------|------------------------------------------------------------------------|
| 7:6 | R/W  | PGA (00: Ash=0.9 01: Ash=1.0 10: Ash=1.1 11: Ash=1.2) (Default: 01)    |
| 5:4 | R/W  | PGA (00: Aref=0.9 01: Aref=1.0 10: Aref=1.1 11: Aref=1.2)(Default: 01) |
| 3   | R/W  | ADC source select (Need to select corresponding ADC_OUT_SOG 0 or 1)    |
|     |      | 0: Input0 (Default)                                                    |
|     |      | 1 : Input1                                                             |
| 2   | R/W  | ADC input mode selection                                               |
|     |      | 0 : Single Ended                                                       |
|     |      | 1 : Differential (Default)                                             |
| 1:0 | R/W  | Bandwidth Adjustment                                                   |
|     |      | 00:75M                                                                 |
|     |      | 01:150M                                                                |
|     |      | 10 : 300M (Default)                                                    |
|     |      | 11:500M                                                                |

Address: DD-01 ADC\_RED\_CTRL Default: 40h

| Bit | Mode | Function                                      |  |
|-----|------|-----------------------------------------------|--|
| 7   | R/W  | RED channel clamp mode selection              |  |
|     |      | 0: Low clamp (Default)                        |  |
|     |      | 1: Middle clamp                               |  |
| 6:4 | R/W  | Red channel Clamp Voltage                     |  |
|     |      | 0~700mV, Step=100mV (Default: 100)            |  |
| 3   | R/W  | RED channel Offset Depends on Gain            |  |
|     |      | 0: RGB Dependent, YPbPr Independent (Default) |  |
|     |      | 1: RGB Independent, YPbPr Independent         |  |
| 2:0 | R/W  | Red Channel ADC Fine Tune Delay               |  |
|     |      | (Step=90ps) (Default: 000)                    |  |

Address: DD-02 ADC\_GRN\_CTRL Default: 40h

| Bit | Mode | Function                                     |  |
|-----|------|----------------------------------------------|--|
| 7   | R/W  | GREEN channel clamp mode selection           |  |
|     |      | 0: Low clamp (Default)                       |  |
|     |      | 1: Middle clamp                              |  |
| 6:4 | R/W  | GREEN channel Clamp Voltage                  |  |
|     |      | 0~700mV, Step=100mV(Default:100)             |  |
| 3   | R/W  | GREEN channel Offset Depends on Gain         |  |
|     | *    | 0: RGB Dependent, YPbPr Independent(Default) |  |
|     |      | 1: RGB Independent, YPbPr Independent        |  |
| 2:0 | R/W  | Green Channel ADC Fine Tune Delay            |  |
|     |      | (Step=90ps) (Default:000)                    |  |

Address: DD-03 ADC\_BLU\_CTRL Default: 40h

| В | it | Mode | Function                          |
|---|----|------|-----------------------------------|
| 7 | 7  | R/W  | BLUE channel clamp mode selection |
|   |    |      | 0: Low clamp(Default)             |



|          |         | 1: Middle clamp                                             |           |              |
|----------|---------|-------------------------------------------------------------|-----------|--------------|
| 6:4      | R/W     | BLUE channel Clamp Voltage                                  |           |              |
| 0.4      | IX/ VV  | 0~700mV, Step=100mV (Default:100)                           |           |              |
| 3        | R/W     | BLUE channel Offset Depends on Gain                         |           |              |
|          | 10/ 11  | 0: RGB Dependent, YPbPr Independent(I                       | Default)  |              |
|          |         | 1: RGB Independent, YPbPr Independent                       |           |              |
| 2:0      | R/W     | Blue Channel ADC Fine Tune Delay                            |           |              |
| 2.0      | 10 11   | (Step=90ps) (Default: 000)                                  |           |              |
| Address: | : DD-04 | RED GAIN                                                    |           | Default: 80h |
| Bit      | Mode    |                                                             | Function  |              |
| 7:0      | R/W     | Red Channel Gain Adjust                                     |           |              |
|          |         | GRN_GAIN                                                    | <b>*</b>  | Default: 80h |
| Bit      | Mode    |                                                             | Function  |              |
| 7:0      | R/W     | Green Channel Gain Adjust                                   | 1 unction |              |
|          |         | BLU GAIN                                                    |           | Default: 80h |
| Bit      | Mode    |                                                             | Function  |              |
| 7:0      | R/W     | BLUE Channel Gain Adjust                                    |           |              |
| Address: | : DD-07 | RED_OFFSET                                                  |           | Default: 80h |
| Bit      | Mode    |                                                             | Function  |              |
| 7:0      | R/W     | Red Channel Offset Adjust                                   |           |              |
| Address: | : DD-08 | GRN_OFFSET                                                  |           | Default: 80h |
| Bit      | Mode    |                                                             | Function  |              |
| 7:0      | R/W     | Green Channel Offset Adjust                                 |           |              |
| Address: | : DD-09 | BLU_OFFSET                                                  |           | Default: 80h |
| Bit      | Mode    |                                                             | Function  |              |
| 7:0      | R/W     | BLUE Channel Offset Adjust                                  |           |              |
| Address: | : DD-0A | SOG0_CTRL                                                   |           | Default: 20h |
| Bit      | Mode    |                                                             | Function  |              |
| 7        | R/W     | R Channel Clamp to Top                                      |           |              |
|          |         | 0: Normal (0.375V)                                          |           |              |
|          |         | 1: Top (0.75V)                                              |           |              |
| 6        | R/W     | G Channel Clamp to Top                                      |           |              |
|          | 1       | 0: Normal (0.375V)                                          |           |              |
|          |         | 1: Top (0.75V)                                              |           |              |
| 5:0      | R/W     | SOG0 Reference Control                                      |           |              |
|          |         | 0~630mV, Step=10mV (Default: 100000)                        |           |              |
|          |         | SOG1_CTRL                                                   |           | Default: 20h |
| Bit      | Mode    |                                                             | Function  |              |
| 7        | R/W     | B Channel Clamp to Top                                      |           |              |
|          |         | 0: Normal (0.375V)<br>1: Top (0.75V)                        |           |              |
| 6        | R/W     | R, B Clamp Value from G                                     |           |              |
|          | IVVV    | 0: No                                                       |           |              |
|          |         | 1: Yes                                                      |           |              |
|          |         |                                                             |           |              |
| 5:0      | R/W     |                                                             |           |              |
| 5:0      | R/W     | SOG1 Reference Control 0~630mV, Step=10mV (Default: 100000) |           |              |

The lowest voltage of SOG\_IN is clamped to about 200mV. SOG reference control set the threshold voltage to extract the sync signal from G. The threshold voltage maps the value 0~63 to 0~630 mV.





| Address | Address: DD-0C ADC_POWER_CTRL Default: 08h |                             |  |  |  |
|---------|--------------------------------------------|-----------------------------|--|--|--|
| Bit     | Mode                                       | Function                    |  |  |  |
| 7       | R/W                                        | SOG Mode                    |  |  |  |
|         |                                            | 0: NMOS/R                   |  |  |  |
|         |                                            | 1: Clamping                 |  |  |  |
| 6       | R/W                                        | SOG Channel Clamp to –300mV |  |  |  |
|         |                                            | 0: 500mV                    |  |  |  |
|         |                                            | 1: 200mV                    |  |  |  |
| 5       | R/W                                        | SOG0 Power On               |  |  |  |
|         |                                            | 0 : Power Down(Default)     |  |  |  |
|         |                                            | 1 : Power On                |  |  |  |
| 4       | R/W                                        | SOG1 Power On               |  |  |  |
|         |                                            | 0 : Power Down(Default)     |  |  |  |
|         |                                            | 1 : Power On                |  |  |  |
| 3       | R/W                                        | Band-gap Power On           |  |  |  |
|         |                                            | 0 : Power Down              |  |  |  |
|         |                                            | 1 : Power On (Default)      |  |  |  |
| 2       | R/W                                        | Red Channel ADC Power On    |  |  |  |
|         |                                            | 0 : Power Down (Default)    |  |  |  |
|         |                                            | 1 : Power On                |  |  |  |
| 1       | R/W                                        | Green Channel ADC Power On  |  |  |  |
|         |                                            | 0 : Power Down (Default)    |  |  |  |
|         | D ATT                                      | 1 : Power On                |  |  |  |
| 0       | R/W                                        | Blue Channel ADC Power On   |  |  |  |
|         |                                            | 0 : Power Down (Default)    |  |  |  |
|         |                                            | 1 : Power On                |  |  |  |

Note that Band-gap power can only turn off just in the power down mode, or the chip may run abnormally.

When in power saving mode, only R/G/B channel will be power down, it doesn't include the SOG & band-gap.

Address: DD-0D ADC\_CLOCK Default: 01h Mode **Function** Bit R/W **Input Clock Polarity** 0: Negative (Default) 1: Positive **Output Clock Polarity** 6 R/W 0: Normal (Default) 1: Inverted R/W ADC\_Out Pixel Extra Delay 5:4 00: 1.05ns (Default) 01: 1.39ns 10: 1.69ns 11: 1.97ns



| 3   | R/W | 1x or 2x from APLL (For better clock duty cycle) 0: 1X (Default) 1: 2X |
|-----|-----|------------------------------------------------------------------------|
| 2   | R/W | Single Ended or Differential clock from APLL                           |
|     |     | 0: Differential (Default)                                              |
|     |     | 1: Single Ended                                                        |
| 1:0 | R/W | Duty Stablizer (Default: 01)                                           |

| Address: DD-0E ADC_TEST Default: 04h |      |                                             |              |  |  |
|--------------------------------------|------|---------------------------------------------|--------------|--|--|
| Bit                                  | Mode | Function                                    |              |  |  |
| 7                                    | R/W  | Reserved to 0                               |              |  |  |
| 6:4                                  | R/W  | Test Output Selection (PAD : SOGIN0/SOGIN1) | *            |  |  |
|                                      |      | 000:X/X(Hi-Z) Normal SOG Mode (Default)     | <b>Y/O</b> . |  |  |
|                                      |      | 001:GND/GND                                 |              |  |  |
|                                      |      | 010:VRBIR/VREFN                             |              |  |  |
|                                      |      | 011:VCMI/VCMO                               | •            |  |  |
|                                      |      | 100:VRTIR/VREFP                             |              |  |  |
|                                      |      | 101:VMID/GND                                |              |  |  |
|                                      |      | 110:VOFFSET/GND                             |              |  |  |
|                                      |      | 111:VDD/VDD                                 |              |  |  |
| 3:2                                  | R/W  | SOG Resistor                                |              |  |  |
|                                      |      | 00: open                                    |              |  |  |
|                                      |      | 01: Poly R=500K, external C=10nf (Default)  |              |  |  |
|                                      |      | 10: MOS R=1M, external C=4.7nF              |              |  |  |
|                                      |      | 11: MOS R=5M, external C=1nF                |              |  |  |
| 1:0                                  | R/W  | Clock Output Divider                        |              |  |  |
|                                      |      | 00 : 1/1 (Default)                          |              |  |  |
|                                      |      | 01:1/2                                      |              |  |  |
|                                      |      | 10 : 1/3<br>11 : 1/4                        |              |  |  |
|                                      |      | 11.1/4                                      |              |  |  |

Address: DD-0F ADC\_IBIAS2 Default: 53h Bit Mode Function APLL\_IB60U[1:0] 7:6 R/W Bias Current of APLL\_IB60U 00:48u 01:60u (Default) 10:72u 11:84u 5:4 R/W ADC\_SF[1:0] Bias Current of ADC\_SF 00:15u 01:20u (Default) 10:25u 11:30u 3 R/W ADC\_REF Bias Current of ADC\_REF 0:60u (Default) 1:80u



| 2:0 | R/W | ADC_OP[2:0]            |  |
|-----|-----|------------------------|--|
|     |     | Bias Current of ADC_OP |  |
|     |     | 000:10u                |  |
|     |     | 001:15u                |  |
|     |     | 010:17.5u              |  |
|     |     | 011:20u                |  |
|     |     | 100:22.5u              |  |
|     |     | 101:25u                |  |
|     |     | 110:27.5u              |  |
|     |     | 111:30u                |  |

| Address: | DD-10 | ADC_VBIAS0 Default: 21h              |
|----------|-------|--------------------------------------|
| Bit      | Mode  | Function                             |
| 7        | R/W   | Resistor Reference (REFIO)           |
|          |       | 0:Ref. To Internal R (Default)       |
|          |       | 1:Ref. To External R=2K              |
| 6:4      | R/W   | ADC_VBIAS0[6:4]                      |
|          |       | Band gap Voltage                     |
|          |       | 000:0.890                            |
|          |       | 001:0.841                            |
|          |       | 010:0.792 (Default)                  |
|          |       | 011:0.742                            |
|          |       | 100:0.693                            |
|          |       | 101:0.644                            |
|          |       | 110:0.594                            |
|          |       | 111:0.545                            |
| 3:2      | R     | Temperature sensor 0~120 (70+38*1.2) |
|          |       | 00: 30 degree                        |
|          |       | 01: 30-60 degree                     |
|          |       | 10: 60-90 degree                     |
|          |       | 11: 120 degree                       |
| 1:0      | R/W   | ADC_VBIAS0[1:0]                      |
|          |       | Band gap Voltage                     |
|          |       | 00:0.775                             |
|          |       | 01:0.792 (Default)                   |
|          |       | 10:0.810                             |
|          |       | 11:0.829                             |

Address: DD-11 ADC\_VBIAS1 Default: 0Dh Mode Function Bit R/W **ADC Gain Calibration** 0: Normal
1: Calibration R/W R Channel Clamp to -300mV 6 0: 0mV (Default) 1: -300mV R/W G Channel Clamp to -300mV 0: 0mV (Default) 1: -300mV R/W B Channel Clamp to -300mV 0: 0mV (Default) 1: -300mV 3 R/W Vcmo with Lower VDD Ratio //(1) 0:Lower, 1.068 1:Normal, 1.122 (Default) 2 R/W Vemo from VBG or from VDD //(1) 0:from VBG (constant) 1:from VDD (Default) 1:0 R/W Vcmo Voltage[1:0] //(01)



| 00:0.90           |
|-------------------|
| 01:1.00 (Default) |
| 11:1.05           |
| 11:1.10           |

| Address: | : DD-12 | PTNPOS_H                                                           | Default: 00h |
|----------|---------|--------------------------------------------------------------------|--------------|
| Bit      | Mode    | Function                                                           |              |
| 7        | R/W     | Enable Test                                                        |              |
|          |         | 0: Finish (and result sequence is R-G-B) (Default)                 |              |
|          |         | 1: Start                                                           |              |
| 6:4      | R/W     | Test Pattern V Position Register [10:8]                            |              |
|          |         | Assign the test pattern digitized position in line after V_Start.  | X            |
| 3        |         | Reserved to 0                                                      |              |
| 2:0      | R/W     | Test Pattern H Position Register [10:8]                            |              |
|          |         | Assign the test pattern digitized position in pixel after H_Start. |              |

#### Address: DD-13 PTNPOS\_V\_L

| Bit | Mode | Function                                                         |
|-----|------|------------------------------------------------------------------|
| 7:0 | R/W  | Test Pattern V Position Register [7:0]                           |
|     |      | Assign the test pattern digitized position in line after V_Start |

#### Address: DD-14 PTNPOS\_H\_L

| Bit | Mode | Function                                                         |
|-----|------|------------------------------------------------------------------|
| 7:0 | R/W  | Test Pattern H Position Register [7:0]                           |
|     |      | Assign the test pattern digitized position in line after H_Start |

Use PTNPOS to assign the pixel position after HSYNC leading edge that input signal digitized. Each time the PTNPOS is written, the digitized results will be loaded into PTNRD, PTNGD and PTNBD. For test issue, make the input signal a fixed pattern before PTNPOS is written. Then the same digitized output will be got.

#### Address: DD-15 PTNRD

| Bit | Mode | Function                                   |
|-----|------|--------------------------------------------|
| 7:0 | R    | Test Pattern Red-Channel Digitized Result. |

#### Address: DD-16 PTNRD

| Bit | Mode |             | Function                          |
|-----|------|-------------|-----------------------------------|
| 7:0 | R    | Test Patter | n Green-Channel Digitized Result. |

#### Address: DD-17 PTNRD

| Bit | Mode | Function                                    |
|-----|------|---------------------------------------------|
| 7:0 | R    | Test Pattern Blue-Channel Digitized Result. |

I The test pattern digitized result after HSYNC leading edge about PTNPOS pixel.



#### **ICM**

| Address | : E0 | ICM Control   | Default: 00h |
|---------|------|---------------|--------------|
| Bit     | Mode |               | Function     |
| 7       | R/W  | ICM Enable    |              |
|         |      | 0: Disable    |              |
|         |      | 1: Enable     |              |
| 6       | R/W  | Y Correction  |              |
|         |      | 0: Disable    |              |
|         |      | 1: Enable     |              |
| 5       | R/W  | Reserved to 0 |              |
| 4       | R/W  | CM0 Enable    |              |
|         |      | 0: Disable    |              |
|         |      | 1: Enable     |              |
| 3       | R/W  | CM1 Enable    |              |
|         |      | 0: Disable    |              |
|         |      | 1: Enable     |              |
| 2       | R/W  | CM2 Enable    |              |
|         |      | 0: Disable    |              |
|         |      | 1: Enable     |              |
| 1       | R/W  | CM3 Enable    |              |
|         |      | 0: Disable    |              |
|         |      | 1: Enable     |              |
| 0       | R/W  | CM4 Enable    |              |
|         |      | 0: Disable    |              |
|         |      | 1: Enable     |              |

| Address: | <b>E1</b> | ICM_SEL                                                       | Default: 00h |  |
|----------|-----------|---------------------------------------------------------------|--------------|--|
| Bit      | Mode      | Function                                                      |              |  |
| 7:5      | R/W       | ICM Test Mode                                                 |              |  |
|          |           | 000: disable                                                  |              |  |
|          |           | 001: bypass U, V result                                       |              |  |
|          |           | 010: bypass hue/saturation result                             |              |  |
|          |           | 011: bypass dU, dV value                                      |              |  |
|          |           | 1xx: R,B as LUT input, and bypass LUT output to R/G/B output  |              |  |
| 4:3      |           | reserved                                                      |              |  |
| 2:0      | R/W       | CM Select                                                     |              |  |
|          |           | 000: Select Chroma Modifier 0 for Accessing Through Data Port |              |  |
|          |           | 001: Select Chroma Modifier 1 for Accessing Through Data Port |              |  |
|          |           | 010: Select Chroma Modifier 2 for Accessing Through Data Port |              |  |
|          |           | 011: Select Chroma Modifier 3 for Accessing Through Data Port |              |  |
|          |           | 100: Select Chroma Modifier 4 for Accessing Through Data Port |              |  |
|          |           | 101~111; reserved                                             |              |  |

Address:E2 ICM\_ADDR Default: 00h Bit Mode Function 7:0 R/W ICM port address Address:E3 ICM\_Data Mode Bit Function 7:0 R/W ICM port data

ICM\_ADDR will be increased automatically after each byte of ICM\_DATA has been accessed.

| Address: E3-00 | MST HUE HB |  |
|----------------|------------|--|
|                |            |  |

| Address: E3-00 MST_HUE_HB Default |      |          |
|-----------------------------------|------|----------|
| Bit                               | Mode | Function |
| 7:4                               |      | Reserved |



| 3:0      | W     | High Byte[11:8] of Master Hue for Chroma M | Iodifier N.  |
|----------|-------|--------------------------------------------|--------------|
| Address: | E3-01 | MST_HUE_LB                                 | Default: 00h |
| Bit      | Mode  | Fu                                         | nction       |
| 7:0      | W     | Low Byte[7:0] of Master Hue for Chroma Mo  | odifier N.   |
| Address: | E3-02 | HUE_SET                                    | Default: 00h |
| Bit      | Mode  | Fu                                         | nction       |
| 7:6      | W     | CM[N]_LWID                                 |              |
|          |       | 00: CM[N] left width 0                     |              |
|          |       | 01: CM[N] left width 1                     |              |
|          |       | 10: CM[N] left width 2                     |              |
|          |       | 11: CM[N] left width 3                     |              |
| 5:4      | W     | CM[N]_LBUF                                 |              |
|          |       | 00: CM[N] left Buffer 0                    |              |
|          |       | 01: CM[N] left Buffer 1                    |              |
|          |       | 10: CM[N] left Buffer 2                    |              |
|          |       | 11: CM[N] left Buffer 3                    |              |
| 3:2      | W     | CM[N]_RWID                                 |              |
|          |       | 00: CM[N] right width 0                    |              |
|          |       | 01: CM[N] right width 1                    |              |
|          |       | 10: CM[N] right width 2                    |              |
|          |       | 11: CM[N] right width 3                    |              |
| 1:0      | W     | CM[N]_RBUF                                 |              |
|          |       | 00: CM[N] right Buffer 0                   | X            |
|          |       | 01: CM[N] right Buffer 1                   |              |
|          |       | 10: CM[N] right Buffer 2                   |              |
|          |       | 11: CM[N] right Buffer 3                   |              |

| Address: E3-03~32 U/V Offset |  | Default: 00h |
|------------------------------|--|--------------|
|------------------------------|--|--------------|

| Mode | Function                                       |
|------|------------------------------------------------|
| W    | Addr 03: U Offset 00,                          |
|      | Addr 04: V Offset 00,                          |
|      | Addr 05: U Offset 01,                          |
|      | Addr 06: V Offset 01,                          |
|      | Addr 07: U Offset 02,                          |
|      | Addr 08: V Offset 02,                          |
|      | Addr 09: U Offset 03,                          |
|      | Addr 0A: V Offset 03,                          |
|      | Addr 0B: U Offset 04,                          |
|      | Addr 0C: V Offset 04,                          |
|      | Addr 0D: U Offset 05,                          |
|      | Addr 0E: V Offset 05,                          |
|      | Addr 0F: U Offset 06,                          |
|      | Addr 10: V Offset 06,                          |
|      | Addr 11: U Offset 07,                          |
|      | Addr 12: V Offset 07,                          |
|      | A J.J., 12, II Office 4 10                     |
|      | Addr 13: U Offset 10,<br>Addr 14: V Offset 10, |
|      | Addr 15: U Offset 11,                          |
|      | Addr 16: V Offset 11,                          |
|      | Addr 17: U Offset 12,                          |
|      | Addr 18: V Offset 12,                          |
|      | Addr 19: U Offset 13,                          |
|      | Addr 1A: V Offset 13,                          |
|      | Addr 1B: U Offset 14,                          |
|      | Addr 1C: V Offset 14,                          |
|      | W                                              |



| Addr 1D: U Offset 15,                 |                                                                                                                                                                                                                                                                          |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Addr 1E: V Offset 15,                 |                                                                                                                                                                                                                                                                          |
| Addr 1F: U Offset 16,                 |                                                                                                                                                                                                                                                                          |
| Addr 20: V Offset 16,                 |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
| ,                                     |                                                                                                                                                                                                                                                                          |
| Addr 23: U Offset 20,                 |                                                                                                                                                                                                                                                                          |
| Addr 24: V Offset 20,                 |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
| · · · · · · · · · · · · · · · · · · · |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
| Addr 29: U Offset 23,                 |                                                                                                                                                                                                                                                                          |
| Addr 2A: V Offset 23,                 |                                                                                                                                                                                                                                                                          |
| Addr 2B: U Offset 24,                 |                                                                                                                                                                                                                                                                          |
| · · · · · · · · · · · · · · · · · · · |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
|                                       |                                                                                                                                                                                                                                                                          |
| · · · · · · · · · · · · · · · · · · · |                                                                                                                                                                                                                                                                          |
|                                       | Addr 1E: V Offset 15, Addr 1F: U Offset 16, Addr 20: V Offset 16, Addr 21: U Offset 17, Addr 22: V Offset 17,  Addr 23: U Offset 20, Addr 24: V Offset 20, Addr 25: U Offset 21, Addr 26: V Offset 21, Addr 27: U Offset 22, Addr 28: V Offset 22, Addr 29: U Offset 23, |



# DCC

| Address | : E4 | DCC_CTRL0    | Default: 00h |
|---------|------|--------------|--------------|
| Bit     | Mode | Function     |              |
| 7       | R/W  | DCC_ENABLE   |              |
|         |      | 0: Disable   |              |
|         |      | 1: Enable    |              |
| 6       | R/W  | Y_FORMULA    |              |
|         |      | 0: Formula 0 |              |
|         |      | 1: Formula 1 |              |
| 5       | R/W  | SOFT_CLAMP   |              |
|         |      | 0: Disable   |              |
|         |      | 1: Enable    |              |
| 4       | R/W  | DCC_MODE     |              |
|         |      | 0: Auto Mode |              |



|     |     | 1: Manual Mode                                                       |  |  |  |  |
|-----|-----|----------------------------------------------------------------------|--|--|--|--|
| 3   | R/W | SCENE_CHANGE                                                         |  |  |  |  |
|     |     | 0: Disable Scene-Change Function                                     |  |  |  |  |
|     |     | 1: Enable Scene-Change Function in Auto Mode                         |  |  |  |  |
| 2   | R/W | BWL_EXP                                                              |  |  |  |  |
|     |     | 0: Disable Black/White Level Expansion                               |  |  |  |  |
|     |     | 1: Enable Black/White Level Expansion in Auto Mode                   |  |  |  |  |
| 1:0 | R/W | DCC_PAGE_SEL                                                         |  |  |  |  |
|     |     | 00: Page 0 (for Histogram / Ymin-max / Soft-Clamping / Scene-Change) |  |  |  |  |
|     |     | 01: Page 1 (for Y-Curve / WBL Expansion)                             |  |  |  |  |
|     |     | 10: Page 2 (for Calculation Parameter)                               |  |  |  |  |
|     |     | 11: Page 3 (for Testing and Debug)                                   |  |  |  |  |

| Address: E5 |      | DCC_CTRL1 Default: 00h                                                         |
|-------------|------|--------------------------------------------------------------------------------|
| Bit         | Mode | Function                                                                       |
| 7           | R/W  | DCC gain control enable                                                        |
|             |      | 0: Disable                                                                     |
|             |      | 1: Enable                                                                      |
|             |      | Note: DCC gain control enable must delay MOV_AVG_LEN frame after DCC enable.   |
| 6           | R    | 1: time to write highlight window position & normalized factor, write to clear |
| 5:0         |      | Reserved 0                                                                     |

| Address: Eo DCC Address Port |      |             |  |  |  |
|------------------------------|------|-------------|--|--|--|
| Bit                          | Mode | Function    |  |  |  |
| 7:0                          | R/W  | DCC Address |  |  |  |

| Address | : E7 | DCC Data Port |          |
|---------|------|---------------|----------|
| Bit     | Mode |               | Function |
| 7:0     | R/W  | DCC Data      |          |

DCC\_ADDR will be increased automatically after each byte of DCC\_DATA has been accessed.

Address: E7-00 (nage0) NOR FACTOR H

| Auulcss | Address: E7-00 (paget) TOK_TACTOK_II |                                                    |  |  |  |  |
|---------|--------------------------------------|----------------------------------------------------|--|--|--|--|
| Bit     | Mode                                 | Function                                           |  |  |  |  |
| 7:6     |                                      | Reserved                                           |  |  |  |  |
| 5:0     | R/W                                  | Bit[21:16] of Normalized Factor; NF=(255/N)*(2^22) |  |  |  |  |
| Address | : E7-01 ( <sub>]</sub>               | page0) NOR_FACTOR_M                                |  |  |  |  |
| Bit     | Mode                                 | Function                                           |  |  |  |  |
| 7:0     | R/W                                  | Bit[15:8] of Normalized Factor; NF=(255/N)*(2^22)  |  |  |  |  |
| Address | Address: E7-02 (page0) NOR_FACTOR_L  |                                                    |  |  |  |  |
| Bit     | Mode                                 | Function                                           |  |  |  |  |
| 7:0     | R/W                                  | Bit[7:0] of Normalized Factor; NF=(255/N)*(2^22)   |  |  |  |  |

| Address | : E7-03 ( | (page0) BBE_CTRL default              | : 04h |  |
|---------|-----------|---------------------------------------|-------|--|
| Bit     | Mode      | Function                              |       |  |
| 7       | R/W       | BBE_ENA                               |       |  |
|         |           | ): Disable Black-Background Exception |       |  |
|         |           | 1: Enable Black-Background Exception  |       |  |
| 6:4     |           | Reserved                              | •     |  |
| 3:0     | R/W       | BBE_THD                               | •     |  |



| 1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ı | 0.11, DCD 77, 1, 116, D1, 1, D, |
|   | 8-bit RGB Threshold for Black-Background Exception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|   | 10 Oil ROD Threshold for Diack Dackground Exception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| Address | Address: E7-04 (page0) NFLT_CTRL default: 00h |                                                      |       |
|---------|-----------------------------------------------|------------------------------------------------------|-------|
| Bit     | Mode                                          | Function                                             |       |
| 7       | R/W                                           | HNFLT_ENA                                            |       |
|         |                                               | 0: Disable Histogram Noise Filter                    |       |
|         |                                               | 1: Enable Histogram Noise Filter                     |       |
| 6:4     | R/W                                           | HNFLT_THD                                            |       |
|         |                                               | Threshold for Histogram Noise Filter                 |       |
| 3       | R/W                                           | YNFLT_ENA                                            |       |
|         |                                               | 0: Disable Ymax / Ymin Noise Filter                  | • (A) |
|         |                                               | 1: Enable Ymax / Ymin Noise Filter                   |       |
| 2:0     | R/W                                           | YNFLT_THD                                            | × 1 0 |
|         |                                               | Threshold for Ymax/Ymin Noise Filter (= 4*YNFLT THD) |       |

| Address | : E7-05 ( <sub>]</sub> | page0) HIST_CTRL                          | default: 00h |
|---------|------------------------|-------------------------------------------|--------------|
| Bit     | Mode                   | Function                                  |              |
| 7       | R/W                    | RH0_LIMITER                               |              |
|         |                        | 0: Disable RH0 Limiter                    |              |
|         |                        | 1: Enable RH0 Limiter                     |              |
| 6       | R/W                    | RH1_LIMITER                               |              |
|         |                        | 0: Disable RH1 Limiter                    |              |
|         |                        | 1: Enable RH1 Limiter                     |              |
| 5:3     |                        | Reserved                                  |              |
| 2:0     | R/W                    | MOV_AVG_LEN                               |              |
|         |                        | 000: Histogram Moving Average Length = 1  |              |
|         |                        | 001: Histogram Moving Average Length = 2  |              |
|         |                        | 010: Histogram Moving Average Length = 4  |              |
|         |                        | 011: Histogram Moving Average Length = 8  |              |
|         |                        | 100: Histogram Moving Average Length = 16 |              |
|         |                        | 101~111: reserved                         |              |

| Address | : E7-06 ( <sub>]</sub> | page0) SOFT_CLAMP                           | default: B0h |
|---------|------------------------|---------------------------------------------|--------------|
| Bit     | Mode                   | Function                                    |              |
| 7:0     | R/W                    | Slope of Soft-Clamping (= SOFT_CLAMP / 256) |              |

| Address        | :: E7-07 (page0)         | Y_MAX_LB                      | default: FFh |
|----------------|--------------------------|-------------------------------|--------------|
| Bit            | Mode                     | Function                      |              |
| 7:0            | R/W Lower F              | Bound of Y_MAX (= 4*Y_MAX_LB) |              |
|                |                          |                               |              |
| Address        | :: E7-08 (page0)         | Y_MIN_HB                      | default: 00h |
| Address<br>Bit | :: E7-08 (page0)<br>Mode | Y_MIN_HB Function             | default: 00h |

| Address | : E7-09 ( <sub>]</sub> | oage0) SCG_PERIOD                                    | default: xxx10000b |
|---------|------------------------|------------------------------------------------------|--------------------|
| Bit     | Mode                   | Function                                             |                    |
| 7:5     |                        | Reserved                                             |                    |
| 4:0     | R/W                    | Scene-Change Mode Period = 1~32.                     |                    |
|         |                        | Note: SCG_PERIOD >= MOV_AVG_LEN, CRE7-05[2:0](page0) |                    |
| Address | : E7-0A (              | page0) SCG_LB                                        | default: 00h       |
| Bit     | Mode                   | Function                                             |                    |
| 7:0     | R/W                    | SCG_DIFF Lower Bound for Exiting Scene-Change Mode   |                    |

Address: E7-0B (page0) SCG\_HB default: FFh



| Bit     | Mode                 | Function                                                                                |
|---------|----------------------|-----------------------------------------------------------------------------------------|
| 7:0     | R/W                  | SCG_DIFF Higher Bound for Exiting Scene-Change Mode                                     |
| Address | E7-0C (              |                                                                                         |
| Bit     | Mode                 | Function                                                                                |
| 7:1     |                      | Reserved                                                                                |
| 0       | R                    | Reg[0D]~Reg[16] are updated every frame. Once POPUP_BIT is read, the value of Reg[0D] ~ |
|         |                      | Reg[16] will not be updated until Reg[16] is read.                                      |
|         | TE 0D (              | A GGG PYTT                                                                              |
| Address | •                    |                                                                                         |
| Bit     | Mode                 | Function  (Wintegram Differences between Compart France and American) / 8               |
| 7:0     | R                    | = (Histogram Difference between Current Frame and Average) / 8                          |
| Address | : E7-0E (            | page0) Y_MAX_VAL                                                                        |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | = Max { Y_MAX_LB, (Y Maximum in Current Frame / 4) }                                    |
| Address | E7-0F (              | page0) Y_MIN_VAL                                                                        |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | = Min { Y_MIN_HB, (Y Minimum in Current Frame / 4) }                                    |
|         |                      |                                                                                         |
| Address | E7-10 (ı             | page0) S0_VALUE                                                                         |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | Normalized Histogram S0 Value                                                           |
| Address | E7-11 (r             | page0) S1_VALUE                                                                         |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | Normalized Histogram S1 Value                                                           |
| Address | E7-12 ( <sub>]</sub> | page0) S2_VALUE                                                                         |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | Normalized Histogram S2 Value                                                           |
| Address | E7-13 ( <sub>]</sub> | page0) S3_VALUE                                                                         |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | Normalized Histogram S3 Value                                                           |
| Address | E7-14 ( <sub>]</sub> | G ,                                                                                     |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | Normalized Histogram S4 Value                                                           |
| Address | E7-15 (J             | page0) S5_VALUE                                                                         |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | Normalized Histogram S5 Value                                                           |
| Address | E7-16 (1             |                                                                                         |
| Bit     | Mode                 | Function                                                                                |
| 7:0     | R                    | Normalized Histogram S6 Value                                                           |
|         | V                    |                                                                                         |
|         |                      |                                                                                         |

| Address | s: E7-00 ( <sub>]</sub> | page1) DEF_CRV[01]                                       | default:10h |
|---------|-------------------------|----------------------------------------------------------|-------------|
| Bit     | Mode                    | Function                                                 |             |
| 7:0     | R/W                     | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | s: E7-01 ( <sub>]</sub> | page1) DEF_CRV[02]                                       | default:20h |
| Bit     | Mode                    | Function                                                 |             |
| 7:0     | R/W                     | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | s: E7-02 ( <sub>]</sub> | page1) DEF_CRV[03]                                       | default:30h |
| Bit     | Mode                    | Function                                                 |             |



| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
|---------|------------|----------------------------------------------------------|-------------|
| Address | : E7-03 () |                                                          | default:40h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-04 () | page1) DEF_CRV[05]                                       | default:50h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-05 () | page1) DEF_CRV[06]                                       | default:60h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-06 () | page1) DEF_CRV[07]                                       | default:70h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] | X           |
| Address | : E7-07 () | page1) DEF_CRV[08]                                       | default:80h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-08 () | page1) DEF_CRV[09]                                       | default:90h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-09 () | page1) DEF_CRV[10]                                       | default:A0h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-0A (  | (page1) DEF_CRV[11]                                      | default:B0h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-0B (  |                                                          | default:C0h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-0C (  |                                                          | default:D0h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-0D (  | (page1) DEF_CRV[14]                                      | default:E0h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
| Address | : E7-0E (  | page1) DEF_CRV[15]                                       | default:F0h |
| Bit     | Mode       | Function                                                 |             |
| 7:0     | R/W        | Pre-Defined Y-Curve; Keep DEF_CRV[N] $\geq$ DEF_CRV[N-1] |             |
|         |            |                                                          |             |

Registers below is effective only when auto mode is disable and black/white level expansion is enabled.

When auto mode is enabled (DCC\_MODE=0), Y\_BL\_BIAS and Y\_WL\_BIAS are read-only.

| Address        | : E7-0F ( <sub>]</sub> | page1) Y_BL_BIAS                                        | default:00h |
|----------------|------------------------|---------------------------------------------------------|-------------|
| Bit            | Mode                   | Function                                                |             |
| 7:0            | R/W                    | Y Offset for Black-Level Expansion (Y_L' = 4*Y_BL_BIAS) |             |
|                |                        |                                                         |             |
| Address        | : E7-10 ( <sub>I</sub> | page1) Y_WL_BIAS                                        | default:00h |
| Address<br>Bit | : E7-10 (p<br>Mode     | page1) Y_WL_BIAS Function                               | default:00h |

Load double buffer CRE7-00 ~ CRE7-10 (page1) after write CRE7-10 when DCC enable

Registers below is effective only when auto mode is enabled.

In manual mode (DCC\_MODE=1), BLD\_VAL will be fixed to 0. It means Y-curve is fully determined by

Default: 00h



DEF\_CUR[01~15]

| Address | : E7-11 (p             | page1) BLD_UB                  | default:00h |   |
|---------|------------------------|--------------------------------|-------------|---|
| Bit     | Mode                   |                                | Function    |   |
| 7:0     | R/W                    | Upper Bound of Blending Factor |             |   |
| Address | : E7-12 (p             | page1) BLD_LB                  | default:00h | _ |
| Bit     | Mode                   |                                | Function    |   |
| 7:0     | R/W                    | Lower Bound of Blending Factor |             |   |
| Address | : E7-13 ( <sub>I</sub> | page1) DEV_FACTOR              | default:00h | _ |
| Bit     | Mode                   |                                | Function    |   |
| 7:0     | R/W                    | Deviation Weighting Factor     |             |   |
| Address | : E7-14 (p             | page1) BLD_VAL                 | <b>*</b>    |   |
| Bit     | Mode                   |                                | Function    |   |
| 7:0     | R                      | Blending Value                 |             |   |
| Address | : E7-15 (p             | page1) DEV_VAL_HI              |             |   |
| Bit     | Mode                   |                                | Function    |   |
| 7:0     | R                      | Bit[8:1] of Deviation Value    |             |   |
| Address | : E7-16 (p             | page1) DEV_VAL_LO              |             |   |
| Bit     | Mode                   |                                | Function    |   |
| 7       | R                      | Bit[0] of Deviation Value      |             |   |
| 6:0     |                        | Reserved                       |             |   |

Address: E7-00~8F (page2) SRAM initial value

| Bit | Mod | e      | Function |
|-----|-----|--------|----------|
| 7:0 | W   | Hidden |          |

| Address | : E7-00 ( <sub>]</sub> | page3) SRAM_BIST default: 00h           |
|---------|------------------------|-----------------------------------------|
| Bit     | Mode                   | Function                                |
| 7       | R/W                    | BIST_EN                                 |
|         |                        | 0: disable                              |
|         |                        | 1: enable                               |
| 6       | R/W                    | RAM_Mode                                |
|         |                        | 0: dclk domain mode (normal mode, BIST) |
|         |                        | 1: MCU domain mode (SCG test)           |
| 5:2     |                        | Reserved                                |
| 1       | R                      | BIST_Period                             |
|         |                        | 0: BIST is done                         |
|         |                        | 1: BIST is running                      |
| 0       | R                      | BIST_OK                                 |
|         |                        | 0: SRAM fail                            |
|         |                        | 1: SRAM ok                              |

## **Cyclic-Redundant-Check**

Address: F2 OP\_CRC\_CTRL (Output CRC Control Register)

| Bit | Mode | Function      |
|-----|------|---------------|
| 7:1 |      | Reserved to 0 |



| 0 | R/W | Output CRC Control:                                                             |
|---|-----|---------------------------------------------------------------------------------|
|   |     | 0: Stop or finish (Auto-stop after checked a completed display frame) (Default) |
|   |     | 1: Start                                                                        |

**CRC function** =  $X^24 + X^7 + X^2 + X + 1$ .

#### Address: F3 OP\_CRC\_CHECKSUM (Output CRC Checksum)

| Bit | Mode | Function                                       |     |
|-----|------|------------------------------------------------|-----|
| 7:0 | R/W  | 1 <sup>st</sup> read=> Output CRC-24 bit 23~16 |     |
|     |      | 2 <sup>nd</sup> read=> Output CRC-24 bit 15~8  |     |
|     |      | 3 <sup>rd</sup> read=> Out put CRC-24 bit 7~0  | XIO |

- I The read pointer should be reset when 1. OP\_CRC\_BYTE is written 2. Output CRC Control starts.
- I The read back CRC value address should be auto-increase, the sequence is shown above





## **DDC Special Function Access (DDC/CI)**

|     | Address: F4 | DDC SET SLAVE | Default: 6E |
|-----|-------------|---------------|-------------|
| - 4 | Auuress. 14 | DDC SEI SLAVE | Delault, OE |

| Bit | Mode | Function                    |
|-----|------|-----------------------------|
| 7:1 | R/W  | DDC Slave Address to decode |
| 0   |      | Reserved to 0               |

#### Address: F5 DDC\_SUB\_IN

| Bit | Mode | Function                 |   |  |
|-----|------|--------------------------|---|--|
| 7:0 | R    | DDC Sub-Address Received | X |  |

#### Address: F6 DDC\_DATA\_IN

| Bit | Mode | Function                                                               |
|-----|------|------------------------------------------------------------------------|
| 7:0 | R/W  | Read: DDC Data Received (16-bytes buffer)                              |
|     |      | Write: DDC Data Received (16-bytes buffer)                             |
|     |      | Every Read/Write access, the buffer index is auto-decreased/increased. |

Address: F7 DDC\_CTRL Default: 00h Bit **Function** Mode 7 R/W Start BIST function for DDC SRAM 0: finished and clear 1: start Test result about DVI DDC SRAM R 0: fail 1: ok Test result about ADC DDC SRAM 5 R 0: fail 1: ok Reserved 3 R/W Auto reset DDC DATA Buffer 0: disable 1: enable In host (pc) write enable, when DDC write (No START after DDC\_SUB), reset DDC\_DATA buffer. Reset DDC\_DATA buffer R/W 0: Finish 1: Reset 1 R/W DDC\_DATA buffer write enable 0: host (pc) write enable



|   |     | 1: slave (mcu) write enable                                                       |
|---|-----|-----------------------------------------------------------------------------------|
|   |     | Both PC and MCU can read DDC_DATA buffer, but only one can write DDC_DATA buffer. |
| 0 | R/W | Channel Select                                                                    |
|   |     | 0: from ADC DDC                                                                   |
|   |     | 1: from DVI DDC                                                                   |

#### Address: F8 DDC\_STATUS

| Bit | Mode | Function                                                                        |
|-----|------|---------------------------------------------------------------------------------|
| 7   | R    | DDC_DATA_BUFFER Full                                                            |
|     |      | If DDC_DATA buffer is full, this bit is set to "1". (On-line monitor)           |
|     |      | The DDC_DATA buffer Full status will be on-line-monitor the condition, once it  |
|     |      | becomes full, it kept high, if it is not-full, then it goes low.                |
| 6   | R    | DDC_DATA_BUFFER Empty                                                           |
|     |      | If DDC_DATA buffer is empty, this bit is set to "1". (On-line monitor)          |
|     |      | The DDC_DATA buffer Empty status will be on-line-monitor the condition, once it |
|     |      | becomes empty, it kept high, if it is not-empty, then it goes low.              |
| 5   |      | Reserved to 0                                                                   |
| 4   | R    | If <b>DDC_STOP</b> signal occurs, this bit is set to "1". Write clear.          |
| 3   | R    | If DDC_DATA_OUT loaded to serial-out-byte, this bit is set to "1". Write clear  |
| 2   | R    | If DDC_DATA_IN latched, this bit is set to "1". Write clear                     |
| 1   | R    | If DDC_SUB latched, this bit is set to "1" Write clear                          |
| 0   | R    | If DDC_SLAVE latched, this bit is set to "1" Write clear                        |

When DDC Start, clear DDC\_Stop flag, CRF8[4].

#### Address: F9 DDC IRO CTRL

| Address: F9 |      | DDC_IRQ_CTRL                                                                       | Default: 00h |
|-------------|------|------------------------------------------------------------------------------------|--------------|
| Bit         | Mode | Function                                                                           |              |
| 7           | R/W  | 0: Disable the <b>DDC_DATA_BUFFER Full</b> signal as an interrupt source           |              |
|             |      | 1: Enable the DDC_DATA_BUFFER Full signal as an interrupt source                   |              |
| 6           | R/W  | 0: Disable the DDC_DATA_BUFFER Empty signal as an interrupt source                 |              |
|             |      | 1: Enable the DDC_DATA_BUFFER Empty signal as an interrupt source                  |              |
| 5           |      | Reserved                                                                           |              |
| 4           | R/W  | 0: Disable the <b>DDC_STOP</b> signal as an interrupt source                       |              |
|             |      | 1: Enable the <b>DDC_STOP</b> signal as an interrupt source                        |              |
| 3           | R/W  | 0: Disable the <b>DDC_DATA_OUT</b> loaded to serial-out-byte as an interrupt sour  | ce           |
|             |      | 1: Enable the <b>DDC_DATA_OUT</b> loaded to serial-out-byte as an interrupt source | e            |
| 2           | R/W  | 0: Disable the <b>DDC_DATA_IN</b> latched as an interrupt source                   |              |
|             |      | 1: Enable the <b>DDC_DATA_IN</b> latched as an interrupt source                    |              |
| 1           | R/W  | 0: Disable the <b>DDC_SUB</b> latched as an interrupt source                       |              |



|   |     | 1: Enable the DDC_SUB latched as an interrupt source           |
|---|-----|----------------------------------------------------------------|
| 0 | R/W | 0: Disable the <b>DDC_SLAVE</b> latched as an interrupt source |
|   |     | 1: Enable the <b>DDC_SLAVE</b> latched as an interrupt source  |





#### **DDC Channel (ADC/DVI)**

(Refers to the VESA "Display Data Channel Standard" for detailed)

Address: FA **DDC ENABLE (DDC Channel Enable Register)** 

| Default: 00ff    |
|------------------|
|                  |
|                  |
|                  |
|                  |
| <b>*</b> . ( ) \ |
|                  |

Default, AAh

| Bit | Mode | Function                                             |
|-----|------|------------------------------------------------------|
| 7:5 | R/W  | DDC Channel Address Least Significant 3 Bits         |
|     |      | (The default DDC channel address MSB 4 Bits is "A")  |
| 4   | R/W  | DDC Write Status (for external DDC access only)      |
|     |      | It is cleared after write.                           |
| 3   | R/W  | DDC SRAM Write Enable (for external DDC access only) |
|     |      | 0: Disable                                           |
|     |      | 1: Enable                                            |
| 2   | R/W  | DDC De-bounce Enable                                 |
|     |      | 0: Disable                                           |
|     |      | 1: Enable (with crystal/4)                           |
| 1   | R/W  | DDC Channel RAM Size                                 |
|     |      | 0: 128 bytes                                         |
|     |      | 1: 256 bytes                                         |
| 0   | R/W  | DDC Channel Enable Bit                               |
|     |      | 0: MCU access Enable                                 |
|     |      | 1: DDC channel Enable                                |

#### Address: FB DDC\_INDEX (DDC SRAM R/W Index Register)

| Bit | Mode | Function                                 |
|-----|------|------------------------------------------|
| 7:0 | R/W  | DDC SRAM Read/Write Index Register [7:0] |

The DDC channel index register will be auto increased one by one after each read or write cycle.

#### Address: FC DDC\_ACCESS\_PORT (DDC Channel ACCESS Port)

| Bit | Mode                         | Function |
|-----|------------------------------|----------|
| 7:0 | R/W DDC SRAM Read/Write Port |          |

<sup>\*\*</sup> The DDC function can still work when Power Down & Power Save.

Address: FD DDC\_DVI\_ENABLE (DDC Channel Enable Register) Default: 00h Bit Mode **Function** 7:5 R/W **DVI DDC Channel Address Least Significant 3 Bits** (The default DDC channel address MSB 4 Bits is "A") 4 R DVI DDC External Write Status (for external DDC access only) It is cleared after write. 3 R/W DVI DDC External Write Enable (for external DDC access only) 0: Disable

<sup>\*\*</sup> After reset, the register will be set to default value, but the SRAM will keep original data.



|   |     | 1: Enable                     |              |
|---|-----|-------------------------------|--------------|
| 2 | R/W | DVI DDC Debounce Enable       |              |
|   |     | 0: Disable                    |              |
|   |     | 1: Enable (with crystal/4)    |              |
| 1 | R/W | DVI DDC Channel RAM Size      |              |
|   |     | 0: 128 bytes                  |              |
|   |     | 1: 256 bytes                  |              |
| 0 | R/W | DVI DDC Channel Enable Switch | * (          |
|   |     | 0: MCU access Enable          | <b>7/0</b> . |
|   |     | 1: External DDC access Enable |              |

Address: FE DDC\_DVI\_INDEX (DDC SRAM R/W Index Register)

| Bit | Mode | Function                                     |
|-----|------|----------------------------------------------|
| 7:0 | R/W  | DVI DDC SRAM Read/Write Index Register [7:0] |

The DDC channel index register will be auto increased one by one after each read or write cycle.

Address: FF DDC\_DVI\_ACCESS\_PORT (DDC Channel ACCESS Port)

| Bit | Mode |                              | Function |
|-----|------|------------------------------|----------|
| 7:0 | R/W  | DVI DDC SRAM Read/Write Port |          |

- The DDC function can still work when Power\_Down & Power\_Save.
- After reset, the register will be set to default value, but the SRAM will keep original data.



#### **Embedded OSD**

#### Addressing and Accessing Register

| ADDRESS   | BIT |     |     |     |     |     |    |    |
|-----------|-----|-----|-----|-----|-----|-----|----|----|
|           | 7   | 6   | 5   | 4   | 3   | 2   | 1  | 0  |
| High Byte | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 |
| Low Byte  | A7  | A6  | A5  | A4  | A3  | A2  | A1 | A0 |

Figure 18. Addressing and Accessing Registers

| Date   | BIT |    |    |    |    |    |    |    |
|--------|-----|----|----|----|----|----|----|----|
| Byte 0 | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Byte 1 | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Byte 2 | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Figure 2. Data Registers

All kind of registers can be controlled and accessed by these 2 bytes, and each address contains 3-byte data, details are described as follows:

#### Write mode: [A15:A14] select which byte to write

-00: Byte 0 -01:Byte 1 -10: Byte 2 -11: All

\*All data are sorted by these three Bytes (Byte0~Byte2)

[A13] Auto Load (Double Buffer)

#### [A12] Address indicator

- -0: Window and frame control registers.
- -1: Font Select and font map SRAM

#### [A11:A0] Address mapping

- Font Select and font map SRAM address: 000~EFF 3.75k\*3byte
- -Frame control register address: 000~0xx (Latch)
- -Window control register address: 100~1xx (**Latch**)
- \* Selection of SRAM address or Latch address selection is determined by A12!



#### Example:

Bit [15:14]=00

-All data followed are written to byte0 and address increases.

Byte0àByte0àByte0... (Address will auto increase)

Bit [15:14] =01

-All data followed are written to byte1 and address increases.

Byte1àByte1àByte1... (Address will auto increase)

Bit [15:14] =11

- Address will be increased after each 3-byte data written.

Byte0àByte1àByte2àByte0àByte1àByte2... (Address will auto increase)

#### Window control registers

- I Windows all support shadow/border/3D button
- Window0, 5, 6, 7 support gradient functions.
- Window 4, 5, 6, 7 start/end resolution are 1line(pixel), Window 0, 1, 2, 3 start/end resolution are 4line(pixel),
- All window start and end position include the *special effect* (*border/shadow/3D button*) been assigned
- I Font comes after windows by 10 pixels, so you should compensate 10 pixels on windows to meet font position

#### Window 0 Shadow/Border/Gradient

#### Address: 100h

#### Byte 0

| Bit | Mode | Function                                                          |
|-----|------|-------------------------------------------------------------------|
| 7:6 |      | Reserved                                                          |
| 5:3 | W    | Window 0 shadow/border width or 3D button thickness in pixel unit |
|     |      | 000~111: 1 ~ 8 pixel                                              |
| 2:0 | W    | Window 0 shadow/border height in line unit                        |
|     |      | 000~111: 1 ~ 8 line                                               |
|     |      | It must be the same as bit[5:3] for 3D button thickness           |

| Bit | Mode | Function                                              |  |  |  |
|-----|------|-------------------------------------------------------|--|--|--|
| 7:4 | W    | Vindow 0 shadow color index in 16-color LUT           |  |  |  |
|     |      | For 3D window, it is the left-top/bottom border color |  |  |  |
| 3:0 | W    | Window 0 border color index in 16-color LUT           |  |  |  |



For 3D window, it is the right-bottom/top border color

| Bit | Mode | Function                    |
|-----|------|-----------------------------|
| 7   | W    | R Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 6   | W    | G Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 5   | W    | B Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 4:3 | W    | Gradient level              |
|     |      | 00: 1 step per level        |
|     |      | 01: Repeat 2 step per level |
|     |      | 10: Repeat 3 step per level |
|     |      | 11: Repeat 4 step per level |
| 2   | W    | Enable Red Color Gradient   |
| 1   | W    | Enable Green Color Gradient |
| 0   | W    | Enable Blue Color Gradient  |



Window 0 start position

Address: 101h

Byte 0

| Bit | Mode | Function                        |
|-----|------|---------------------------------|
| 7:2 | W    | Window 0 horizontal start [5:0] |
| 1:0 |      | Reserved                        |

Byte 1

| Bit | Mode | Function                               |                     |
|-----|------|----------------------------------------|---------------------|
| 7:5 | W    | Window 0 vertical start [2:0] line     | <i>Y</i> / <i>C</i> |
| 4:0 | W    | Window 0 horizontal start [10:6] pixel |                     |

Byte 2

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7:0 | W    | Window 0 vertical start [10:3] line |

Start position must be increments of four.

Window 0 end position

Address: 102h

Byte 0

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:2 | W    | Window 0 horizontal end [5:0] |
| 1:0 |      | Reserved                      |

Byte 1

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:5 | W    | Window 0 vertical end [2:0] line     |
| 4:0 | W    | Window 0 horizontal end [10:6] pixel |

Byte 2

| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:0 | W    | Window 0 vertical end [10:3] line |

I End position must be increments of four.

#### Window 0 control

Address: 103h

Byte 0

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 | -    | Reserved |

| Bit | Mode | Function |
|-----|------|----------|
| 7   |      | Reserved |



| 6:4 | W | 111: 7 level per gradient            |      |
|-----|---|--------------------------------------|------|
|     |   | 110: 6 level per gradient            |      |
|     |   | 101: 5 level per gradient            |      |
|     |   | 100: 4 level per gradient            |      |
|     |   | 011: 3 level per gradient            |      |
|     |   | 010: 2 level per gradient            |      |
|     |   | 001: 1 level per gradient            |      |
|     |   | 000: 8 level per gradient            | + (A |
| 3:0 | W | Window 0 color index in 16-color LUT |      |
|     |   |                                      |      |

Byte 2 default: 00h

| Byte 2 |      | default: 00h            |
|--------|------|-------------------------|
| Bit    | Mode | Function                |
| 7      | W    | Reserved                |
| 6      | W    | Gradient function       |
|        |      | 0: Disable              |
|        |      | 1: Enable               |
| 5      | W    | Gradient direction      |
|        |      | 0: Horizontal           |
|        |      | 1: Vertical             |
| 4      | W    | Shadow/Border/3D button |
|        |      | 0: Disable              |
|        |      | 1: Enable               |
| 3:1    | W    | Window 0 Type           |
|        |      | 000: Shadow Type 1      |
|        |      | 001: Shadow Type 2      |
|        |      | 010: Shadow Type3       |
|        |      | 011: Shadow Type 4      |
|        |      | 100: 3D Button Type 1   |
|        |      | 101: 3D Button Type 2   |
|        | V    | 110: Reserved           |
|        |      | 111: Border             |
| 0      | W    | Window 0 Enable         |
|        |      | 0: Disable              |
|        |      | 1: Enable               |



Window 1 Shadow/Border/Gradient

Address: 104h

Byte 0

| Bit | Mode | Function                                                          |
|-----|------|-------------------------------------------------------------------|
| 7:6 | W    | Reserved                                                          |
| 5:3 | W    | Window 1 shadow/border width or 3D button thickness in pixel unit |
|     |      | 000~111: 1 ~ 8 pixel                                              |
| 2:0 | W    | Window 1 shadow/border height in line unit                        |
|     |      | 000~111: 1 ~ 8 line                                               |
|     |      | It must be the same as bit[5:3] for 3D button thickness           |

Byte 1

| Bit | Mode | Function                                               |
|-----|------|--------------------------------------------------------|
| 7:4 | W    | Window 1 shadow color index in 16-color LUT            |
|     |      | For 3D window, it is the left-top/bottom border color  |
| 3:0 | W    | Window 1 border color index in 16-color LUT            |
|     |      | For 3D window, it is the right-bottom/top border color |

Byte 2

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 | W    | Reserved |

Window 1 start position

Address: 105h

Byte 0

| Bit | Mode | Function                        |
|-----|------|---------------------------------|
| 7:2 | W    | Window 1 horizontal start [5:0] |
| 1:0 |      | Reserved                        |

Byte 1

| Bit | Mode | Function                               |
|-----|------|----------------------------------------|
| 7:5 | W    | Window 1 vertical start [2:0] line     |
| 4:0 | W    | Window 1 horizontal start [10:6] pixel |

Byte 2

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7:0 | W    | Window 1 vertical start [10:3] line |

Start position must be increments of four.

Window 1 end position

Address: 106h



| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:2 | W    | Window 1 horizontal end [5:0] |
| 1:0 |      | Reserved                      |

## Byte 1

| Bit | Mode | Function                             |         |
|-----|------|--------------------------------------|---------|
| 7:5 | W    | Window 1 vertical end [2:0] line     |         |
| 4:0 | W    | Window 1 horizontal end [10:6] pixel | + ( / ) |

# Byte 2

| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:0 | W    | Window 1 vertical end [10:3] line |

End position must be increments of four.



Window 1 control

Address: 107h

Byte 0

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 |      | Reserved |

Byte 1

| Bit | Mode | Function                             |              |
|-----|------|--------------------------------------|--------------|
| 7:4 |      | Reserved                             | * ( )        |
| 3:0 | W    | Window 1 color index in 16-color LUT | <b>X</b> \\\ |

Byte 2 default: 00h

| Bit | Mode | Function                |
|-----|------|-------------------------|
| 7:5 | W    | Reserved                |
| 4   | W    | Shadow/Border/3D button |
|     |      | 0: Disable              |
|     |      | 1: Enable               |
| 3:1 | W    | Window 1 Type           |
|     |      | 000: Shadow Type 1      |
|     |      | 001: Shadow Type 2      |
|     |      | 010: Shadow Type3       |
|     |      | 011: Shadow Type 4      |
|     |      | 100: 3D Button Type 1   |
|     |      | 101: 3D Button Type 2   |
|     |      | 110: Reserved           |
|     |      | 111: Border             |
| 0   | W    | Window 1 Enable         |
|     |      | 0: Disable              |
|     |      | 1: Enable               |

Window 2 Shadow/Border/Gradient

Address: 108h

| Bit | Mode | Function                                                         |  |
|-----|------|------------------------------------------------------------------|--|
| 7:6 | W    | Reserved                                                         |  |
| 5:3 | W    | indow 2 shadow/border width or 3D button thickness in pixel unit |  |
|     |      | 000~111: 1 ~ 8 pixel                                             |  |
| 2:0 | W    | Window 2 shadow/border height in line unit                       |  |
|     |      | 000~111: 1 ~ 8 line                                              |  |
|     |      | It must be the same as bit[5:3] for 3D button thickness          |  |



| Bit | Mode | Function                                               |
|-----|------|--------------------------------------------------------|
| 7:4 | W    | Window 2 shadow color index in 16-color LUT            |
|     |      | For 3D window, it is the left-top/bottom border color  |
| 3:0 | W    | Window 2 border color index in 16-color LUT            |
|     |      | For 3D window, it is the right-bottom/top border color |

### Byte 2

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 | W    | Reserved |

### Window 2 start position

Address: 109h

Byte 0

| Bit | Mode |                                 | Function |
|-----|------|---------------------------------|----------|
| 7:2 | W    | Window 2 horizontal start [5:0] |          |
| 1:0 |      | Reserved                        |          |

### Byte 1

| Bit | Mode | Function                               |  |
|-----|------|----------------------------------------|--|
| 7:5 | W    | Window 2 vertical start [2:0] line     |  |
| 4:0 | W    | Window 2 horizontal start [10:6] pixel |  |

### Byte 2

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7:0 | W    | Window 2 vertical start [10:3] line |

Start position must be increments of four.

## Window 2 end position

Address: 10Ah

Byte 0

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:2 | W    | Window 2 horizontal end [5:0] |
| 1:0 |      | Reserved                      |

## Byte 1

| Bit | Mode | Function                             |  |
|-----|------|--------------------------------------|--|
| 7:5 | W    | Window 2 vertical end [2:0] line     |  |
| 4:0 | W    | Vindow 2 horizontal end [10:6] pixel |  |

| Bit | Mode | Function |
|-----|------|----------|



| 7:0 | W | Window 2 vertical end [10:3] line |
|-----|---|-----------------------------------|
|-----|---|-----------------------------------|

End position must be increments of four.

Window 2 control

Address: 10Bh

Byte 0

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 |      | Reserved |

Byte 1

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:4 |      | Reserved                             |
| 3:0 | W    | Window 2 color index in 16-color LUT |

Byte 2 default: 00h

| Bit | Mode | Function               |  |  |
|-----|------|------------------------|--|--|
| 7:5 | W    | Reserved               |  |  |
| 4   | W    | nadow/Border/3D button |  |  |
|     |      | 0: Disable             |  |  |
|     |      | 1: Enable              |  |  |
| 3:1 | W    | Window 2 Type          |  |  |
|     |      | 000: Shadow Type 1     |  |  |
|     |      | 001: Shadow Type 2     |  |  |
|     |      | 10: Shadow Type3       |  |  |
|     |      | 011: Shadow Type 4     |  |  |
|     |      | 00: 3D Button Type 1   |  |  |
|     |      | 01: 3D Button Type 2   |  |  |
|     |      | 110: Reserved          |  |  |
|     |      | 111: Border            |  |  |
| 0   | W    | Window 2 Enable        |  |  |
|     |      | 0: Disable             |  |  |
|     | V    | 1: Enable              |  |  |

## Window 3 Shadow/Border/Gradient

Address: 10Ch

| Bit | Mode | Function                                                          |  |
|-----|------|-------------------------------------------------------------------|--|
| 7:6 | W    | eserved                                                           |  |
| 5:3 | W    | Vindow 3 shadow/border width or 3D button thickness in pixel unit |  |
|     |      | 000~111: 1 ~ 8 pixel                                              |  |
| 2:0 | W    | Window 3 shadow/border height in line unit                        |  |



| 000~111: 1 ~ 8 line                                     |
|---------------------------------------------------------|
| It must be the same as bit[5:3] for 3D button thickness |

| Bit | Mode | Function                                              |  |
|-----|------|-------------------------------------------------------|--|
| 7:4 | W    | Vindow 3 shadow color index in 16-color LUT           |  |
|     |      | For 3D window, it is the left-top/bottom border color |  |
| 3:0 | W    | Window 3 border color index in 16-color LUT           |  |
|     |      | or 3D window, it is the right-bottom/top border color |  |

## Byte 2

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 | W    | Reserved |

### Window 3 start position

Address: 10Dh

Byte 0

| Bit | Mode | Function                        |
|-----|------|---------------------------------|
| 7:2 | W    | Window 3 horizontal start [5:0] |
| 1:0 |      | Reserved                        |

### Byte 1

| Bit | Mode | Function                               |
|-----|------|----------------------------------------|
| 7:5 | W    | Window 3 vertical start [2:0] line     |
| 4:0 | W    | Window 3 horizontal start [10:6] pixel |

#### Byte 2

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7:0 | W    | Window 3 vertical start [10:3] line |

Start position must be increments of four.

## Window 3 end position

Address: 10Eh

Byte 0

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:2 | W    | Window 3 horizontal end [5:0] |
| 1:0 |      | Reserved                      |

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:5 | W    | Window 3 vertical end [2:0] line     |
| 4:0 | W    | Window 3 horizontal end [10:6] pixel |



| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:0 | W    | Window 3 vertical end [10:3] line |

End position must be increments of four.

Window 3 control

Address: 10Fh

Byte 0

| Bit | Mode | Function |  |
|-----|------|----------|--|
| 7:0 |      | Reserved |  |

Byte 1

| Bit | Mode | Function                             |  |
|-----|------|--------------------------------------|--|
| 7:4 |      | Reserved                             |  |
| 3:0 | W    | Window 3 color index in 16-color LUT |  |

Byte 2 default: 00h

| Bit | Mode | Function                |
|-----|------|-------------------------|
| 7:5 | W    | Reserved                |
| 4   | W    | Shadow/Border/3D button |
|     |      | 0: Disable              |
|     |      | 1: Enable               |
| 3:1 | W    | Window 3 Type           |
|     |      | 000: Shadow Type 1      |
|     |      | 001: Shadow Type 2      |
|     |      | 010: Shadow Type3       |
|     |      | 011: Shadow Type 4      |
|     |      | 100: 3D Button Type 1   |
|     |      | 101: 3D Button Type 2   |
|     |      | 110: Reserved           |
|     |      | 111: Border             |
| 0   | W    | Window 3 Enable         |
|     |      | 0: Disable              |
|     | )    | 1: Enable               |

Window 4 Shadow/Border/Gradient

Address: 110h

| Bit | Mode | Function                                                          |  |
|-----|------|-------------------------------------------------------------------|--|
| 7:6 | W    | Reserved                                                          |  |
| 5:3 | W    | Window 4 shadow/border width or 3D button thickness in pixel unit |  |



|     |   | 000~111: 1 ~ 8 pixel                                    |  |
|-----|---|---------------------------------------------------------|--|
| 2:0 | W | Window 4 shadow/border height in line unit              |  |
|     |   | 00~111: 1 ~ 8 line                                      |  |
|     |   | It must be the same as bit[5:3] for 3D button thickness |  |

| Bit | Mode | Function                                               |                |
|-----|------|--------------------------------------------------------|----------------|
| 7:4 | W    | Window 4 shadow color index in 16-color LUT            |                |
|     |      | For 3D window, it is the left-top/ bottom border color | * ( / <b>)</b> |
| 3:0 | W    | Window 4 border color index in 16-color LUT            | 7/0            |
|     |      | For 3D window, it is the right-bottom/top border color |                |

### Byte 2

| I | Bit | Mode | Function |
|---|-----|------|----------|
| 7 | 7:0 | W    | Reserved |

### Window 4 start position

Address: 111h

### Byte 0

| Bit | Mode | Function                        |
|-----|------|---------------------------------|
| 7:2 | W    | Window 4 horizontal start [5:0] |
| 2:0 |      | Reserved                        |

## Byte 1

| Bit | Mode | Function                               |
|-----|------|----------------------------------------|
| 7:5 | W    | Window 4 vertical start [2:0] line     |
| 4:0 | W    | Window 4 horizontal start [10:6] pixel |

## Byte 2

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7:0 | W    | Window 4 vertical start [10:3] line |

## Window 4 end position

Address: 112h

## Byte 0

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:2 | W    | Window 4 horizontal end [5:0] |
| 1:0 |      | Reserved                      |

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:5 | W    | Window 4 vertical end [2:0] line     |
| 4:0 | W    | Window 4 horizontal end [10:6] pixel |



| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:0 | W    | Window 4 vertical end [10:3] line |

#### Window 4 control

Address: 113h

Byte 0

| Bit | Mode | Function |          |  |
|-----|------|----------|----------|--|
| 7:0 |      | Reserved | <b>\</b> |  |

## Byte 1

| Bit | Mode | Function                             |  |
|-----|------|--------------------------------------|--|
| 7:4 |      | Reserved                             |  |
| 3:0 | W    | Window 4 color index in 16-color LUT |  |

Byte 2 default: 00h

| Bit | Mode | Function                |
|-----|------|-------------------------|
| 7:5 | W    | Reserved                |
| 4   | W    | Shadow/Border/3D button |
|     |      | 0: Disable              |
|     |      | 1: Enable               |
| 3:1 | W    | Window 4 Type           |
|     |      | 000: Shadow Type 1      |
|     |      | 001: Shadow Type 2      |
|     |      | 010: Shadow Type3       |
|     |      | 011: Shadow Type 4      |
|     |      | 100: 3D Button Type 1   |
|     |      | 101: 3D Button Type 2   |
|     |      | 110: Reserved           |
|     |      | 111: Border             |
| 0   | W    | Window 4 Enable         |
|     | V    | 0: Disable              |
|     |      | 1: Enable               |

#### Window 5 Shadow/Border/Gradient

Address: 114h

| Bit | Mode | Function                                                          |
|-----|------|-------------------------------------------------------------------|
| 7:6 | W    | Reserved                                                          |
| 5:3 | W    | Window 5 shadow/border width or 3D button thickness in pixel unit |
|     |      | 000~111: 1 ~ 8 pixel                                              |



| 2:0 | W | Window 5 shadow/border height in line unit              |
|-----|---|---------------------------------------------------------|
|     |   | 000~111: 1 ~ 8 line                                     |
|     |   | It must be the same as bit[5:3] for 3D button thickness |

| Bit | Mode | Function                                               |           |
|-----|------|--------------------------------------------------------|-----------|
| 7:4 | W    | Window 5 shadow color index in 16-color LUT            |           |
|     |      | For 3D window, it is the left-top/bottom border color  |           |
| 3:0 | W    | Window 5 border color index in 16-color LUT            |           |
|     |      | For 3D window, it is the right-bottom/top border color | <b>\\</b> |

## Byte 2

| Bit | Mode | Function                    |
|-----|------|-----------------------------|
| 7   | W    | R Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 6   | W    | G Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 5   | W    | B Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 4:3 | W    | Gradient level              |
|     |      | 00: 1 step per level        |
|     |      | 01: Repeat 2 step per level |
|     |      | 10: Repeat 3 step per level |
|     |      | 11: Repeat 4 step per level |
| 2   | W    | Enable Red Color Gradient   |
| 1   | W    | Enable Green Color Gradient |
| 0   | W    | Enable Blue Color Gradient  |

# Window 5 start position

Address: 115h

Byte 0

| Bit | Mode | Function                        |
|-----|------|---------------------------------|
| 7:2 | W    | Window 5 horizontal start [5:0] |
| 1:0 |      | Reserved                        |

| 1 | -   |      |          |
|---|-----|------|----------|
|   | Bit | Mode | Function |



| 7:5 | W | Window 5 vertical start [2:0] line     |
|-----|---|----------------------------------------|
| 4:0 | W | Window 5 horizontal start [10:6] pixel |

|   | Bit | Mode | Function                            |
|---|-----|------|-------------------------------------|
| , | 7:0 | W    | Window 5 vertical start [10:3] line |

## Window 5 end position

Address: 116h

Byte 0

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:2 | W    | Window 5 horizontal end [5:0] |
| 1:0 |      | Reserved                      |

## Byte 1

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:5 | W    | Window 5 vertical end [2:0] line     |
| 4:0 | W    | Window 5 horizontal end [10:6] pixel |

## Byte 2

| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:0 | W    | Window 5 vertical end [10:3] line |

### Window 5 control

Address: 117h

Byte 0

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 |      | Reserved |

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7   |      | Reserved                             |
| 6:4 | W    | 111: 7 level per gradient            |
|     |      | 110: 6 level per gradient            |
|     |      | 101: 5 level per gradient            |
|     |      | 100: 4 level per gradient            |
|     |      | 011: 3 level per gradient            |
|     |      | 010: 2 level per gradient            |
|     |      | 001: 1 level per gradient            |
|     |      | 000: 8 level per gradient            |
| 3:0 | W    | Window 5 color index in 16-color LUT |



Byte 2 default: 00h

| Bit | Mode | Function                |
|-----|------|-------------------------|
| 7   | W    | Reserved                |
| 6   | W    | Gradient function       |
|     |      | 0: Disable              |
|     |      | 1: Enable               |
| 5   | W    | Gradient direction      |
|     |      | 0: Horizontal           |
|     |      | 1: Vertical             |
| 4   | W    | Shadow/Border/3D button |
|     |      | 0: Disable              |
|     |      | 1: Enable               |
| 3:1 | W    | Window 5 Type           |
|     |      | 000: Shadow Type 1      |
|     |      | 001: Shadow Type 2      |
|     |      | 010: Shadow Type3       |
|     |      | 011: Shadow Type 4      |
|     |      | 100: 3D Button Type 1   |
|     |      | 101: 3D Button Type 2   |
|     |      | 110: Reserved           |
|     |      | 111: Border             |
| 0   | W    | Window 5 Enable         |
|     |      | 0: Disable              |
|     |      | 1: Enable               |

## Window 6 Shadow/Border/Gradient

Address: 118h

Byte 0

| Bit | Mode | Function                                                          |
|-----|------|-------------------------------------------------------------------|
| 7:6 | W    | Reserved                                                          |
| 5:3 | W    | Window 6 shadow/border width or 3D button thickness in pixel unit |
|     |      | 000~111: 1 ~ 8 pixel                                              |
| 2:0 | W    | Window 6 shadow/border height in line unit                        |
|     |      | 000~111: 1 ~ 8 line                                               |
|     |      | It must be the same as bit[5:3] for 3D button thickness           |

PS: This is for non-rotary, rotate 270, rotate 90 and 180.

| 3   |      | -        |
|-----|------|----------|
| Bit | Mode | Function |



| 7:4 | W | Window 6 shadow color index in 16-color LUT            |
|-----|---|--------------------------------------------------------|
|     |   | For 3D window, it is the left-top/ bottom border color |
| 3:0 | W | Window 6 border color index in 16-color LUT            |
|     |   | For 3D window, it is the right-bottom/top border color |

| Bit | Mode | Function                    |
|-----|------|-----------------------------|
| 7   | W    | R Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 6   | W    | G Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 5   | W    | B Gradient Polarity         |
|     |      | 0: Decrease                 |
|     |      | 1: Increase                 |
| 4:3 | W    | Gradient level              |
|     |      | 00: 1 step per level        |
|     |      | 01: Repeat 2 step per level |
|     |      | 10: Repeat 3 step per level |
|     |      | 11: Repeat 4 step per level |
| 2   | W    | Enable Red Color Gradient   |
| 1   | W    | Enable Green Color Gradient |
| 0   | W    | Enable Blue Color Gradient  |

# Window 6 start position

Address: 119h

Byte 0

| Bit | Mode | Function                        |
|-----|------|---------------------------------|
| 7:2 | W    | Window 6 horizontal start [5:0] |
| 1:0 | 4    | Reserved                        |

# Byte 1

| Bit | Mode | Function                               |
|-----|------|----------------------------------------|
| 7:5 | W    | Window 6 vertical start [2:0] line     |
| 4:0 | W    | Window 6 horizontal start [10:6] pixel |

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7:0 | W    | Window 6 vertical start [10:3] line |



Window 6 end position

Address: 11Ah

Byte 0

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:2 | W    | Window 6 horizontal end [5:0] |
| 1:0 |      | Reserved                      |

Byte 1

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:5 | W    | Window 6 vertical end [2:0] line     |
| 4:0 | W    | Window 6 horizontal end [10:6] pixel |

Byte 2

| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:0 | W    | Window 6 vertical end [10:3] line |

#### Window 6 control

Address: 11Bh

Byte 0

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 |      | Reserved |

Byte 1

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7   |      | Reserved                             |
| 6:4 | W    | 111: 7 level per gradient            |
|     |      | 110: 6 level per gradient            |
|     |      | 101: 5 level per gradient            |
|     |      | 100: 4 level per gradient            |
|     |      | 011: 3 level per gradient            |
|     |      | 010: 2 level per gradient            |
|     |      | 001: 1 level per gradient            |
|     |      | 000: 8 level per gradient            |
| 3:0 | W    | Window 6 color index in 16-color LUT |

Byte 2 default: 00h

| Bit | Mode | Function          |
|-----|------|-------------------|
| 7   | W    | Reserved          |
| 6   | W    | Gradient function |
|     |      | 0: Disable        |
|     |      | 1: Enable         |



| 5   | W | Gradient direction      |       |
|-----|---|-------------------------|-------|
|     |   | 0: Horizontal           |       |
|     |   | 1: Vertical             |       |
| 4   | W | Shadow/Border/3D button |       |
|     |   | 0: Disable              |       |
|     |   | 1: Enable               |       |
| 3:1 | W | Window 6 Type           |       |
|     |   | 000: Shadow Type 1      | *. CA |
|     |   | 001: Shadow Type 2      | V ( C |
|     |   | 010: Shadow Type3       |       |
|     |   | 011: Shadow Type 4      |       |
|     |   | 100: 3D Button Type 1   |       |
|     |   | 101: 3D Button Type 2   |       |
|     |   | 110: Reserved           |       |
|     |   | 111: Border             |       |
| 0   | W | Window 6 Enable         |       |
|     |   | 0: Disable              |       |
|     |   | 1: Enable               |       |

### Window 7 Shadow/Border/Gradient

Address: 11Ch

Byte 0

| Bit | Mode | Function                                                                                                               |
|-----|------|------------------------------------------------------------------------------------------------------------------------|
| 7:6 | W    | Reserved                                                                                                               |
| 5:3 |      | Window 7 shadow/border width or 3D button thickness in pixel unit 000~111: 1 ~ 8 pixel                                 |
| 2:0 |      | Window 7 shadow/border height in line unit 000~111: 1 ~ 8 line It must be the same as bit[5:3] for 3D button thickness |

PS: This is for non-rotary, rotate 270, rotate 90 and 180.

## Byte 1

| Bit | Mode | Function                                               |
|-----|------|--------------------------------------------------------|
| 7:4 | W    | Window 7 shadow color index in 16-color LUT            |
|     |      | For 3D window, it is the left-top/bottom border color  |
| 3:0 | W    | Window 7 border color index in 16-color LUT            |
|     |      | For 3D window, it is the right-bottom/top border color |

| _ • |      |          |
|-----|------|----------|
| Bit | Mode | Function |



| 7   | W | R Gradient Polarity         |               |
|-----|---|-----------------------------|---------------|
|     |   | 0: Decrease                 |               |
|     |   | 1: Increase                 |               |
| 6   | W | G Gradient Polarity         |               |
|     |   | 0: Decrease                 |               |
|     |   | 1: Increase                 |               |
| 5   | W | B Gradient Polarity         |               |
|     |   | 0: Decrease                 | *. ( <i>)</i> |
|     |   | 1: Increase                 |               |
| 4:3 | W | Gradient level              |               |
|     |   | 00: 1 step per level        |               |
|     |   | 01: Repeat 2 step per level |               |
|     |   | 10: Repeat 3 step per level |               |
|     |   | 11: Repeat 4 step per level |               |
| 2   | W | Enable Red Color Gradient   |               |
| 1   | W | Enable Green Color Gradient |               |
| 0   | W | Enable Blue Color Gradient  |               |

Window 7 start position

Address: 11Dh

Byte 0

| Bit | Mode | Function                        |
|-----|------|---------------------------------|
| 7:2 | W    | Window 7 horizontal start [5:0] |
| 1:0 |      | Reserved                        |

Byte 1

| Bit | Mode | Function                               |
|-----|------|----------------------------------------|
| 7:5 | W    | Window 7 vertical start [2:0] line     |
| 4:0 | W    | Window 7 horizontal start [10:6] pixel |

Byte 2

| Bit | Mode | Function                            |
|-----|------|-------------------------------------|
| 7:0 | W    | Window 7 vertical start [10:3] line |

Window 7 end position

Address: 11Eh

Byte 0

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:2 | W    | Window 7 horizontal end [5:0] |
| 1:0 |      | Reserved                      |



| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7:5 | W    | Window 7 vertical end [2:0] line     |
| 4:0 | W    | Window 7 horizontal end [10:6] pixel |

# Byte 2

| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:0 | W    | Window 7 vertical end [10:3] line |

### Window 7 control

Address: 11Fh

# Byte 0

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 |      | Reserved |

# Byte 1

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7   |      | Reserved                             |
| 6:4 | W    | 111: 7 level per gradient            |
|     |      | 110: 6 level per gradient            |
|     |      | 101: 5 level per gradient            |
|     |      | 100: 4 level per gradient            |
|     |      | 011: 3 level per gradient            |
|     |      | 010: 2 level per gradient            |
|     |      | 001: 1 level per gradient            |
|     |      | 000: 8 level per gradient            |
| 3:0 | W    | Window 7 color index in 16-color LUT |

# Byte 2 default: 00h

| Bit | Mode | Function                |
|-----|------|-------------------------|
| 7   | W    | Reserved                |
| 6   | W    | Gradient function       |
|     |      | 0: Disable              |
|     |      | 1: Enable               |
| 5   | W    | Gradient direction      |
|     |      | 0: Horizontal           |
|     |      | 1: Vertical             |
| 4   | W    | Shadow/Border/3D button |
|     |      | 0: Disable              |
|     |      | 1: Enable               |
| 3:1 | W    | Window 7 Type           |



|   |   | T                     |       |
|---|---|-----------------------|-------|
|   |   | 000: Shadow Type 1    |       |
|   |   | 001: Shadow Type 2    |       |
|   |   | 010: Shadow Type3     |       |
|   |   | 011: Shadow Type 4    |       |
|   |   | 100: 3D Button Type 1 |       |
|   |   | 101: 3D Button Type 2 |       |
|   |   | 110: Reserved         |       |
|   |   | 111: Border           | * (A) |
| 0 | W | Window 7 Enable       | V/0   |
|   |   | 0: Disable            |       |
|   |   | 1: Enable             |       |



# 3D Button Type 1



3D Button Type 2





Shadow in all direction



Window mask fade/in out function



#### Frame control registers

Address: 000h

Byte 0

| Bit | Mode | Function                                                                    |  |
|-----|------|-----------------------------------------------------------------------------|--|
| 7:0 | R/W  | Vertical Delay [10:3]                                                       |  |
|     |      | The bits define the vertical starting address. Total 2048 step unit: 1 line |  |

Vertical delay minimum should set 1

### Byte 1

| Bit | Mode | Function                                                                       |  |
|-----|------|--------------------------------------------------------------------------------|--|
| 7:0 | R/W  | Horizontal Delay [9:2]                                                         |  |
|     |      | The bits define the horizontal starting address. Total 1024 step unit:4 pixels |  |

Horizontal delay minimum should set 2

Byte 2 default: xxxx\_xxx0b

| Bit | Mode | Function                                  |  |  |
|-----|------|-------------------------------------------|--|--|
| 7:6 | R/W  | Horizontal Delay bit [1:0]                |  |  |
| 5:3 | R/W  | Vertical Delay [2:0]                      |  |  |
| 2:1 | R/W  | Display zone, for smaller character width |  |  |
|     |      | 00: middle                                |  |  |
|     |      | 01: left                                  |  |  |
|     |      | 10: right                                 |  |  |
|     |      | 11: reserved                              |  |  |
| 0   | R/W  | OSD enable                                |  |  |
|     |      | 0: OSD circuit is inactivated             |  |  |
|     |      | 1: OSD circuit is activated               |  |  |

When OSD is disabled, Double Width (address 0x002 Byte1[1]) must be disabled to save power.



### **PWM Duty Width**

Address: 001h

Byte 0 Default: 00h

| Bit | Mode | Function                                                       |  |
|-----|------|----------------------------------------------------------------|--|
| 7:0 | R/W  | WM_0                                                           |  |
|     |      | 8bits decides the output duty width and waveform of PWM at PWM |  |
|     |      | channel                                                        |  |

Byte 1 Default: 00h

| Bit | Mode | Function                                                      |  |
|-----|------|---------------------------------------------------------------|--|
| 7:0 | R/W  | PWM_1                                                         |  |
|     |      | bits decides the output duty width and waveform of PWM at PWM |  |
|     |      | channel                                                       |  |

Byte 2 Default: 00h

| Bit | Mode | Function                                                       |  |
|-----|------|----------------------------------------------------------------|--|
| 7:0 | R/W  | PWM_2                                                          |  |
|     |      | 8bits decides the output duty width and waveform of PWM at PWM |  |
|     |      | channel                                                        |  |

Address: 002h

Byte 0 Default: 00h

| Bit | Mode | Function                          |  |
|-----|------|-----------------------------------|--|
| 7:0 | R/W  | First stage clock divider N[7:0]  |  |
|     |      | $N=0-255$ , $1^{st}$ $F=F/2(N+1)$ |  |

Byte 1 Default: 00h

| Dytte 1 |      | 2 Clause out                          |  |  |
|---------|------|---------------------------------------|--|--|
| Bit     | Mode | Function                              |  |  |
| 7       | R/W  | WM0 First stage clock divider Enable  |  |  |
|         |      | 0: Disable                            |  |  |
|         |      | 1: Enable                             |  |  |
| 6       | R/W  | PWM1 First stage clock divider Enable |  |  |
|         | V    | 0: Disable                            |  |  |
|         |      | 1: Enable                             |  |  |
| 5       | R/W  | PWM2 First stage clock divider Enable |  |  |
|         |      | 0: Disable                            |  |  |
|         |      | 1: Enable                             |  |  |
| 4       | R/W  | Enable PWM Output                     |  |  |
| 3:2     | R/W  | Crystal Clock Divider                 |  |  |
|         |      | 00: Crystal                           |  |  |
|         |      | 01: Crystal/2                         |  |  |



|     | 10: Crystal/4 |
|-----|---------------|
|     | 11: Crystal/8 |
| 1:0 | <br>Reserved  |

Byte 2 Default: 00h

| Bit | Mode | Function |
|-----|------|----------|
| 7:0 |      | Reserved |

Address: 003h

Byte 0 Default: 00h

| Bit | Mode | Function                                           |  |
|-----|------|----------------------------------------------------|--|
| 7   | R/W  | Specific color blending (blending type 2)          |  |
|     |      | : Disable                                          |  |
|     |      | 1: Enable                                          |  |
| 6:5 | R/W  | Window 7special function                           |  |
|     |      | 0: disable                                         |  |
|     |      | 01: blending (blending type 3)                     |  |
|     |      | 10: window 7 mask region appear                    |  |
|     |      | 1: window 7 mask region transparent                |  |
| 4   | R/W  | OSD vertical start input signal source select      |  |
|     |      | 0: Select DVS as OSD VSYNC input                   |  |
|     |      | 1: Select ENA as OSD VSYNC input                   |  |
| 3:0 | R/W  | Blending color from 16-color LUT (blending type 2) |  |

Byte 1

| Bit       | Mode                                         | Function                                                            |  |  |
|-----------|----------------------------------------------|---------------------------------------------------------------------|--|--|
| 7:4       | R/W                                          | Char shadow/border color                                            |  |  |
| 3: 2      | R/W                                          | Alpha blending type (blending type 1)                               |  |  |
|           |                                              | 00: Disable alpha blending                                          |  |  |
|           |                                              | 01: Only window blending                                            |  |  |
|           | 10: All blending                             |                                                                     |  |  |
|           | 11: Window and Character background blending |                                                                     |  |  |
| 1         | R/W                                          | Double width enable (For all OSD including windows and characters)  |  |  |
|           |                                              | 0: Normal                                                           |  |  |
| 1: Double |                                              | 1: Double                                                           |  |  |
| 0         | R/W                                          | Double Height enable (For all OSD including windows and characters) |  |  |
|           |                                              | 0: Normal                                                           |  |  |
|           |                                              | 1: Double                                                           |  |  |

Total blending area = blending type1 area + blending type 2 area + blending type 3 area



| Bit | Mode | Functio                                    | n                |
|-----|------|--------------------------------------------|------------------|
| 7:6 | R/W  | Font downloaded swap control               |                  |
|     |      | 0x: No swap                                |                  |
|     |      | 10: CCW                                    |                  |
|     |      | 11: CW                                     |                  |
| 5:2 |      | Reserved                                   |                  |
| 1   | R/W  | Global Blinking Enable                     | *. ( <b>&gt;</b> |
|     |      | 0: Disable                                 | V ( C            |
|     |      | 1: Enable                                  |                  |
| 0   | R/W  | Rotation                                   |                  |
|     |      | 0: Normal (data latch 24 bit per 24 bit)   |                  |
|     |      | 1: Rotation (data latch 18 bit per 24 bit) | V                |

| Bit      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|---|---|---|---|---|---|---|---|
| Firmware | A | В | С | D | Е | F | G | Н |
| CW       | A | E | В | F | С | G | D | Н |
| CCW      | Е | A | F | В | G | С | Н | D |





Figure 3 Non-rotated memory alignments

23



Figure 4 Rotated memory alignments

#### Base address offset

Address: 004h

Byte 0

| Bit | Mode | Function                      |
|-----|------|-------------------------------|
| 7:0 | R/W  | Font Select Base Address[7:0] |

Byte 1

| Bit | Mode | Function                       |
|-----|------|--------------------------------|
| 7:4 | R/W  | Font Select Base Address[11:8] |
| 3:0 | R/W  | Font Base Address[3:0]         |

| Bit | Mode | Function                |
|-----|------|-------------------------|
| 7:0 | R/W  | Font Base Address[11:4] |



### **OSD** compression

Address: 005h

Byte 0

| Bit | Mode | Function                     |
|-----|------|------------------------------|
| 7:4 | R/W  | 4-bit value for VLC code 0   |
| 3:0 | R/W  | 4-bit value for VLC code 100 |

### Byte 1

| Bit | Mode | Function                      |     |
|-----|------|-------------------------------|-----|
| 7:4 | R/W  | 4-bit value for VLC code 1010 | 7/0 |
| 3:0 | R/W  | 4-bit value for VLC code 1011 |     |

### Byte 2

| Bit | Mode | F                               | unction |
|-----|------|---------------------------------|---------|
| 7:4 | R/W  | 4-bit value for VLC code 1100   |         |
| 3:0 | R/W  | 4-bit value for VLC code 1101 0 |         |

#### Address: 006h

### Byte 0

| Bit | Mode | Function                        |
|-----|------|---------------------------------|
| 7:4 | R/W  | 4-bit value for VLC code 1101 1 |
| 3:0 | R/W  | 4-bit value for VLC code 1110 0 |

### Byte 1

| Bit | Mode | Function                         |
|-----|------|----------------------------------|
| 7:4 | R/W  | 4-bit value for VLC code 1110 10 |
| 3:0 | R/W  | 4-bit value for VLC code 1110 11 |

# Byte 2

| Bit | Mode | Function                         |
|-----|------|----------------------------------|
| 7:4 | R/W  | 4-bit value for VLC code 1111 00 |
| 3:0 | R/W  | 4-bit value for VLC code 1111 01 |

# Address: 007h

# Byte 0

| Bit | Mode | Function                          |
|-----|------|-----------------------------------|
| 7:4 | R/W  | 4-bit value for VLC code 1111 100 |
| 3:0 | R/W  | 4-bit value for VLC code 1111 101 |

| 3   |      |          |
|-----|------|----------|
| Bit | Mode | Function |



| 7:4 | R/W | 4-bit value for VLC code 1111 110  |
|-----|-----|------------------------------------|
| 3:0 | R/W | 4-bit value for VLC code 1111 1110 |

Byte 2 default: xxxx\_xxx0b

| Bit | Mode | Function                                                               |
|-----|------|------------------------------------------------------------------------|
| 7:1 | -    | reserved                                                               |
| 0   | R/W  | OSD compression (4bit/symbol, VLC code 1111_1111 represents the end of |
|     |      | data) (only for SRAM)                                                  |
|     |      | 0: disable                                                             |
|     |      | 1: enable                                                              |

#### Note:

- 1. If enable OSD compression or auto load (double buffer), only one byte can be read after writing address at 0x90, 0x91.
- 2. For OSD compression, MSB 4 bits of original byte is first transferred to corresponding VLC code, and then LSB 4 bits is transf+erred. VLC code is placed from LSB to MSB of compression font. For example, 4-bit value for VLC code 1100 is 4'b0101, and 4-bit value for VLC code 100 is 4'b0001. Original data 0x15 is transferred to compression x0011001.
- 3. OSD double buffer and compression can't be enabled simultaneous.
- 4. When power-down mode or lack of crystal clock, OSD compression font can't be write.
- 5. After OSD enable, it is better to delay 1 DVS to start writing OSD compression data.

#### OSD SRAM (Map and font registers)

| R0    | R1        | R2   |       |          |      | Rn  | End       |          |     |
|-------|-----------|------|-------|----------|------|-----|-----------|----------|-----|
| C01   | C02       | B03  | C04   |          |      | C11 | C12       | C13      | ••• |
|       |           |      | X     |          |      |     |           |          |     |
|       |           |      |       | $\smile$ |      |     |           |          |     |
|       |           |      | Cn1   | Cn2      |      |     | 1-bit for | nt start |     |
|       |           |      |       |          |      |     |           |          |     |
|       | <b>V.</b> |      | 2-bit | font st  | tart |     |           |          |     |
| 4     |           |      |       |          |      |     |           |          |     |
| 4-bit | font st   | tart |       |          |      |     |           |          |     |
|       |           |      |       |          |      |     |           |          |     |
|       |           |      |       |          |      |     |           |          |     |

11.25k bytes SRAM

#### 1. Row Command



| DΛ | D 1 | D2 | D2 | D | D <sub>m</sub> | End |
|----|-----|----|----|---|----------------|-----|
| KU | K1  | K2 | KS | K | KII            | End |

Row Command R0~Rn represent the start of new row. Each command contains 3 bytes data which define the length of a row and other attributes. OSD End Command represent the end of OSD. R0 is set in address 0 of SRAM.

#### 2. Character/Blank Command (Font Select)

Character Command is used to select which character font is show. Each command contains three bytes which specify its attribute and 1,2 or 4bit per pixel. Blank Command represents blank pixel to separate the preceding character and following character. Use two or more Blank Command if the character distance exceeds 255 pixel.

The Font Select Base Address in Frame Control Register represents the address of the first character in Row 0, that is, C01 in the above figure. The following character/blank is write in the next address. C11 represents the first character in Row1, C12 represents the second character in Row1, and so on.

The address of the first character Cn1 in  $Row\ n = Font\ Select\ Base\ Address + Row\ 0$  font base length +  $Row\ n - 1$  font base length.



#### 3. Font

User fonts are stored as bit map data. For normal font, one font has 12x18 pixel, and for rotation font, one has 18x12 pixel. One pixel use 1, 2 or 4 bits.

For 12x18 font.

One 1-bit font requires 9 \* 24bit SRAM

One 2-bit font requires 18 \* 24bit SRAM

One 4-bit font requires 36 \* 24bit SRAM

For 18x12 font.

One 1-bit font requires 12 \* 24bit SRAM

One 2-bit font requires 24 \* 24bit SRAM

One 4-bit font requires 48 \* 24bit SRAM

Font Base Address in Frame Control Register point to the start of 1-bit font.

For normal (12x18) font:

1-bit Font, if CS = 128, Real Address of Font = Font Base Address + 9 \* 128

2-bit Font, if CS = 128, Real Address of Font = Font Base Address + 18 \* 128

4-bit Font, if CS = 128, Real Address of Font = Font Base Address + 36 \* 128

For rotational (18x12) font:

1-bit Font, if CS = 128, Real Address of Font = Font Base Address + 12 \* 128

2-bit Font, if CS = 128, Real Address of Font = Font Base Address + 24 \* 128

4-bit Font, if CS = 128, Real Address of Font = Font Base Address + 48 \* 128

where CS is Character Selector in Character Command.

Note that Row Command, Font Select and Font share the same OSD SRAM.

When we download the font, we have to set the Frame control 002h byte1 [1:0] to set the method of hardware bit swap. If the OSD is Counter-Clock-Wise rotated, we have to set to 0x01 (the 8 bits of every byte of font SRAM downloaded by firmware will be in a sequence of "7 5 3 1 6 4 2 0" (from MSB to LSB) and should be rearranged to "7 6 5 4 3 2 1 0" by hardware). If it is Clock-Wise rotated, we have to set to 0x10 (the 8 bits of every byte of font SRAM downloaded by firmware will be in a sequence of "6 4 2 0 7 5 3 1" (from MSB to LSB) and should be rearranged to "7 6 5 4 3 2 1 0" by hardware). After we finish the downloading or if we don't have to rotate the OSD, we have to set it to 0x00.



#### **Row Command**

#### Byte 0

| Bit | Mode | Function                                                           |
|-----|------|--------------------------------------------------------------------|
| 7   | W    | 1: Row Start Command                                               |
|     |      | 0: OSD End Command                                                 |
|     |      | Each row must start with row-command, last word of OSD map must be |
|     |      | end-command •                                                      |
| 6:5 | W    | Reserved                                                           |
| 4:2 | W    | Character border/shadow                                            |
|     |      | 000: None                                                          |
|     |      | 001: Border                                                        |
|     |      | 100: Shadow (left-top)                                             |
|     |      | 101: Shadow (left-bottom)                                          |
|     |      | 110: Shadow (right-top)                                            |
|     |      | 111: Shadow (right-bottom)                                         |
| 1   | W    | Double character width                                             |
|     |      | 0: x1                                                              |
|     |      | 1: x2                                                              |
| 0   | W    | Double character height                                            |
|     |      | 0: x1                                                              |
|     |      | 1: x2                                                              |

#### Byte 1

| Bit | Mode | Function                                                         |  |
|-----|------|------------------------------------------------------------------|--|
| 7:3 | W    | Row height (1~32)                                                |  |
| 2:0 | W    | olumn space                                                      |  |
|     |      | 0~7 pixel column space When Char is doubled, so is column space. |  |

#### Notice:

When character height/width is doubled, the row height/column space definition also twice. If the row height is larger than character height, the effect is just like space between rows. If it is smaller than character height, it will drop last several bottom line of character.

When using 1/2/4LUT font, column space and font smaller than row height, the color of column space and row space is the same as font background color, only 4 bit true color font mode, the color is transparent





Byte 2

| Bit | Mode | Function             |         |
|-----|------|----------------------|---------|
| 7:0 | W    | Row length unit: for | nt base |

# **Character Command (For blank)**

Byte 0

| Bit | Mode | Function                             |
|-----|------|--------------------------------------|
| 7   | W    | 0                                    |
| 6   | W    | Blinking effect 0: Disable 1: Enable |
| 5:0 | W    | Reserved                             |

### Byte 1

| Bit | Mode | Function           |
|-----|------|--------------------|
| 7:0 | W    | Blank pixel length |

At least 3 pixels, and can't exceed 255 pixels.

| Bit | Mode | Function                                 |  |
|-----|------|------------------------------------------|--|
| 7:5 | W    | Reserved                                 |  |
| 4   | W    | Reserved                                 |  |
| 3:0 | W    | slank color – select one of 16-color LUT |  |
|     |      | (0 is special for transparent)           |  |



### **Character Command (For 1-bit RAM font)**

### Byte 0

| Bit | Mode | Function                                                        |
|-----|------|-----------------------------------------------------------------|
| 7   | W    | 1                                                               |
| 6   | W    | Character Blinking effect                                       |
|     |      | 0: Disable                                                      |
|     |      | 1: Enable                                                       |
| 5:4 | W    | 00                                                              |
|     |      | (Font type                                                      |
|     |      | 00: 1-bit RAM Font                                              |
|     |      | 01: 4-bit RAM Font                                              |
|     |      | 1x: 2-bit RAM Font)                                             |
| 3:0 | W    | Character width (only for 1-pixel font, doubled when specifying |
|     |      | double-width in Row/Blank command register)                     |
|     |      | For 12x18 font:                                                 |
|     |      | 0100: 4-pixel 0101: 5-pixel 0110: 6-pixel 0111: 7-pixel         |
|     |      | 1000: 8-pixel 1001: 9-pixel 1010: 10-pixel 1011:11-pixel        |
|     |      | 1100: 12-pixel                                                  |
|     |      | For 18x12 Font (rotated)                                        |
|     |      | 0000: 4-pixel 0001: 5-pixel 0010: 6-pixel 0011: 7-pixel         |
|     |      | 0100: 8-pixel 0101: 9-pixel 0110: 10-pixel 0111: 11-pixel       |
|     |      | 1000: 12-pixel 1001:13-pixel 1010:14-pixel 1011:15-pixel        |
|     |      | 1100: 16-pixel 1101:17-pixel 1110:18-pixel                      |

When using border/shadow/ effect, the width of the 1-bit font should at least 6 pixel.

### Byte 1

| Bit | Mode | Function               |
|-----|------|------------------------|
| 7:0 | W    | Character Select [7:0] |

| Bit | Mode | Function                                                             |
|-----|------|----------------------------------------------------------------------|
| 7:4 | W    | Foreground color                                                     |
|     |      | Select one of 16-color from color LUT                                |
| 3:0 | W    | Background color                                                     |
|     |      | Select one of 16-color from color LUT (0 is special for transparent) |



### **Character command (For 2-bit RAM Font)**

# Byte 0

| Bit | Mode | Function                                  |       |
|-----|------|-------------------------------------------|-------|
| 7   | W    | 1                                         |       |
| 6   | W    | MSB of Foreground color 11, Background 00 |       |
| 5   | W    | 1                                         |       |
| 4   | W    | MSB of Foreground color 10, Foreground 01 |       |
| 3:1 | W    | Foreground color 11                       |       |
|     |      | Select one of 8 color from color LUT      | \\ \C |
|     |      | Add Byte0 [6] as MSB for 16-color LUT.    |       |
| 0   | W    | Background color 00 Bit[2]                |       |
|     |      | Select one of 8 color from color LUT      |       |

# Byte 1

| Bit | Mode | Function               |  |  |  |
|-----|------|------------------------|--|--|--|
| 7:0 | W    | Character Select [7:0] |  |  |  |

# Byte 2

| Bit | Mode | Function                                                                |
|-----|------|-------------------------------------------------------------------------|
| 7:6 | W    | Background color 00 Bit[1:0]                                            |
|     |      | Select one of 8 color from color LUT                                    |
|     |      | While 0 is special for transparent                                      |
|     |      | Add Byte0 [6] as MSB for 16-color LUT.                                  |
|     |      | Once we fill 0000 or 1000(MSB follow Byte0[6]), BG appears transparent. |
| 5:3 | W    | Foreground color 10                                                     |
|     |      | Select one of 8 color from color LUT                                    |
|     |      | Add Byte0 [4] as MSB for 16-color LUT.                                  |
| 2:0 | W    | Foreground color 01                                                     |
|     |      | Select one of 8 color from color LUT                                    |
|     |      | Add Byte0 [4] as MSB for 16-color LUT.                                  |

### **Character command (For 4-bit RAM font)**

| Bit | Mode | Function                  |  |  |  |
|-----|------|---------------------------|--|--|--|
| 7   | W    | 1                         |  |  |  |
| 6   | W    | Character Blinking effect |  |  |  |
|     |      | ): Disable                |  |  |  |
|     |      | 1: Enable                 |  |  |  |
| 5:4 | W    | 01                        |  |  |  |



|     |   | (Font type                                              |       |
|-----|---|---------------------------------------------------------|-------|
|     |   | 00: 1-bit RAM Font                                      |       |
|     |   | 01: 4-bit RAM Font                                      |       |
|     |   | 1x: 2-bit RAM Font)                                     |       |
| 3:0 | W | (for Byte1[7] = 0)                                      |       |
|     |   | select one color from 16-color LUT as background        |       |
|     |   | (for Byte1[7] = 1)                                      |       |
|     |   | Red color level                                         | * (A) |
|     |   | MSB 4 bits for 8 bits color level (LSB 4 bits are 1111) | V1.0  |

### Byte 1

| Bit | Mode | Function                                                                    |
|-----|------|-----------------------------------------------------------------------------|
| 7   | W    | 0: 4bit Look Up Table, 0000'b is transparent.                               |
|     |      | 1: 3bit specify R,G,B pattern, color level defined in Byte0[3:0],Byte2. One |
|     |      | mask bit defines foreground or background.                                  |
| 6:0 | W    | Character Select [6:0]                                                      |

- I When 4-bit look-up table mode, color of column space is the same as background.
- When 4-bit look-up table mode and pixel value is 0000, and byte0[3:0]=0000 means transparent.
- I When true color mode and pixel value is 0000, it is transparent  $\circ$

| Bit | Mode | Function                                                |  |  |  |  |
|-----|------|---------------------------------------------------------|--|--|--|--|
| 7:4 | W    | (for Byte1[7] = 1)                                      |  |  |  |  |
|     |      | Green color level                                       |  |  |  |  |
|     |      | SB 4 bits for 8 bits color level (LSB 4 bits are 1111)  |  |  |  |  |
| 3:0 | W    | or Byte1[7] = 1)                                        |  |  |  |  |
|     |      | Blue color level                                        |  |  |  |  |
|     |      | MSB 4 bits for 8 bits color level (LSB 4 bits are 1111) |  |  |  |  |





**Display Priority** 

We have four windows with gradient and four windows without gradient, the window priority is as above, character should be always on the top layer of the window.

#### Pattern gen.

Use OSD to replace display pattern generator.

Chess Board: make a font as below



If we want to fill to the full 1280x1024 screen with character, we need 1280\*1024 pixels. Required character is:

Using 12\*18 font

1280/12 = 106.7 -> 107

1024/18 = 56.9 -> 57

107\*57 = 6099 character



The required number of character map is larger than RAM size. We must turn on double width or double height function to reduce the half of character map.

So the basic unit to chessboard is 2x2 pixel. You can use larger chessboard instead of 2x2 pixels unit, such as 4x4 and so on.

### **Gray level**

We can display 256 gray level by gradient window, 8 and 16 gray level by character map. 32 and 64 gray level is not supported.









### **5.**Electric Specification

### **DC** Characteristics

Table 2 Absolute Maximum Ratings

| PARAMETER                            | SYMBOL                 | MIN | TYP | MAX  | UNITS |
|--------------------------------------|------------------------|-----|-----|------|-------|
| Voltage on Input (5V tolerant)       | $V_{\rm IN}$           | -1  |     | 5    | V     |
| Electrostatic Discharge              | $V_{ESD}$              |     |     | ±2.5 | kV    |
| Latch-Up                             | $I_{LA}$               |     |     | ±100 | mA    |
| Ambient Operating Temperature        | $T_A$                  | 0   |     | 70   | °C    |
| Storage temperature (plastic)        | $T_{STG}$              | -55 |     | 125  | °C    |
| Thermal Resistance (Junction to Air) | $\theta_{\mathrm{JA}}$ |     |     | 38   | °C/W  |

Table 3 DC Characteristics/Operating Condition

 $(0^{\circ}C < TA < 70^{\circ}C; VDD = 3.3V \pm 0.3V)$ 

| PARAMETER                               | SYMBOL            | MIN | TYP | MAX | UNITS |
|-----------------------------------------|-------------------|-----|-----|-----|-------|
| Supply Voltage                          | VDD               | 3.0 | 3.3 | 3.6 | V     |
| Supply Current(All function on at 135M) | $I_{VDD}$         |     |     |     | mA    |
| • digital supply                        | $I_{DVCC}$        |     |     |     |       |
| DCLK PLL supply                         | I <sub>AVCC</sub> |     |     |     |       |
| MCLK PLL supply                         | $I_{PVCC}$        |     |     |     |       |
| Supply Current(Power Saving)            | $I_{ m VDD}$      |     |     |     | mA    |
| • digital supply                        | $I_{DVCC}$        |     |     |     |       |
| DCLK PLL supply                         | $I_{AVCC}$        |     |     |     |       |
| MCLK PLL supply                         | $I_{PVCC}$        |     |     |     |       |
| Output High Voltage                     | $V_{OH}$          | 2.4 |     | VDD | V     |
| Output Low Voltage                      | V <sub>OL</sub>   | GND |     | 0.5 | V     |
| Input High Voltage                      | $V_{IH}$          | 2.0 |     |     | V     |
| Input Low Voltage                       | $V_{\rm IL}$      |     |     | 0.8 | V     |
| I/O Pull-up resistance                  | $R_{\mathrm{PU}}$ | 100 |     | 300 | Ω     |
| I/O Pull-down resistance                | $R_{PD}$          | 50  |     | 150 | Ω     |
| Input Leakage Current(VI=VCC or GND)    | $I_{LI}$          | -10 |     | +10 | μΑ    |
| Output Leakage Current(VO=VCC or GND)   | $I_{LO}$          | -20 |     | +20 | μΑ    |



# 6. Mechanical Specification128 Pin Package





### Note:

| 11016.       |                                                                           |                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Dimension in |                                                                           |                                                                                                                                                               | Dimension in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| inch         |                                                                           | mm                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Min          | Туре                                                                      | Max                                                                                                                                                           | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Туре                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| _            |                                                                           | 0.134                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 0.004        | 0.010                                                                     | 0.036                                                                                                                                                         | 0.10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.91                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 0.102        | 0.112                                                                     | 0.122                                                                                                                                                         | 2.60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2.85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3.10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 0.005        | 0.009                                                                     | 0.013                                                                                                                                                         | 0.12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 0.002        | 0.006                                                                     | 0.010                                                                                                                                                         | 0.05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 0.541        | 0.551                                                                     | 0.561                                                                                                                                                         | 13.75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 14.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 14.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 0.778        | 0.787                                                                     | 0.797                                                                                                                                                         | 19.75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 20.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 0.010        | 0.020                                                                     | 0.030                                                                                                                                                         | 0.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 0.665        | 0.677                                                                     | 0.689                                                                                                                                                         | 16.90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 17.20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 17.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 0.902        | 0.913                                                                     | 0.925                                                                                                                                                         | 22.90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 23.20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 23.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 0.027        | 0.035                                                                     | 0.043                                                                                                                                                         | 0.68                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 0.053        | 0.063                                                                     | 0.073                                                                                                                                                         | 1.35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1.60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| _            | _                                                                         | 0.004                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 0°           |                                                                           | 12°                                                                                                                                                           | 0°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 12°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|              | Min - 0.004 0.102 0.005 0.002 0.541 0.778 0.010 0.665 0.902 0.027 0.053 - | inch  Min Type  0.004 0.010  0.102 0.112  0.005 0.009  0.002 0.006  0.541 0.551  0.778 0.787  0.010 0.020  0.665 0.677  0.902 0.913  0.027 0.035  0.053 0.063 | Min         Type         Max           —         0.134           0.004         0.010         0.036           0.102         0.112         0.122           0.005         0.009         0.013           0.002         0.006         0.010           0.541         0.551         0.561           0.778         0.787         0.797           0.010         0.020         0.030           0.665         0.677         0.689           0.902         0.913         0.925           0.027         0.035         0.043           0.053         0.063         0.073           —         0.004 | inch           Min         Type         Max         Min           —         0.134         —           0.004         0.010         0.036         0.10           0.102         0.112         0.122         2.60           0.005         0.009         0.013         0.12           0.002         0.006         0.010         0.05           0.541         0.551         0.561         13.75           0.778         0.787         0.797         19.75           0.010         0.020         0.030         0.25           0.665         0.677         0.689         16.90           0.902         0.913         0.925         22.90           0.027         0.035         0.043         0.68           0.053         0.063         0.073         1.35           —         —         0.004         — | inch         mm           Min         Type         Max         Min         Type           —         0.134         —         —           0.004         0.010         0.036         0.10         0.25           0.102         0.112         0.122         2.60         2.85           0.005         0.009         0.013         0.12         0.22           0.002         0.006         0.010         0.05         0.15           0.541         0.551         0.561         13.75         14.00           0.778         0.787         0.797         19.75         20.00           0.010         0.020         0.030         0.25         0.5           0.665         0.677         0.689         16.90         17.20           0.902         0.913         0.925         22.90         23.20           0.027         0.035         0.043         0.68         0.88           0.053         0.063         0.073         1.35         1.60           —         —         0.004         —         — |  |

1.Dimension D & E do not include interlead

flash.

- 2.Dimension b does not include dambar protrusion/intrusion.
- 3. Controlling dimension: Millimeter
- 4.General appearance spec. should be based on final visual inspection spec.

| TITLE . 120LD OFD (14v20 mm*2 ) DACKA |          |              |  |  |  |  |  |
|---------------------------------------|----------|--------------|--|--|--|--|--|
| TITLE: 128LD QFP (14x20 mm*2) PACKA   |          |              |  |  |  |  |  |
| -CU L/F, FOOTPRINT 3.2 r              |          |              |  |  |  |  |  |
| LEADFRAME MATERIA                     |          |              |  |  |  |  |  |
| APPROVE                               | DOC. NO. | 530-ASS-P004 |  |  |  |  |  |
|                                       | VERSION  | 1            |  |  |  |  |  |
| X                                     | PAGE     | OF           |  |  |  |  |  |
| CHECK                                 | DWG N    | Q128 - 1     |  |  |  |  |  |
|                                       | DATE     | MAR. 25.1997 |  |  |  |  |  |
| REALTEK SEMI-CONDUCTOR O              |          |              |  |  |  |  |  |



### 7. Ordering Information

The available RTD2553V series pin compatible products listed below:

| Part Number  | ADC       | DVI | HDCP | Resolution    | Output        | Package     |
|--------------|-----------|-----|------|---------------|---------------|-------------|
| RTD2553V     | 210MHz    | Yes | No   | WUXGA/UXGA/WS | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      | XGA+          |               |             |
| RTD2533V     | 165MHz    | Yes | No   | SXGA/WXGA+    | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      |               |               |             |
| RTD2033V     | 165MHz    | No  | No   | SXGA/WXGA+    | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      |               | X             |             |
| RTD2553VH    | 210MHz    | Yes | Yes  | WUXGA/UXGA/WS | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      | XGA+          |               |             |
| RTD2533VH    | 165MHz    | Yes | Yes  | SXGA/WXGA+    | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      |               | AU            |             |
| RTD2553V-LF  | 210MHz    | Yes | No   | WUXGA/UXGA/WS | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      | XGA+          |               | (lead free) |
| RTD2533V-LF  | 165MHz    | Yes | No   | SXGA/WXGA+    | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      |               |               | (lead free) |
| RTD2033V-LF  | 165MHz    | No  | No   | SXGA/WXGA+    | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      |               |               | (lead free) |
| RTD2553VH-LF | 210MHz    | Yes | Yes  | WUXGA/UXGA/WS | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      | XGA+          |               | (lead free) |
| RTD2533VH-LF | 165MHz    | Yes | Yes  | SXGA/WXGA+    | LVDS/RSDS/TTL | 128 QFP     |
|              | (2 ports) |     |      |               |               | (lead free) |

<sup>\*</sup> lead free packages are available for above items with suffix –LF.