Date: 2023/02/14

Task Group: Fast Interrupts

Chair: Dan Smathers

Co-Chair: Kevin Chen

Number of Attendees: 4

Meetings Disclaimers Video:

https://drive.google.com/file/d/1y XWJus8M5ZwSQ2cvEOzCjlOmsmXOnN4/view

Current issues on github: https://github.com/riscv/riscv-fast-interrupt/issues

Previous meeting minutes: https://github.com/riscv/riscv-fast-interrupt/tree/master/minutes

Fast Interrupt DoD (Definition of Done) Status: (new location)

https://wiki.riscv.org/display/HOME/Fast+Interrupts+TG

Next meeting agenda (02/28/23)

# **Meeting minutes**

Updated profiles spreadsheet with ACT/SAIL/etc status. <u>Profiles & Bases & Extensions -</u> Google Sheets

merged pull #300 - changed xintstatus CSR addressed (to pack tighter with other RISC-V read-only CSRs)

Discussed issue #295 – Note needs to be added to clarify that mintthresh is intended for short atomic sections at the same privilege mode and should be cleared before returning to lower priv modes.

Created new issue #303 – how are clic-only CSRs handled in CLINT mode (writes).

Merged pull #301 - create separate cliccfg per priv mode, e.g. mcliccfg, scliccfg, ucliccfg (note scliccfg extension still undergoing discussions/ possible changes. smclic, ssclic, suclic are stablizing.)

Merged pull #302 - make xnxti/xscratchcsw/xscratchcswl non-optional

# Github updates since last minutes:

Specification updates since last minutes:

**Open issue status:** 

Issues that can be closed? (Simpler issues to discuss in red)

**Need spec updates:** 

#158 – change CLICCTRLBITS to CLICMLPBITS. (resolve #226 first?)

#171 – CLICCFGLBITS parameter - related to #80, #158. (resolve #226 first)

Pull #286 – text update fix for #96/158/171/226/49 - allow multiple implementations for priv mode/level.

#221 – compressed clicintip/clicintie status registers (1-bit per interrupt) similar to AIA eip0-eip63? Add justification and create a pull with a proposal. Pull #270. add prior art reference.

### **Need more discussion:**

**#102** - preemptible interrupt handler code (for section 7.2)

#226 – replace clicintattr.mode with xclicefg.xlvl proposal (formerly #96)

#290 – additional hw vector table questions

#295 – xintthresh question

#303 - How are CLIC-only CSRs and fields handled in CLINT mode?

#### Issues need to be worked:

#91 – DTS entry – have linux group review DTS example. If add CLINT compatibility option, just use same DTS entry as clint?

#107 - heritage of features. keep researching and adding references to bibliography.

#185 – SAIL model implementation of CLIC (probably waiver)

#186 – CLIC architecture tests

#187 – QEMU CLIC implementation update

#242 – spike required if sail is waived?

### Issues punted for rev1, keep open for future enhancements:

#92/Pull #281 – hypervisor compatibility. still punted for rev1?

#99 – horizontal interrupt window. punted for rev1

#101 - xnxti to trigger on equal level. punted for rev1

#106 – allow level change. Punted for rev1

#108 – pushint/popint? defer to broader discussion on providing hardware stacking of interrupt contexts. Punted for rev1

#192 – allow mix of CLIC/CLINT at different priv modes punted for rev1

#248 – CLIC hypervisor mode (related to #92).