NOTE: updated zoom info for next meeting and beyond.

Meeting link: https://zoom.us/j/95666422067

Passcode: 174425

Join link: https://zoom.us/j/95666422067?pwd=aHM1ZEJDcFJ3cGE0UWdTRmtaUXhsQT09

Date: 2023/05/09

Task Group: Fast Interrupts

Chair: Dan Smathers

Co-Chair: Jean-Baptiste Brelot

Number of Attendees: 4

Meetings Disclaimers Video:

https://drive.google.com/file/d/1y XWJus8M5ZwSQ2cvEOzCjlOmsmXOnN4/view

Current issues on github: <a href="https://github.com/riscv/riscv-fast-interrupt/issues">https://github.com/riscv/riscv-fast-interrupt/issues</a>

Previous meeting minutes: https://github.com/riscv/riscv-fast-interrupt/tree/master/minutes

Fast Interrupt DoD (Definition of Done) Status: (new location) https://wiki.riscv.org/display/HOME/Fast+Interrupts+TG

## Next meeting agenda (05/23/23)

Discuss Issue #329 – support for hw register save. should it be a separate task group?

Issue #314 – shv==0 requirement for xnxti. more discussion needed.

Issue #308/pull #325 – xnxti service loop – more discussion needed.

Issue #307/pull #331 – Parameter cleanup (compare with pull #297?)

### **Meeting minutes:**

Fast-Interrupts TG was accidentally removed from the RISC-V Technical Meetings google calendar. Krste was not able to join so the meeting mainly covered simple text clarification issues/pulls.

Discussed #329 – maybe it should be a separate proposal to SIG since it involves ABI interaction and seems like it would be as applicable to CLINT as well as CLIC architecture.

Discussed #332 – lots of things need to be setup before using CLIC. can be done in boot. closed.

Closed issue #317 – simple text clarification.

Closed issue #320 – rnmi nmcause nmstatus fields text clarification.

Closed issue #321 – intthresh clearing text

Closed issue #322 – cleanup xcliccfg text

Discussed issue #331 – adding too many parameters?

More discussion of SAIL and ACT tests for CLIC:

SAIL – find a way to test interrupts, to simulate on a sail model. have a python script to generate the interrupt after # of cycles. for simulating model, have software that sends interrupt to the code.

SAIL arch model. what is complicated vs. Clic. CLIC is timing dependent. SAIL model is arch, just seeing some events. difficult. edge triggering, level triggering difficult to . need to give info to model. don't have concept of level/trig.

# Github updates since last minutes:

## Specification updates since last minutes:

## **Open issue status:**

#### Issues that can be closed?

#307/pull #331 – NUM INTERRUPT listed in two sections (text cleanup)

#322/pull #330 – xcliccfg field text cleaning. text needs to be cleaned up due to newly added fields.

# **Need spec updates:**

#158 – change CLICCTRLBITS to CLICMLPBITS. (resolve #226 first?)

#171 – CLICCFGLBITS parameter - related to #80, #158. (resolve #226 first)

Pull #286 – text update fix for #96/158/171/226/49 - allow multiple implementations for priv mode/level.

#### **Need more discussion:**

#102 - preemptible interrupt handler code (for section 7.2)

#226 – replace clicintattr.mode with xcliccfg.xlvl proposal (formerly #96)

#303 - How are CLIC-only CSRs and fields handled in CLINT mode?

#308/pull #325 – xnxti service loop behavior

#314 – shv==0 requirement for xnxti

#329 – support for HW register save?

## Issues need to be worked:

#91 – DTS entry – have linux group review DTS example. If add CLINT compatibility option, just use same DTS entry as clint?

- #107 heritage of features. keep researching and adding references to bibliography.
- #185 SAIL model implementation of CLIC (probably waiver)
- #186 CLIC architecture tests
- #187 QEMU CLIC implementation update
- #221 compressed clicintip/clicintie status registers (1-bit per interrupt) similar to AIA eip0-eip63? Add justification and create a pull with a proposal. Pull #270. add prior art reference.
- #242 spike required if sail is waived?

# Issues punted for rev1, keep open for future enhancements:

- #92/Pull #281 hypervisor compatibility. still punted for rev1?
- #99 horizontal interrupt window. punted for rev1
- #101 xnxti to trigger on equal level. punted for rev1
- #106 allow level change. Punted for rev1
- #108 pushint/popint? defer to broader discussion on providing hardware stacking of interrupt contexts. Punted for rev1
- #192 allow mix of CLIC/CLINT at different priv modes punted for rev1
- #248 CLIC hypervisor mode (related to #92).