## Arithmetic Operation

| Mnemonic             | Instruction                      | Type | Description              |
|----------------------|----------------------------------|------|--------------------------|
| ADD rd, rs1, rs2     | Add                              | R    | rd + rs1 + rs2           |
| SUB rd, rs1, rs2     | Subtract                         | R    | rd ← rs1 - rs2           |
| ADDI rd, rs1, imm12  | Add immediate                    | 1    | rd ← rs1 + imm12         |
| SLT rd, rs1, rs2     | Set less than                    | R    | rd + rs1 < rs2 ? 1 : 0   |
| SLTI rd, rs1, imm12  | Set less than immediate          | 1    | rd + rs1 < imm12 ? 1 : 0 |
| SLTU rd, rs1, rs2    | Set less than unsigned           | R    | rd + rs1 < rs2 ? 1 : 0   |
| SLTIU rd, rs1, imm12 | Set less than immediate unsigned | I.   | rd + rs1 < imm12 ? 1 : 0 |
| LUI rd, imm20        | Load upper immediate             | U    | rd ← imm20 << 12         |
| AUIP rd, imm20       | Add upper immediate to PC        | U    | rd + PC + imm20 << 12    |

## Load / Store Operations

| Mnemonic           | Instruction            | Type | Description                  |
|--------------------|------------------------|------|------------------------------|
| LD rd, imm12(rs1)  | Load doubleword        | 1    | rd ← mem[rs1 + imm12]        |
| LW rd, imm12(rs1)  | Load word              | 1    | rd + mem[rs1 + imm12]        |
| LH rd, imm12(rs1)  | Load halfword          | 1    | rd + mem[rs1 + imm12]        |
| LB rd, imm12(rs1)  | Load byte              | 1    | rd ← mem[rs1 + imm12]        |
| LWU rd, imm12(rs1) | Load word unsigned     | 1    | rd + mem[rs1 + imm12]        |
| LHU rd, imm12(rs1) | Load halfword unsigned | 1    | rd ← mem[rs1 + imm12]        |
| LBU rd, imm12(rs1) | Load byte unsigned     | 1    | rd + mem[rs1 + imm12]        |
| SD rs2, imm12(rs1) | Store doubleword       | 5    | rs2 → mem[rs1 + imm12]       |
| SW rs2, imm12(rs1) | Store word             | S    | rs2(31:0) → mem[rs1 + imm12] |
| SH rs2, imm12(rs1) | Store halfword         | s    | rs2(15:0) → mem[rs1 + imm12] |
| SB rs2, imm12(rs1) | Store byte             | S    | rs2(7:0) → em[rs1 + imm12]   |

## Branching

| Mnemonic             | Instruction                           | Type | Description                          |
|----------------------|---------------------------------------|------|--------------------------------------|
| BEQ rs1, rs2, imm12  | Branch equal                          | SB   | if rs1 == rs2<br>pc ← pc + imm12     |
| BNE rs1, rs2, imm12  | Branch not equal                      | SB   | if rs1 != rs2<br>pc ← pc + imm12     |
| BGE rs1, rs2, imm12  | Branch greater than or equal          | SB   | if rs1 >= rs2<br>pc + pc + imm12     |
| BGEU rs1, rs2, imm12 | Branch greater than or equal unsigned | SB   | if rs1 >= rs2<br>pc ← pc + imm12     |
| BLT rs1, rs2, imm12  | Branch less than                      | SB   | if rs1 < rs2<br>pc ← pc + imm12      |
| BLTU rs1, rs2, imm12 | Branch less than<br>unsigned          | SB   | if rs1 < rs2<br>pc ← pc + imm12 << 1 |
| JAL rd, imm20        | Jump and link                         | UJ   | rd + pc + 4<br>pc + pc + imm20       |
| JALR rd, imm12(rs1)  | Jump and link register                | I    | rd + pc + 4<br>pc + rs1 + imm12      |

## **Logical Operations**

| Mnemonic            | Instruction                      | Туре | Description       |
|---------------------|----------------------------------|------|-------------------|
| AND rd, rs1, rs2    | AND                              | R    | rd ← rs1 & rs2    |
| OR rd, rs1, rs2     | OR                               | R    | rd ← rs1   rs2    |
| XOR rd, rs1, rs2    | XOR                              | R    | rd + rs1 ^ rs2    |
| ANDI rd, rs1, imm12 | AND immediate                    | 1    | rd ← rs1 & imm12  |
| ORI rd, rs1, imm12  | OR immediate                     | 11/  | rd ← rs1   imm12  |
| XORI rd, rs1, imm12 | XOR immediate                    | Į.   | rd ← rs1 ^ imm12  |
| SLL rd, rs1, rs2    | Shift left logical               | R    | rd ← rs1 << rs2   |
| SRL rd, rs1, rs2    | Shift right logical              | R    | rd ← rs1 >> rs2   |
| SRA rd, rs1, rs2    | Shift right arithmetic           | R    | rd + rs1 >> rs2   |
| SLLI rd, rs1, shamt | Shift left logical immediate     | 1    | rd ← rs1 << shamt |
| SRLI rd, rs1, shamt | Shift right logical imm.         | 1    | rd ← rs1 >> shamt |
| SRAI rd, rs1, shamt | Shift right arithmetic immediate | Ļ    | rd ← rs1 >> shamt |

| Mnemonic              | Instruction                       | Base instruction(s)                               |
|-----------------------|-----------------------------------|---------------------------------------------------|
| LI rd, imm12          | Load immediate (near)             | ADDI rd, zero, imm12                              |
| LI rd, imm            | Load immediate (far)              | LUI rd, imm[31:12]<br>ADDI rd, rd, imm[11:0]      |
| LA rd, sym            | Load address (far)                | AUIPC rd, sym[31:12] ADDI rd, rd, sym[11:0]       |
| MV rd, rs             | Copy register                     | ADDI rd, rs, 0                                    |
| NOT rd, rs            | One's complement                  | XORI rd, rs, -1                                   |
| NEG rd, rs            | Two's complement                  | SUB rd, zero, rs                                  |
| BGT rs1, rs2, offset  | Branch if rs1 > rs2               | BLT rs2, rs1, offset                              |
| BLE rs1, rs2, offset  | Branch if rs1 ≤ rs2               | BGE rs2, rs1, offset                              |
| BGTU rs1, rs2, offset | Branch if rs1 > rs2<br>(unsigned) | BLTU rs2, rs1, offset                             |
| BLEU rs1, rs2, offset | Branch if rs1 ≤ rs2<br>(unsigned) | BGEU rs2, rs1, offset                             |
| BEQZ rs1, offset      | Branch if rs1 = 0                 | BEQ rs1, zero, offset                             |
| BNEZ rs1, offset      | Branch if rs1 ≠ 0                 | BNE rs1, zero, offset                             |
| BGEZ rs1, offset      | Branch if rs1 ≥ 0                 | BGE rs1, zero, offset                             |
| BLEZ rs1, offset      | Branch if rs1 ≤ 0                 | BGE zero, rs1, offset                             |
| BGTZ rs1, offset      | Branch if rs1 > 0                 | BLT zero, rs1, offset                             |
| 3 offset              | Unconditional jump                | JAL zero, offset                                  |
| CALL offset12         | Call subroutine (near)            | JALR ra, ra, offset12                             |
| CALL offset           | Call subroutine (far)             | AUIPC ra, offset[31:12] JALR ra, ra, offset[11:0] |
| RET                   | Return from subroutine            | JALR zero, 0(ra)                                  |
| NOP                   | No operation                      | ADDI zero, zero, 0                                |