## KIA Data Sheet

# Samuel A. Falvo II 2012-Sep-5

- 8-Bit Wishbone Slave Interface
- 16-Byte FIFO Queue
- Queue Full and Empty Status Flags
- Software Explicit Dequeue
- Perfect for Processors With or Without Interrupts
- Registered Interface Provides One Cycle Latency

#### 1 Introduction

The Keyboard Interface Adapter, or KIA, provides a very easy to use PS/2 keyboard interface. It features a 16-byte first-in, first-out (FIFO) queue to hold incoming data long enough for busy software to respond to the keyboard without requiring an interrupt subsystem. A dedicated signal indicating when the queue is empty is exposed, in support for those processors which prefer interrupts for such events. The software-driven explicit dequeue feature allows the keyboard driver software to avoid the use of "shadow registers" in ordinary RAM. Combined, these features makes the KIA ideal for use in small, deepembedded applications where RAM may be at a premium.

### 2 Internal Architecture

Figure 1 illustrates the block diagram of the KIA.

#### 2.1 Shift Register and Frame Detection

The D\_I and C\_I signals couple to the serial-in, parallel-out shift register. Additionally, feedback from the shift register, coupled with the C\_I input, helps the frame detection logic decide when a full PS/2 frame of data has been received. Upon detection of a byte, it pushes it into the queue.



 $\label{eq:Figure 1: Block Diagram of the Keyboard Interface Adapter. } \\$ 

| REG# | R/W | Reg Name | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|------|-----|----------|----|----|----|----|----|----|----|----|
| 0    | R/0 | KQSTAT   | -  | -  | -  | -  | -  | ı  | QF | QE |
| 1    | R/0 | KQDATA   | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
| REG# | R/W | Reg Name | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0    | W/O | n/a      | _  | -  | _  | _  | _  | _  | _  | _  |
| 1    | W/O | KQPOP    | -  | -  | -  | _  | -  | _  | _  | _  |

Figure 2: KIA Register Map.

### 2.2 Operation of the FIFO Queue

The queue contains 16 bytes of storage space. Of this space, up to 15 bytes may hold pending data before the QF bit asserts, and no further data will be accepted. Internally, a 4-bit  $read\_pointer$  and a  $write\_pointer$  register exists, both reset to zero when the KIA is reset. The  $write\_pointer$  register increments for each successful data byte received. The queue is considered full when the  $write\_pointer$  approaches the  $read\_pointer$  from behind, threatening to overwrite unread data.

Likewise, when data is read from the KIA, the <code>read\_pointer</code> register increments. The queue becomes empty when the <code>read\_pointer</code> equals the <code>write\_pointer</code> register.

### 2.3 The Register Map

The register map appears in figure 2.

**KQSTAT.** This read-only register contains the queue status bits. Two bits exist: QE (bit 0) indicates when the queue contains no further data for reading, while QF (bit 1) indicates whether the queue is so full that it cannot accept any additional data. Bits 7 through 2 officially are undefined, and software must ignore their values.

KQDATA. This read-only register provides visibility into the head of the queue. Reading this register does not automatically pop the queue. After software has completed working with the current byte, it must dequeue that byte by writing to the KQDATA/KQPOP register.



Figure 3: KIA Logic Symbol.

**KQPOP.** This write-only register stores no value; however, the act of writing to this register causes the FIFO to dequeue the current head byte, thus revealing (if present) the next byte to read. If the queue becomes exhausted, the QE bit of KQSTAT asserts. Writes to KQPOP with QE asserted do nothing.

### 3 Hardware Interface

### 3.1 Logic Symbol

The logic symbol for the KIA appears in figure 3.

### 3.2 Signal Descriptions

The KIA complies with Wishbone B3 bus slave standards with an 8-bit port size and 8-bit granularity.

### 3.2.1 SYSCON Signals

- **CLK\_I.** Provides the standard time-base for the peripheral. All bus state transitions occur on the rising edge of this signal.
- **RES\_I.** When asserted during the rising edge of CLK\_I, the KIA resets to its power-on default state, empties its queue, and discards any PS/2 data frame in progress.

#### 3.2.2 SLAVE Signals

- ACK\_O. The KIA generates its own acknowledgement for a single-beat Wishbone bus transaction.
- **ADR\_I.** This 1-bit input selects the I/O register to read from, or to write to if supported.
- CYC\_I. This signal serves as a flag to external bus arbitration logic that a bus master wishes to use the bus, asserting it when it has data to transfer, and negating it otherwise. As such, CYC\_I qualifies all other bus signals except for RES\_I and CLK\_I.
- **DAT\_O(7:0).** The KIA places the contents of the addressed register during a read cycle; during a write cycle, however, this bus remains undefined.
- QE\_O. If asserted, the queue lacks any data bytes to read. When at least one byte exists to be read by the host processor, the KIA will negate QE\_O, and keep it negated until all bytes have been read. This signal may be used to generate external interrupts to a host microprocessor.
- STB\_I. This signal qualifies a single bus transfer specifically to the KIA. The current bus master (typically a microprocessor) and its associated address decoding logic collaborate to assert this signal when the master addresses the KIA and is ready for the data.
- WE\_I. If asserted, the current bus transaction is a write cycle, used to dequeue the FIFO. In this case, DAT\_O(7:0) will remain undefined. If negated, the master will expect the addressed register's contents on the DAT\_O(7:0) bus. Note that the KIA lacks a corresponding data input bus, so any data written to the KIA will be ignored.

#### 3.2.3 PS/2 Signals

- C I. The clock signal generated by the attached PS/2 peripheral.
- **D\_I.** The data signal generated by the attached PS/2 peripheral. The peripheral synchronizes the bits of data on this pin against C\_I.

#### 3.3 Timing Diagrams

#### 3.3.1 Reset Timing

Reset timing follows standard Wishbone B3 recommendations. For any rising clock edge, the KIA will reset immediately if RES\_I becomes asserted, and will continue to reset for as long as RES\_I remains asserted.



### 3.3.2 Register Read

Read timing follows standard Wishbone B3 recommendations. The KIA incurs a one-cycle latency for read operations due to its fully synchronous design. To prevent internal glitching, the KIA and the addressing bus master should run from the same clock. Directly crossing clock domains may result in undesirable behavior.



#### 3.3.3 Register Write

Write timing follows standard Wishbone B3 recommendations. The KIA incurs a one-cycle latency for write operations due to its fully synchronous design. To prevent internal glitching, the KIA and the addressing bus master should run from the same clock. Directly crossing clock domains may result in undesirable behavior.



# 3.3.4 PS/2 Data Frame Reception

