## Leclure - 12

- \* Constraints / Restrictions on dock provid/frequency and Combinational delay
- Any durign implemented will he a finite state machine (Fon) with inflate, originary, Combinational logic and outputs.



- t The combinational logic delay is input dependent and has a minimum & maximum delay based on the input conditions.

  Ly trec(min) and trec(max)
- \* DFF-1 and DFF-2: ts, th and top
- + To avoid any Uctop Violations:



\* Jo avoid any hold violations -







Hold-time Violation buts limit on minimum Combinational delay

\* Just important building blocks of any digital IC is an "Addon" and a "Multiplion":

+ and in ALU in a processor, FIR filters (DSP), MAC in MC agines etc.

+ The baric standard cells orequired to build an adder and multiplion are

+ talf add (HA)

Full add (FA)



\* Half add (HA)

| A | В | Sum | Gut |
|---|---|-----|-----|
| ٥ | ð | 0   | δ   |
| 0 | 1 | t   | О   |
| ) | 0 | ı   | 0   |
| L | 1 | 0   | 1   |
|   |   |     |     |

Sum = AB + AB -> E. Ron static Mux or static cross logic
Cour = AB -> NAND + NOT

## \* Full addor

| A | В | Cin | Sum | Cour |
|---|---|-----|-----|------|
| 0 | 0 | 0   | O   | 0    |
| 0 | O | 1   | 1   | O    |
| O |   | ٥   | ı   | 0    |
| 0 | ( |     | 0   | 1    |
| ( | 0 | 0   | ı   | 0    |
| 1 | 0 | (   | 0   | 1    |
| l | t | 0   | 0   | (    |
| 1 | ı | !   |     | 1    |



Cout = AB + B(in+ (inA

|       |    | Sun |        |    |
|-------|----|-----|--------|----|
| AB    | 00 |     |        |    |
| Cin \ | 00 | OL. | $\Box$ | 10 |
| 0     |    | 上_  |        | 1  |
|       | 1  |     | 1      |    |

Sum = ABCin + ABCin + ABCin + ABCin

Sun = ABCin + ABCin + ABCin + ABCin

\* Lets eay we implement an 8-bit addr. (A[7:0] added with B[7:0])



\* In the LAUX- care scenario, carry out will projugat from #A to FA-1 -> FAZ. . -> FAZ => The critical fath (work can dulay) will be because of "Gut" logic and not "Sim" logic t . What if we generate "Cour" first and generate "Sum" from "Cour". 9

Ly This will mean while (our is propagating sum will be simultaneously generated

$$\mathcal{X} = (\mathbf{a} \cdot \mathbf{A} \cdot \mathbf{A})$$

$$\frac{1}{\mathbf{a} \cdot \mathbf{A}} = (\mathbf{a} \cdot \mathbf{A}) + (\mathbf{a} \cdot \mathbf{A})$$

$$\frac{1}{\mathbf{a} \cdot \mathbf{A}} = (\mathbf{a} \cdot \mathbf{A}) + (\mathbf{a} \cdot \mathbf{A})$$

$$\frac{1}{\mathbf{a} \cdot \mathbf{A}} = (\mathbf{a} \cdot \mathbf{A}) + (\mathbf{a} \cdot \mathbf{A})$$

\* sheciality of logic!! of AB, in one farm as infut, off = love 9 [ A, B, Cin are farmer as infut, off = Cout

(an generate Sum from Cour =) Cour will go to next stage first while Sun of present stage is getting computed 11

\* State Cows implementation;









\* Recall! - Cout =  $AB + BC_{in} + C_{in}A$   $\overline{Cout} = \overline{AB} + \overline{BC_{in}} + \overline{C_{in}A}$ 

4 9+ 30 happens, this is also true for "Sum" logic

('C Sum = ABCin + ABCin +

\* () & () Indicate that the "Jum" and "corry" functions are their own Complements! )

\* In Cross we intordunge suries & perallel configurations (or range & Pros side)

Ly shus convers that pure up (Pros) & fuel-down (Nmos) newolks are Complementary!

The Nmos and Pros we can we the same Configuration on Pros and mos side.



