!

## CSA\_Sess2\_2021

## Section 2

| The reason for dividing memory into I-Cache and D-Cache is                                               | 2 points |
|----------------------------------------------------------------------------------------------------------|----------|
| ✓ To increase the space of memory                                                                        |          |
| None of the mentioned                                                                                    |          |
| To access the instruction word and data word in different cycles                                         |          |
| ✓ To access the instruction word and data word in the same clock cycle                                   |          |
| To reduce the cost of the memory                                                                         |          |
|                                                                                                          |          |
| To increase the speed of processing in RISC Procressors                                                  | 2 points |
| Large size of stack memory is required                                                                   |          |
| None of the mentioned                                                                                    |          |
| ✓ Large number of registers are required                                                                 |          |
| Large cache memory is required                                                                           |          |
| To divide the register file into a set of fixed size windows.                                            |          |
| The temporary register at one level of register window are physically the same as register in next level | 1 point  |
| Local register                                                                                           |          |
| Global Register                                                                                          |          |
| None of the mentioned                                                                                    |          |
| ✓ Parameter register                                                                                     |          |
| Accumulator                                                                                              |          |

| The number of flipflops required in classical method is 1 point                                                         |
|-------------------------------------------------------------------------------------------------------------------------|
| Independent of number of states                                                                                         |
| Independent of number of control lines                                                                                  |
| Equal to number of states                                                                                               |
| ✓ Log2 (number of states)                                                                                               |
| None of the mentioned                                                                                                   |
|                                                                                                                         |
| The normalization operation in floating point addition operation is to 2 points                                         |
| ✓ Shifting of mantissa to make the exponents same                                                                       |
| None of the mentioned                                                                                                   |
| Make the exponents of the operands same                                                                                 |
| Comparing the exponents                                                                                                 |
| Shifting of mantissa so that there are no leading zeros                                                                 |
|                                                                                                                         |
| The sequence of control signals generated in GCD Processor is i. Subtract 2 points ii.Load Xr,Yr iii.Swap iv. Select XY |
| I,ii,iii,iv                                                                                                             |
| ✓ Iv,ii,lii,i                                                                                                           |
| lv,iii,ii,i                                                                                                             |
| I,iii,ii.iv                                                                                                             |
| ☐ lii,ii,l,iv                                                                                                           |

| The reason for providing buffer registers between the stages of pipeline 2 po<br>are | ints |
|--------------------------------------------------------------------------------------|------|
| To synchronize between stages                                                        |      |
| To store the intermediate results so that the data is not lost                       |      |
| To minimize the delay                                                                |      |
| To increase the pipeline efficiency                                                  |      |
| None of the mentioned                                                                |      |
|                                                                                      |      |
| Back Submit                                                                          |      |

Never submit passwords through Google Forms.

This form was created inside of Dharmsinh Desai University. Report Abuse

Google Forms