XPS Project Report Page 1 of 24

# **Printable Version Overview**

#### **Resources Used**

- **1** MicroBlaze
- 2 Local Memory Bus (LMB) 1.0
- **2** AXI Interconnect
- 1 Block RAM (BRAM) Block
- **2** LMB BRAM Controller
- **1** AXI S6 Memory Controller(DDR/DDR2/DDR3)
- 1 Processor System Reset Module
- **1** AXI Interrupt Controller
- **1** MicroBlaze Debug Module (MDM)
- 1 Clock Generator
- **1** AXI Timer/Counter
- **1** AXI UART (Lite)
- 1 AXI 10/100 Ethernet MAC Lite
- 1 PATTERN\_MATCHER

# **Block Diagram**

Generated **EDK Version Device Family** 

**Device** 

Fr

XPS Project Report Page 2 of 24



XPS Project Report Page 3 of 24

#### **External Ports**

#### These are the external ports defined in the MHS file.

#### **Attributes Key**

The attributes are obtained from the SIGIS and IOB\_STATE parameters set on the PORT in the MHS file

**CLK** indicates Clock ports, (SIGIS = CLK)

INTR indicates Interrupt ports,(SIGIS = INTR)

**RESET** indicates Reset ports, (SIGIS = RST)

**BUF or REG** Indicates ports that instantiate or infer IOB primitives, (IOB\_STATE = BUF or REG)

| #             | NAME                    | DIR[ | LSB:MSE | SIG                     |       | ATTRIBL |
|---------------|-------------------------|------|---------|-------------------------|-------|---------|
| SHARED        | RESET                   | I    | 1       | RESET                   | RESET |         |
| Ethernet_Lite | Ethernet_Lite_COL       | I    | 1       | Ethernet_Lite_COL       |       |         |
| Ethernet_Lite | Ethernet_Lite_CRS       | I    | 1       | Ethernet_Lite_CRS       |       |         |
| Ethernet_Lite | Ethernet_Lite_RXD       | I    | 0:3     | Ethernet_Lite_RXD       |       |         |
| Ethernet_Lite | Ethernet_Lite_RX_CLK    | I    | 1       | Ethernet_Lite_RX_CLK    |       |         |
| Ethernet_Lite | Ethernet_Lite_RX_DV     | I    | 1       | Ethernet_Lite_RX_DV     |       |         |
| Ethernet_Lite | Ethernet_Lite_RX_ER     | I    | 1       | Ethernet_Lite_RX_ER     |       |         |
| Ethernet_Lite | Ethernet_Lite_TX_CLK    | I    | 1       | Ethernet_Lite_TX_CLK    |       |         |
| Ethernet_Lite | Ethernet_Lite_MDIO      | 10   | 1       | Ethernet_Lite_MDIO      |       |         |
| Ethernet_Lite | Ethernet_Lite_MDC       | 0    | 1       | Ethernet_Lite_MDC       |       |         |
| Ethernet_Lite | Ethernet_Lite_PHY_RST_N | 0    | 1       | Ethernet_Lite_PHY_RST_N |       |         |
| Ethernet_Lite | Ethernet_Lite_TXD       | 0    | 0:3     | Ethernet_Lite_TXD       |       |         |
| Ethernet_Lite | Ethernet_Lite_TX_EN     | 0    | 1       | Ethernet_Lite_TX_EN     |       |         |
| MCB_DDR2      | mcbx_dram_dq            | 10   | 0:15    | mcbx_dram_dq            |       |         |
| MCB_DDR2      | mcbx_dram_dqs           | 10   | 1       | mcbx_dram_dqs           |       |         |
| MCB_DDR2      | mcbx_dram_dqs_n         | 10   | 1       | mcbx_dram_dqs_n         |       |         |
| MCB_DDR2      | mcbx_dram_udqs          | 10   | 1       | mcbx_dram_udqs          |       |         |
| MCB_DDR2      | mcbx_dram_udqs_n        | 10   | 1       | mcbx_dram_udqs_n        |       |         |
| MCB_DDR2      | rzq                     | 10   | 1       | rzq                     |       |         |
| MCB_DDR2      | zio                     | 10   | 1       | zio                     |       |         |
| MCB_DDR2      | mcbx_dram_addr          | 0    | 0:12    | mcbx_dram_addr          |       |         |
| MCB_DDR2      | mcbx_dram_ba            | 0    | 0:2     | mcbx_dram_ba            |       |         |
| MCB_DDR2      | mcbx_dram_cas_n         | 0    | 1       | mcbx_dram_cas_n         |       |         |
| MCB_DDR2      | mcbx_dram_cke           | 0    | 1       | mcbx_dram_cke           |       |         |
| MCB_DDR2      | mcbx_dram_clk           | 0    | 1       | mcbx_dram_clk           | CLK   |         |
| MCB_DDR2      | mcbx_dram_clk_n         | 0    | 1       | mcbx_dram_clk_n         | CLK   |         |
| MCB_DDR2      | mcbx_dram_ldm           | 0    | 1       | mcbx_dram_ldm           |       |         |
| MCB_DDR2      | mcbx_dram_odt           | 0    | 1       | mcbx_dram_odt           |       |         |
| MCB_DDR2      | mcbx_dram_ras_n         | 0    | 1       | mcbx_dram_ras_n         |       |         |
| MCB_DDR2      | mcbx_dram_udm           | 0    | 1       | mcbx_dram_udm           |       |         |
| MCB_DDR2      | mcbx_dram_we_n          | 0    | 1       | mcbx_dram_we_n          |       |         |
| RS232_Uart_1  | RS232_Uart_1_sin        | I    | 1       | RS232_Uart_1_sin        |       |         |
|               |                         |      |         |                         |       |         |

XPS Project Report Page 4 of 24

```
RS232_Uart_1 RS232_Uart_1_sout

clock_generator_0 GCLK

pattern_matcher_0 pattern_matcher_0_LED_pin

O

1 RS232_Uart_1_sout

CLK

CLK
```

#### **Processors**

# microblaze\_0 MicroBlaze

The MicroBlaze 32 bit soft processor

|            | IP Specs |               |
|------------|----------|---------------|
| Core       | Version  | Documentation |
| microblaze | 8.40.a   | IP            |



# These are the ports listed in the MHS file. Plea # NAME

0 MB\_RESET1 CLK

NAME **TYPE BUSSTD DLMB MASTER LMB ILMB MASTER LMB M\_AXI\_DP MASTER AXI** M\_AXI\_DC MASTER AXI M\_AXI\_IC MASTER AXI INTERRUPT TARGET XIL\_MBINTERR **DEBUG** TARGET XIL\_MBDEBU(

# Parameters

These are the current parameter settings for this module.

Parameters marked with <mark>yellow</mark> indicate parameters set by the user.
Parameters marked with blue indicate parameters set by the system.

| Parameters marked with blue indicate parameters set by the system. |              |                      |
|--------------------------------------------------------------------|--------------|----------------------|
| Name                                                               | Value        | Name                 |
| C_SCO                                                              | 0            | C_S14_AXIS_PROTOCOL  |
| C_FREQ                                                             | 10000000     | C_M15_AXIS_PROTOCOL  |
| C_DATA_SIZE                                                        | 32           | C_S15_AXIS_PROTOCOL  |
| C_DYNAMIC_BUS_SIZING                                               | 1            | C_M0_AXIS_DATA_WIDTH |
| C_FAMILY                                                           | spartan6     | C_S0_AXIS_DATA_WIDTH |
| C_INSTANCE                                                         | microblaze_0 | C_M1_AXIS_DATA_WIDTH |
| C_AVOID_PRIMITIVES                                                 | 0            | C_S1_AXIS_DATA_WIDTH |
| C_FAULT_TOLERANT                                                   | 0            | C_M2_AXIS_DATA_WIDTH |
| C_ECC_USE_CE_EXCEPTION                                             | 0            | C_S2_AXIS_DATA_WIDTH |
| C_LOCKSTEP_SLAVE                                                   | 0            | C_M3_AXIS_DATA_WIDTH |
| C_ENDIANNESS                                                       | 1            | C_S3_AXIS_DATA_WIDTH |
| C_AREA_OPTIMIZED                                                   | 0            | C_M4_AXIS_DATA_WIDTH |

| C OPTIMIZATION                                  | 0        | C CA AVIC DATA WIDTH                                     |
|-------------------------------------------------|----------|----------------------------------------------------------|
| C_OPTIMIZATION                                  | 0        | C_S4_AXIS_DATA_WIDTH                                     |
| C_INTERCONNECT                                  | 2        | C_M5_AXIS_DATA_WIDTH                                     |
| C_STREAM_INTERCONNECT                           | 0        | C_S5_AXIS_DATA_WIDTH                                     |
| C_DPLB_DWIDTH                                   | 32       | C_M6_AXIS_DATA_WIDTH                                     |
| C_DPLB_NATIVE_DWIDTH                            | 32       | C_S6_AXIS_DATA_WIDTH                                     |
| C_DPLB_BURST_EN                                 | 0        | C_M7_AXIS_DATA_WIDTH                                     |
| C_DPLB_P2P                                      | 0        | C_S7_AXIS_DATA_WIDTH                                     |
| C_IPLB_DWIDTH                                   | 32       | C_M8_AXIS_DATA_WIDTH                                     |
| C_IPLB_NATIVE_DWIDTH                            | 32       | C_S8_AXIS_DATA_WIDTH                                     |
| C_IPLB_BURST_EN                                 | 0        | C_M9_AXIS_DATA_WIDTH                                     |
| C_IPLB_P2P                                      | 0        | C_S9_AXIS_DATA_WIDTH                                     |
| C_M_AXI_DP_SUPPORTS_THREADS                     | 0        | C_M10_AXIS_DATA_WIDTH                                    |
| C_M_AXI_DP_THREAD_ID_WIDTH                      | 1        | C_S10_AXIS_DATA_WIDTH                                    |
| C_M_AXI_DP_SUPPORTS_READ                        | 1        | C_M11_AXIS_DATA_WIDTH                                    |
| C_M_AXI_DP_SUPPORTS_WRITE                       | 1        | C_S11_AXIS_DATA_WIDTH                                    |
| C_M_AXI_DP_SUPPORTS_NARROW_BURST                | 0        | C_M12_AXIS_DATA_WIDTH                                    |
| C_M_AXI_DP_DATA_WIDTH                           | 32       | C_S12_AXIS_DATA_WIDTH                                    |
| C_M_AXI_DP_ADDR_WIDTH                           | 32       | C_M13_AXIS_DATA_WIDTH                                    |
| C_M_AXI_DP_PROTOCOL                             | AXI4LITE | C_S13_AXIS_DATA_WIDTH                                    |
| C_M_AXI_DP_EXCLUSIVE_ACCESS                     | 0        | C_M14_AXIS_DATA_WIDTH                                    |
| C_INTERCONNECT_M_AXI_DP_READ_ISSUING            | 1        | C_S14_AXIS_DATA_WIDTH                                    |
| C_INTERCONNECT_M_AXI_DP_WRITE_ISSUING           | 1        | C_M15_AXIS_DATA_WIDTH                                    |
| C_M_AXI_IP_SUPPORTS_THREADS                     | 0        | C_S15_AXIS_DATA_WIDTH                                    |
| C_M_AXI_IP_THREAD_ID_WIDTH                      | 1        | C_ICACHE_BASEADDR                                        |
| C_M_AXI_IP_SUPPORTS_READ                        | 1        | C_ICACHE_HIGHADDR                                        |
| C_M_AXI_IP_SUPPORTS_WRITE                       | 0        | C_USE_ICACHE                                             |
| C_M_AXI_IP_SUPPORTS_NARROW_BURST                | 0        | C_ALLOW_ICACHE_WR                                        |
| C_M_AXI_IP_DATA_WIDTH                           | 32       | C_ADDR_TAG_BITS                                          |
| C_M_AXI_IP_ADDR_WIDTH                           | 32       | C_CACHE_BYTE_SIZE                                        |
| C_M_AXI_IP_PROTOCOL                             | AXI4LITE | C_ICACHE_USE_FSL                                         |
| C_INTERCONNECT_M_AXI_IP_READ_ISSUING            | 1        | C_ICACHE_LINE_LEN                                        |
| C_D_AXI                                         | 1        | C_ICACHE_ALWAYS_USED                                     |
| C_D_PLB                                         | 0        | C_ICACHE_INTERFACE                                       |
| C_D_LMB                                         | 1        | C_ICACHE_VICTIMS                                         |
| C_I_AXI                                         | 0        | C_ICACHE_STREAMS                                         |
| C_I_PLB                                         | 0        | C_ICACHE_FORCE_TAG_LUTRAM                                |
| C_I_LMB                                         | 1        | C_ICACHE_DATA_WIDTH                                      |
| C_USE_MSR_INSTR                                 | 1        | C_M_AXI_IC_SUPPORTS_THREADS                              |
| C_USE_PCMP_INSTR                                | 1        | C_M_AXI_IC_THREAD_ID_WIDTH                               |
| C_USE_BARREL                                    | 1        | C_M_AXI_IC_SUPPORTS_READ                                 |
| C_USE_DIV                                       | 0        | C_M_AXI_IC_SUPPORTS_WRITE                                |
| C_USE_HW_MUL                                    | 1        | C_M_AXI_IC_SUPPORTS_NARROW_B                             |
| C_USE_FPU                                       | 0        | C_M_AXI_IC_DATA_WIDTH                                    |
| C_USE_REORDER_INSTR                             | 1        | C_M_AXI_IC_ADDR_WIDTH                                    |
| C_UNALIGNED_EXCEPTIONS                          | 0        | C_M_AXI_IC_PROTOCOL                                      |
| C_ILL_OPCODE_EXCEPTION                          | 0        | C_M_AXI_IC_INGTOCOL  C_M_AXI_IC_USER_VALUE               |
| C_M_AXI_I_BUS_EXCEPTION                         | 0        | C_M_AXI_IC_USER_VALUE  C_M_AXI_IC_SUPPORTS_USER_SIGN     |
| C_M_AXI_I_BUS_EXCEPTION C_M_AXI_D_BUS_EXCEPTION | 0        | C_M_AXI_IC_SUPPORTS_USER_SIGN<br>C_M_AXI_IC_AWUSER_WIDTH |
| C_IPLB_BUS_EXCEPTION                            | 0        | C_M_AXI_IC_AWUSER_WIDTH  C_M_AXI_IC_ARUSER_WIDTH         |
| C_DPLB_BUS_EXCEPTION                            | 0        | C_M_AXI_IC_ARUSER_WIDTH C_M_AXI_IC_WUSER_WIDTH           |
| C_DPLB_BUS_EXCEPTION C_DIV_ZERO_EXCEPTION       | 0        | C_M_AXI_IC_WUSER_WIDTH C_M_AXI_IC_RUSER_WIDTH            |
| O_DIV_ZENO_EXCEPTION                            | U        | C_N_AXI_IC_KOSEK_WIDIII                                  |
|                                                 |          |                                                          |

XPS Project Report Page 6 of 24

|                          | 0                | C_M_AXI_IC_BUSER_WIDTH        |
|--------------------------|------------------|-------------------------------|
| C_FSL_EXCEPTION          | 0                | C_INTERCONNECT_M_AXI_IC_READ_ |
| C_USE_STACK_PROTECTION   | 0                | C_DCACHE_BASEADDR             |
| C PVR                    | 0                | C_DCACHE_HIGHADDR             |
| C_PVR_USER1              | 0x00             | C USE DCACHE                  |
| C_PVR_USER2              | 0x00000000       | C_ALLOW_DCACHE_WR             |
| C_DEBUG_ENABLED          | 1                | C_DCACHE_ADDR_TAG             |
| C NUMBER OF PC BRK       | 1                | C_DCACHE_BYTE_SIZE            |
| C_NUMBER_OF_RD_ADDR_BRK  | 0                | C_DCACHE_USE_FSL              |
| C_NUMBER_OF_WR_ADDR_BRK  | 0                | C_DCACHE_LINE_LEN             |
| C_INTERRUPT_IS_EDGE      | 0                | C_DCACHE_ALWAYS_USED          |
| C_EDGE_IS_POSITIVE       | 1                | C_DCACHE_INTERFACE            |
| C_RESET_MSR              | 0x00000000       | C_DCACHE_USE_WRITEBACK        |
| C_OPCODE_0x0_ILLEGAL     | 0                | C_DCACHE_VICTIMS              |
| C_FSL_LINKS              | 0                | C_DCACHE_FORCE_TAG_LUTRAM     |
| C_FSL_DATA_SIZE          | 32               | C_DCACHE_DATA_WIDTH           |
| C_USE_EXTENDED_FSL_INSTR | 0                | C_M_AXI_DC_SUPPORTS_THREADS   |
| C_M0_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_THREAD_ID_WIDTH    |
| C_S0_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_SUPPORTS_READ      |
| C_M1_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_SUPPORTS_WRITE     |
| C_S1_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_SUPPORTS_NARROW_E  |
| C_M2_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_DATA_WIDTH         |
| C_S2_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_ADDR_WIDTH         |
| C_M3_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_PROTOCOL           |
| C_S3_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_EXCLUSIVE_ACCESS   |
| C_M4_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_USER_VALUE         |
| C_S4_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_SUPPORTS_USER_SIGN |
| C_M5_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_AWUSER_WIDTH       |
| C_S5_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_ARUSER_WIDTH       |
| C_M6_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_WUSER_WIDTH        |
| C_S6_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_RUSER_WIDTH        |
| C_M7_AXIS_PROTOCOL       | GENERIC          | C_M_AXI_DC_BUSER_WIDTH        |
| C_S7_AXIS_PROTOCOL       | GENERIC          | C_INTERCONNECT_M_AXI_DC_READ  |
| C_M8_AXIS_PROTOCOL       | GENERIC          | C_INTERCONNECT_M_AXI_DC_WRITI |
| C_S8_AXIS_PROTOCOL       | GENERIC          | C_USE_MMU                     |
| C_M9_AXIS_PROTOCOL       | GENERIC          | <br>C_MMU_DTLB_SIZE           |
| C_S9_AXIS_PROTOCOL       | GENERIC          | C_MMU_ITLB_SIZE               |
| C_M10_AXIS_PROTOCOL      | GENERIC          | C_MMU_TLB_ACCESS              |
| C_S10_AXIS_PROTOCOL      | GENERIC          | C_MMU_ZONES                   |
| C_M11_AXIS_PROTOCOL      | GENERIC          | C_MMU_PRIVILEGED_INSTR        |
| C_S11_AXIS_PROTOCOL      | GENERIC          | C USE INTERRUPT               |
| C_M12_AXIS_PROTOCOL      | GENERIC          | C_USE_EXT_BRK                 |
| C_S12_AXIS_PROTOCOL      | GENERIC          | C_USE_EXT_NM_BRK              |
| C_M13_AXIS_PROTOCOL      | GENERIC          | C_USE_BRANCH_TARGET_CACHE     |
| C_S13_AXIS_PROTOCOL      | GENERIC          | C_BRANCH_TARGET_CACHE_SIZE    |
| C_M14_AXIS_PROTOCOL      | GENERIC          | C_PC_WIDTH                    |
|                          | Doct Synthosic I |                               |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

XPS Project Report Page 7 of 24

#### **Debuggers**

debug\_module MicroBlaze Debug Module (MDM)

Debug module for MicroBlaze Soft Processor.

mdm

IP Specs Core

Version 2.10.a



# NAME

0 Debug\_SYS\_Rst

1 S\_AXI\_ACLK

**These** 

NAME TYPE BUSSTD

MBDEBUG\_0 INITIATOR XIL\_MBDEB

S\_AXI SLAVE AXI

| Parameters 1 4 1 |
|------------------|
|------------------|

These are the current parameter settings for this module.

Parameters marked with yellow indicate parameters set by the user. Parameters marked with blue indicate parameters set by the system.

| Farameters marked with blue mulcate parameters set by the system. |            |                       |
|-------------------------------------------------------------------|------------|-----------------------|
| Name                                                              | Value      | Name                  |
| C_FAMILY                                                          | spartan6   | C_SPLB_NUM_MASTERS    |
| C_JTAG_CHAIN                                                      | 2          | C_SPLB_NATIVE_DWIDTH  |
| C_INTERCONNECT                                                    | 2          | C_SPLB_SUPPORT_BURSTS |
| C_BASEADDR                                                        | 0x41400000 | C_MB_DBG_PORTS        |
| C_HIGHADDR                                                        | 0x4140FFFF | C_USE_UART            |
| C_SPLB_AWIDTH                                                     | 32         | C_USE_BSCAN           |
| C_SPLB_DWIDTH                                                     | 32         | C_S_AXI_ADDR_WIDTH    |
| C_SPLB_P2P                                                        | 0          | C_S_AXI_DATA_WIDTH    |
| C_SPLB_MID_WIDTH                                                  | 3          | C_S_AXI_PROTOCOL      |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

# **Interrupt Controllers**

microblaze\_O\_intc AXI Interrupt Controller

intc core attached to the AXI

**IP Specs** 

Core Version Documentation axi\_intc 1.02.a IP

XPS Project Report Page 8 of 24



These are the ports listed in the MHS file. Please

# NAME

0 S\_AXI\_ACLK

1 INTR

NAME TYPE BUSSTE
INTERRUPT INITIATOR XIL\_MBINTE
S\_AXI SLAVE AXI

| Priority | SIG                  |
|----------|----------------------|
| 0        | Ethernet_Lite_IP2INT |
| 1        | axi timer 0 Inter    |

#### **Parameters**

These are the current parameter settings for this module.

Parameters marked with yellow indicate parameters set by the user. Parameters marked with blue indicate parameters set by the system.

| Name               | Value                                  | Name                    |
|--------------------|----------------------------------------|-------------------------|
| C_FAMILY           | spartan6                               | C_HAS_IPR               |
| C_INSTANCE         | microblaze_0_intc                      | C_HAS_SIE               |
| C_BASEADDR         | 0x41200000                             | C_HAS_CIE               |
| C_HIGHADDR         | 0x4120FFFF                             | C_HAS_IVR               |
| C_S_AXI_ADDR_WIDTH | 9                                      | C_IRQ_IS_LEVEL          |
| C_S_AXI_DATA_WIDTH | 32                                     | C_IRQ_ACTIVE            |
| C_NUM_INTR_INPUTS  | 2                                      | C_DISABLE_SYNCHRONIZERS |
| C_KIND_OF_INTR     | 0B111111111111111111111111111111111111 | C_MB_CLK_NOT_CONNECTED  |
| C_KIND_OF_EDGE     | 0B111111111111111111111111111111111111 | C_HAS_FAST              |
| C_KIND_OF_LVL      | 0B111111111111111111111111111111111111 | C_S_AXI_PROTOCOL        |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

#### **Busses**

## axi4\_0 AXI Interconnect

AXI4 Memory-Mapped Interconnect

**IP Specs** 

Core Version Documentation axi\_interconnect 1.06.a IP

POF

**XPS Project Report** Page 9 of 24



These are the ports listed in the MHS file. Ple information ab

NAME DIR [LSB:MS **0** interconnect\_aclk 1 1 INTERCONNECT\_ARESETN I 1 **Bus Co** 

**INSTANCE** 

microblaze\_0 microblaze\_0 MCB\_DDR2

These are the current parameter settings for this module.

Parameters marked with yellow indicate parameters set by the user. Parameters marked with blue indicate parameters set by the system.

Name

- C\_FAMILY
- C\_BASEFAMILY
- C\_NUM\_SLAVE\_SLOTS
- C NUM MASTER SLOTS
- C\_AXI\_ID\_WIDTH
- C\_AXI\_ADDR\_WIDTH
- C\_AXI\_DATA\_MAX\_WIDTH
- C\_S\_AXI\_DATA\_WIDTH
- C M AXI DATA WIDTH
- C\_INTERCONNECT\_DATA\_WIDTH
- C\_S\_AXI\_PROTOCOL
- C\_M\_AXI\_PROTOCOL
- C\_M\_AXI\_BASE\_ADDR
- C\_M\_AXI\_HIGH\_ADDR
- C\_S\_AXI\_BASE\_ID
- C\_S\_AXI\_THREAD\_ID\_WIDTH
- C\_S\_AXI\_IS\_INTERCONNECT
- C\_S\_AXI\_ACLK\_RATIO
- C\_S\_AXI\_IS\_ACLK\_ASYNC
- C\_M\_AXI\_ACLK\_RATIO
- C\_M\_AXI\_IS\_ACLK\_ASYNC
- C\_INTERCONNECT\_ACLK\_RATIO
- C\_S\_AXI\_SUPPORTS\_WRITE
- C\_S\_AXI\_SUPPORTS\_READ
- C\_M\_AXI\_SUPPORTS\_WRITE
- C\_M\_AXI\_SUPPORTS\_READ
- C\_AXI\_SUPPORTS\_USER\_SIGNALS
- C\_AXI\_AWUSER\_WIDTH
- C\_AXI\_ARUSER\_WIDTH
- C\_AXI\_WUSER\_WIDTH
- C\_AXI\_RUSER\_WIDTH
- C\_AXI\_BUSER\_WIDTH
- C\_AXI\_CONNECTIVITY

XPS Project Report Page 10 of 24

- C\_S\_AXI\_SINGLE\_THREAD
- C\_M\_AXI\_SUPPORTS\_REORDERING
- C\_S\_AXI\_SUPPORTS\_NARROW\_BURST
- C\_M\_AXI\_SUPPORTS\_NARROW\_BURST
- C\_S\_AXI\_WRITE\_ACCEPTANCE
- C\_S\_AXI\_READ\_ACCEPTANCE
- C\_M\_AXI\_WRITE\_ISSUING

#### **Post Synthesis Device Utilization**

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

# axi4lite\_0 AXI Interconnect

AXI4 Memory-Mapped Interconnect

Core Version Documentation axi\_interconnect 1.06.a IP



POF
These are the ports listed in the MHS file. Ple
information ab

# NAME DIR [LSB:MS

0 INTERCONNECT\_ARESETN I 1

1 INTERCONNECT\_ACLK I 1

Bus Coi

#### **INSTANCE**

microblaze\_0
microblaze\_0\_intc
debug\_module
axi\_timer\_0
RS232\_Uart\_1
Ethernet\_Lite
pattern\_matcher\_0

These are the current parameter settings for this module.

Parameters marked with yellow indicate parameters set by the user. Parameters marked with blue indicate parameters set by the system.

C\_FAMILY

- C\_BASEFAMILY
- C\_NUM\_SLAVE\_SLOTS
- C\_NUM\_MASTER\_SLOTS
- C\_AXI\_ID\_WIDTH
- C\_AXI\_ADDR\_WIDTH
- C\_AXI\_DATA\_MAX\_WIDTH
- C\_S\_AXI\_DATA\_WIDTH
- $C_M_AXI_DATA_WIDTH$

Name

XPS Project Report Page 11 of 24

- C INTERCONNECT DATA WIDTH
- C\_S\_AXI\_PROTOCOL
- C\_M\_AXI\_PROTOCOL
- C\_M\_AXI\_BASE\_ADDR
- C\_M\_AXI\_HIGH\_ADDR
- C\_S\_AXI\_BASE\_ID
- C\_S\_AXI\_THREAD\_ID\_WIDTH
- C\_S\_AXI\_IS\_INTERCONNECT
- C\_S\_AXI\_ACLK\_RATIO
- C\_S\_AXI\_IS\_ACLK\_ASYNC
- C\_M\_AXI\_ACLK\_RATIO
- C\_M\_AXI\_IS\_ACLK\_ASYNC
- C INTERCONNECT ACLK RATIO
- C\_S\_AXI\_SUPPORTS\_WRITE
- C\_S\_AXI\_SUPPORTS\_READ
- C\_M\_AXI\_SUPPORTS\_WRITE
- C\_M\_AXI\_SUPPORTS\_READ
- C\_AXI\_SUPPORTS\_USER\_SIGNALS
- C\_AXI\_AWUSER\_WIDTH
- C\_AXI\_ARUSER\_WIDTH
- C\_AXI\_WUSER\_WIDTH
- C\_AXI\_RUSER\_WIDTH
- C\_AXI\_BUSER\_WIDTH
- C\_AXI\_CONNECTIVITY
- C\_S\_AXI\_SINGLE\_THREAD
- C\_M\_AXI\_SUPPORTS\_REORDERING
- C\_S\_AXI\_SUPPORTS\_NARROW\_BURST
- C\_M\_AXI\_SUPPORTS\_NARROW\_BURST
- C\_S\_AXI\_WRITE\_ACCEPTANCE
- C\_S\_AXI\_READ\_ACCEPTANCE
- C M AXI WRITE ISSUING

#### **Post Synthesis Device Utilization**

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

#### microblaze\_O\_dlmb Local Memory Bus (LMB) 1.0

'The LMB is a fast, local bus for connecting MicroBlaze I and D ports to peripherals and BRAM'



# NAME DIR [LSB:MSB]

O SYS\_RST I 1 proc\_sys\_r

LMB\_CLK I 1 clk\_100\_00

Bus Connection

INSTANCE INTERFACE

microblaze 0 MAS1

XPS Project Report Page 12 of 24

#### microblaze\_0\_d\_bram\_ctrl SLA

| Parameters                                                                                                                               |       |  |
|------------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| These are the current parameter settings for this module.                                                                                |       |  |
| Parameters marked with yellow indicate parameters set by the user.<br>Parameters marked with blue indicate parameters set by the system. |       |  |
| Name                                                                                                                                     | Value |  |
| C_LMB_NUM_SLAVES                                                                                                                         | 1     |  |
| C_LMB_AWIDTH                                                                                                                             | 32    |  |
| C_LMB_DWIDTH                                                                                                                             | 32    |  |
| C_EXT_RESET_HIGH                                                                                                                         | 1     |  |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis information.

#### microblaze\_0\_ilmb Local Memory Bus (LMB) 1.0

'The LMB is a fast, local bus for connecting MicroBlaze I and D ports to peripherals and BRAM'



# NAME DIR [LSB:MSB]

O SYS\_RST I 1 proc\_sys\_r

LMB\_CLK I 1 clk\_100\_00

Bus Connection

INSTANCE INTERFACE

microblaze\_0 MAS1

microblaze\_0\_i\_bram\_ctrl

These are the ports listed in

LSB:MSB]

O SYS\_RST I 1 proc\_sys\_r

clk\_100\_00

Bus Connection

MAS1

| Parameters                                                                                                                               |       |  |
|------------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| These are the current parameter settings for this module.                                                                                |       |  |
| Parameters marked with yellow indicate parameters set by the user.<br>Parameters marked with blue indicate parameters set by the system. |       |  |
| Name                                                                                                                                     | Value |  |
| C_LMB_NUM_SLAVES                                                                                                                         | 1     |  |
| C_LMB_AWIDTH                                                                                                                             | 32    |  |
| C_LMB_DWIDTH                                                                                                                             | 32    |  |
| C_EXT_RESET_HIGH                                                                                                                         | 1     |  |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis information.

XPS Project Report Page 13 of 24

## **Memorys**

## 

The BRAM Block is a configurable memory module that attaches to a variety of BRAM Interface Controllers.

Core Version Documentation bram\_block 1.00.a IP



NAME TYPE BUSSTD

PORTA TARGET XIL\_BRAM microblaze

PORTB TARGET XIL\_BRAM microblaze

| Parameters                                                                                                                               |          |  |
|------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
| These are the current parameter settings for this module.                                                                                |          |  |
| Parameters marked with yellow indicate parameters set by the user.<br>Parameters marked with blue indicate parameters set by the system. |          |  |
| Name                                                                                                                                     | Value    |  |
| C_MEMSIZE                                                                                                                                | 0x4000   |  |
| C_PORT_DWIDTH                                                                                                                            | 32       |  |
| C_PORT_AWIDTH                                                                                                                            | 32       |  |
| C_NUM_WE                                                                                                                                 | 4        |  |
| C_FAMILY                                                                                                                                 | spartan6 |  |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis information.

# **Memory Controllers**

MCB\_DDR2 AXI S6 Memory Controller(DDR/DDR2/DDR3)

Spartan-6 memory controller

**IP Specs** 

Core Version Documentation axi\_s6\_ddrx 1.06.a IP

XPS Project Report Page 14 of 24



| These  | are the ports listed in the |     | S file. Ple |
|--------|-----------------------------|-----|-------------|
| #      | NAME                        | DIR | [LSB:M      |
| 0      | zio                         | IO  | 1           |
| 1      | rzq                         | 10  | 1           |
| 2      | s0_axi_aclk                 | I   | 1           |
| 3      | ui_clk                      | I   | 1           |
| 4      | mcbx_dram_we_n              | ο   | 1           |
| 5      | mcbx_dram_udqs_n            | 10  | 1           |
| 6      | mcbx_dram_udqs              | 10  | 1           |
| 7      | mcbx_dram_udm               | 0   | 1           |
| 8      | mcbx_dram_ras_n             | ο   | 1           |
| 9      | mcbx_dram_odt               | ο   | 1           |
| 10     | mcbx_dram_ldm               | 0   | 1           |
| 11     | mcbx_dram_dqs_n             | 10  | 1           |
| 12     | mcbx_dram_dqs               | 10  | 1           |
| 13     | mcbx_dram_dq                | 10  | 0:15        |
| 14     | mcbx_dram_clk_n             | 0   | 1           |
| 15     | mcbx_dram_clk               | 0   | 1           |
| 16     | mcbx_dram_cke               | 0   | 1           |
| 17     | mcbx_dram_cas_n             | 0   | 1           |
| 18     | mcbx_dram_ba                | 0   | 0:2         |
| 19     | mcbx_dram_addr              | 0   | 0:12        |
| 20     | sysclk_2x                   | I   | 1           |
| 21     | sysclk_2x_180               | I   | 1           |
| 22     | SYS_RST                     | I   | 1           |
| 23     | PLL_LOCK                    | I   | 1           |
|        |                             |     | Bus Ir      |
| NAME   | TYPE BUSSTD                 |     | BUS         |
| SO_AXI | SLAVE AXI                   |     | axi4_0      |

POI

|                                                                                                | Param      | eters                       |
|------------------------------------------------------------------------------------------------|------------|-----------------------------|
| These are the current parameter settings for thi                                               | s module.  |                             |
| Parameters marked with yellow indicate parame<br>Parameters marked with blue indicate paramete |            |                             |
|                                                                                                |            | Name                        |
| Name                                                                                           | Value      | C_INTERCONNECT_S0_AXI_READ_ |
| C_MCB_LOC                                                                                      | MEMC3      | C_INTERCONNECT_S0_AXI_WRITE |
| C_MCB_RZQ_LOC                                                                                  | L6         | C_S1_AXI_ENABLE             |
| C_MCB_ZIO_LOC                                                                                  | C2         | C_S1_AXI_PROTOCOL           |
| C_MCB_PERFORMANCE                                                                              | STANDARD   | C_S1_AXI_ID_WIDTH           |
| C_BYPASS_CORE_UCF                                                                              | 0          | C S1 AXI ADDR WIDTH         |
| C_S0_AXI_BASEADDR                                                                              | 0xA8000000 | C_S1_AXI_DATA_WIDTH         |
| C_S0_AXI_HIGHADDR                                                                              | 0×AFFFFFF  | C S1 AXI SUPPORTS READ      |
| C_S1_AXI_BASEADDR                                                                              | 0xFFFFFFF  | C S1 AXI SUPPORTS WRITE     |
| C_S1_AXI_HIGHADDR                                                                              | 0x00000000 | C_S1_AXI_SUPPORTS_NARROW_B  |
|                                                                                                |            |                             |

| C_S2_AXI_BASEADDR                      | 0xFFFFFFF                                    | C S1 AVI DEC ENO                                |
|----------------------------------------|----------------------------------------------|-------------------------------------------------|
| C_S2_AXI_HIGHADDR                      | 0x00000000                                   | C_S1_AXI_REG_EN0<br>C_S1_AXI_REG_EN1            |
|                                        | 0xFFFFFFF                                    |                                                 |
| C_S3_AXI_BASEADDR<br>C_S3_AXI_HIGHADDR |                                              | C_S1_AXI_STRICT_COHERENCY<br>C_S1_AXI_ENABLE_AP |
|                                        | 0x0000000                                    |                                                 |
| C_S4_AXI_BASEADDR                      | 0xFFFFFFF                                    | C_INTERCONNECT_S1_AXI_READ_                     |
| C_S4_AXI_HIGHADDR                      | 0x0000000                                    | C_INTERCONNECT_S1_AXI_WRITE                     |
| C_S5_AXI_BASEADDR                      | 0xFFFFFFF                                    | C_S2_AXI_ENABLE                                 |
| C_S5_AXI_HIGHADDR                      | 0x00000000                                   | C_S2_AXI_PROTOCOL                               |
| C_MEM_TYPE                             | DDR2                                         | C_S2_AXI_ID_WIDTH                               |
| C_MEM_PARTNO                           | EDE1116AXXX-8E                               | C_S2_AXI_ADDR_WIDTH                             |
| C_MEM_BASEPARTNO                       | NOT_SET                                      | C_S2_AXI_DATA_WIDTH                             |
| C_NUM_DQ_PINS                          | 16                                           | C_S2_AXI_SUPPORTS_READ                          |
| C_MEM_ADDR_WIDTH                       | 13                                           | C_S2_AXI_SUPPORTS_WRITE                         |
| C_MEM_BANKADDR_WIDTH                   | 3                                            | C_S2_AXI_SUPPORTS_NARROW_BU                     |
| C_MEM_NUM_COL_BITS                     | 10                                           | C_S2_AXI_REG_EN0                                |
| C_MEM_TRAS                             | 42500                                        | C_S2_AXI_REG_EN1                                |
| C_MEM_TRCD                             | 15000                                        | C_S2_AXI_STRICT_COHERENCY                       |
| C_MEM_TREFI                            | 7800000                                      | C_S2_AXI_ENABLE_AP                              |
| C_MEM_TRFC                             | 127500                                       | C_INTERCONNECT_S2_AXI_READ_,                    |
| C_MEM_TRP                              | 15000                                        | C_INTERCONNECT_S2_AXI_WRITE                     |
| C_MEM_TWR                              | 15000                                        | C_S3_AXI_ENABLE                                 |
| C_MEM_TRTP                             | 7500                                         | C_S3_AXI_PROTOCOL                               |
| C_MEM_TWTR                             | 7500                                         | C_S3_AXI_ID_WIDTH                               |
| C_PORT_CONFIG                          | B32_B32_B32_B32                              | C_S3_AXI_ADDR_WIDTH                             |
| C_SKIP_IN_TERM_CAL                     | 0                                            | C_S3_AXI_DATA_WIDTH                             |
| C_SKIP_IN_TERM_CAL_VALUE               | NONE                                         | C_S3_AXI_SUPPORTS_READ                          |
| C_MEMCLK_PERIOD                        | 3333                                         | C_S3_AXI_SUPPORTS_WRITE                         |
| C_MEM_ADDR_ORDER                       | ROW_BANK_COLUMN                              | C_S3_AXI_SUPPORTS_NARROW_BI                     |
| C_MEM_TZQINIT_MAXCNT                   | 512                                          | C_S3_AXI_REG_EN0                                |
| C_MEM_CAS_LATENCY                      | 5                                            | C_S3_AXI_REG_EN1                                |
| C_SIMULATION                           | TRUE                                         | C_S3_AXI_STRICT_COHERENCY                       |
| C_MEM_DDR1_2_ODS                       | FULL                                         | C_S3_AXI_ENABLE_AP                              |
| C_MEM_DDR1_2_ADDR_CONTROL_SSTL_ODS     | CLASS_II                                     | C_INTERCONNECT_S3_AXI_READ_                     |
| C_MEM_DDR1_2_DATA_CONTROL_SSTL_ODS     | CLASS_II                                     | C_INTERCONNECT_S3_AXI_WRITE                     |
| C_MEM_DDR2_RTT                         | 50OHMS                                       | C_S4_AXI_ENABLE                                 |
| C_MEM_DDR2_DIFF_DQS_EN                 | YES                                          | C_S4_AXI_PROTOCOL                               |
| C_MEM_DDR2_3_PA_SR                     | FULL                                         | C_S4_AXI_ID_WIDTH                               |
| C_MEM_DDR2_3_HIGH_TEMP_SR              | NORMAL                                       | C_S4_AXI_ADDR_WIDTH                             |
| C_MEM_DDR3_CAS_WR_LATENCY              | 5                                            | C_S4_AXI_DATA_WIDTH                             |
| C_MEM_DDR3_CAS_LATENCY                 | 6                                            | C_S4_AXI_SUPPORTS_READ                          |
| C_MEM_DDR3_ODS                         | DIV6                                         | C S4 AXI SUPPORTS WRITE                         |
| C_MEM_DDR3_RTT                         | DIV4                                         | C_S4_AXI_SUPPORTS_NARROW_BU                     |
| C_MEM_DDR3_AUTO_SR                     | ENABLED                                      | C_S4_AXI_REG_EN0                                |
| C_MEM_MOBILE_PA_SR                     | FULL                                         | C_S4_AXI_REG_EN1                                |
| C_MEM_MDDR_ODS                         | FULL                                         | C_S4_AXI_STRICT_COHERENCY                       |
| C_ARB_ALGORITHM                        | 0                                            | C_S4_AXI_ENABLE_AP                              |
| C_ARB_NUM_TIME_SLOTS                   | 12                                           | C_INTERCONNECT_S4_AXI_READ_                     |
| C_ARB_TIME_SLOT_0                      |                                              | C_INTERCONNECT_S4_AXI_WRITE                     |
| C_ARB_TIME_SLOT_1                      | 0b00000000001010011<br>0b0000000001010011    |                                                 |
| C_ARB_TIME_SLOT_2                      | 0b000000010110011000<br>0b000000010011000001 |                                                 |
| C_ARB_TIME_SLOT_3                      | 0b000000010011000001                         |                                                 |
| 551.12_5255                            | 2223333331103331010                          | 5_55_, w.1_155                                  |

**XPS Project Report** Page 16 of 24

| h.                             |                      |                                |
|--------------------------------|----------------------|--------------------------------|
|                                | 0b00000000001010011  | C_S5_AXI_ADDR_WIDTH            |
| C_ARB_TIME_SLOT_5              | 0b000000001010011000 | C_S5_AXI_DATA_WIDTH            |
| C_ARB_TIME_SLOT_6              | 0b000000010011000001 | C_S5_AXI_SUPPORTS_READ         |
| C_ARB_TIME_SLOT_7              | 0b000000011000001010 | C_S5_AXI_SUPPORTS_WRITE        |
| C_ARB_TIME_SLOT_8              | 0b00000000001010011  | C_S5_AXI_SUPPORTS_NARROW_BI    |
| C_ARB_TIME_SLOT_9              | 0b000000001010011000 | C_S5_AXI_REG_EN0               |
| C_ARB_TIME_SLOT_10             | 0b000000010011000001 | C_S5_AXI_REG_EN1               |
| C_ARB_TIME_SLOT_11             | 0b000000011000001010 | C_S5_AXI_STRICT_COHERENCY      |
| C_S0_AXI_ENABLE                | 1                    | C_S5_AXI_ENABLE_AP             |
| C_S0_AXI_PROTOCOL              | AXI4                 | C_INTERCONNECT_S5_AXI_READ     |
| C_S0_AXI_ID_WIDTH              | 1                    | C_INTERCONNECT_S5_AXI_WRITE    |
| C_S0_AXI_ADDR_WIDTH            | 32                   | C_MCB_USE_EXTERNAL_BUFPLL      |
| C_S0_AXI_DATA_WIDTH            | 32                   | C_SYS_RST_PRESENT              |
| C_S0_AXI_SUPPORTS_READ         | 1                    |                                |
| C_S0_AXI_SUPPORTS_WRITE        | 1                    | C_INTERCONNECT_S0_AXI_MASTE    |
| C_S0_AXI_SUPPORTS_NARROW_BURST | 0                    | C TAITED COMMECT CO AVI AND DE |
| C_S0_AXI_REG_EN0               | 0x00000              | C_INTERCONNECT_S0_AXI_AW_RE    |
| C_S0_AXI_REG_EN1               | 0x01000              | C_INTERCONNECT_S0_AXI_AR_RE    |
| C_S0_AXI_STRICT_COHERENCY      | 0                    | C_INTERCONNECT_SO_AXI_W_REG    |
| C_S0_AXI_ENABLE_AP             | 0                    | C_INTERCONNECT_SO_AXI_R_REG    |
|                                |                      | C_INTERCONNECT_S0_AXI_B_REG    |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

## microblaze\_0\_d\_bram\_ctrl LMB BRAM Controller

Local Memory Bus (LMB) Block RAM (BRAM) Interface Controller connects to an Imb bus

**IP Specs** Core **Version** lmb\_bram\_if\_cntlr 3.10.a



NAME **TYPE BUSSTD** BRAM\_PORT INITIATOR XIL\_BRAM n **SLMB SLAVE LMB** 

| _  |    |   |     |    |
|----|----|---|-----|----|
| Pa | ra | m | ete | re |

These are the current parameter settings for this module.

Parameters marked with yellow indicate parameters set by the user.
Parameters marked with blue indicate parameters set by the system.

| Parameters marked with blue indicate parameters set by the system. |            |                      |  |
|--------------------------------------------------------------------|------------|----------------------|--|
| Name                                                               | Value      | Name                 |  |
| C_BASEADDR                                                         | 0x0000000  | C_WRITE_ACCESS       |  |
| C_HIGHADDR                                                         | 0x00003FFF | C_NUM_LMB            |  |
| C_FAMILY                                                           | spartan6   | C_SPLB_CTRL_BASEADDR |  |
| C_MASK                                                             | 0x48000000 | C_SPLB_CTRL_HIGHADDR |  |
| C_MASK1                                                            | 0x00800000 | C_SPLB_CTRL_AWIDTH   |  |
|                                                                    |            |                      |  |

Page 17 of 24 **XPS Project Report** 

| C_MASK2                 | 0x00800000 | C_SPLB_CTRL_DWIDTH         |
|-------------------------|------------|----------------------------|
| C_MASK3                 | 0×00800000 | C_SPLB_CTRL_P2P            |
| C_LMB_AWIDTH            | 32         | C_SPLB_CTRL_MID_WIDTH      |
| C_LMB_DWIDTH            | 32         | C_SPLB_CTRL_NUM_MASTERS    |
| C_ECC                   | 0          | C_SPLB_CTRL_SUPPORT_BURSTS |
| C_INTERCONNECT          | 0          | C_SPLB_CTRL_NATIVE_DWIDTH  |
| C_FAULT_INJECT          | 0          | C_SPLB_CTRL_CLK_FREQ_HZ    |
| C_CE_FAILING_REGISTERS  | 0          | C_S_AXI_CTRL_ACLK_FREQ_HZ  |
| C_UE_FAILING_REGISTERS  | 0          | C_S_AXI_CTRL_BASEADDR      |
| C_ECC_STATUS_REGISTERS  | 0          | C_S_AXI_CTRL_HIGHADDR      |
| C_ECC_ONOFF_REGISTER    | 0          | C_S_AXI_CTRL_ADDR_WIDTH    |
| C_ECC_ONOFF_RESET_VALUE | 1          | C_S_AXI_CTRL_DATA_WIDTH    |
| C_CE_COUNTER_WIDTH      | 0          | C_S_AXI_CTRL_PROTOCOL      |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

# 

Local Memory Bus (LMB) Block RAM (BRAM) Interface Controller connects to an Imb bus

**IP Specs** 

Core **Version** Imb\_bram\_if\_cntlr 3.10.a



NAME **TYPE BUSSTD** BRAM\_PORT INITIATOR XIL\_BRAM n **SLMB SLAVE LMB** 

| P | a | ra | m | et | er | 8 |
|---|---|----|---|----|----|---|
|   | ч | ıч |   |    |    | _ |

These are the current parameter settings for this module.

Parameters marked with <mark>yellow</mark> indicate parameters set by the user. Parameters marked with blue indicate parameters set by the system.

| Parameters marked with blue indicate parameters set by the system. |            |                            |  |  |
|--------------------------------------------------------------------|------------|----------------------------|--|--|
| Name                                                               | Value      | Name                       |  |  |
| C_BASEADDR                                                         | 0×00000000 | C_WRITE_ACCESS             |  |  |
| C_HIGHADDR                                                         | 0x00003FFF | C_NUM_LMB                  |  |  |
| C_FAMILY                                                           | spartan6   | C_SPLB_CTRL_BASEADDR       |  |  |
| C_MASK                                                             | 0x48000000 | C_SPLB_CTRL_HIGHADDR       |  |  |
| C_MASK1                                                            | 0x00800000 | C_SPLB_CTRL_AWIDTH         |  |  |
| C_MASK2                                                            | 0x00800000 | C_SPLB_CTRL_DWIDTH         |  |  |
| C_MASK3                                                            | 0x00800000 | C_SPLB_CTRL_P2P            |  |  |
| C_LMB_AWIDTH                                                       | 32         | C_SPLB_CTRL_MID_WIDTH      |  |  |
| C_LMB_DWIDTH                                                       | 32         | C_SPLB_CTRL_NUM_MASTERS    |  |  |
| C_ECC                                                              | 0          | C_SPLB_CTRL_SUPPORT_BURSTS |  |  |
| C_INTERCONNECT                                                     | 0          | C_SPLB_CTRL_NATIVE_DWIDTH  |  |  |
| C_FAULT_INJECT                                                     | 0          | C_SPLB_CTRL_CLK_FREQ_HZ    |  |  |
| C_CE_FAILING_REGISTERS                                             | 0          | C_S_AXI_CTRL_ACLK_FREQ_HZ  |  |  |
| II                                                                 |            |                            |  |  |

XPS Project Report Page 18 of 24

| C_UE_FAILING_REGISTERS  | 0 | C_S_AXI_CTRL_BASEADDR   |
|-------------------------|---|-------------------------|
| C_ECC_STATUS_REGISTERS  | 0 | C_S_AXI_CTRL_HIGHADDR   |
| C_ECC_ONOFF_REGISTER    | 0 | C_S_AXI_CTRL_ADDR_WIDTH |
| C_ECC_ONOFF_RESET_VALUE | 1 | C_S_AXI_CTRL_DATA_WIDTH |
| C_CE_COUNTER_WIDTH      | 0 | C_S_AXI_CTRL_PROTOCOL   |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

# **Peripherals**

#### **Ethernet\_Lite** AXI 10/100 Ethernet MAC Lite

'IEEE Std. 802.3 MII interface MAC with AXI interface, lightweight implementation'

|                  | IP Specs |               |
|------------------|----------|---------------|
| Core             | Version  | Documentation |
| axi_ethernetlite | 1.01.b   | IP            |



#### complete information about # DIR [LSB:MSB] NAME 0 I 1 S\_AXI\_ACLK 1 PHY\_tx\_en 0 1 PHY\_tx\_clk 1 3 PHY\_tx\_data 0 0:3 4 PHY\_rx\_er 1 5 PHY\_dv Ι 1 6 PHY\_rx\_clk Ι 1 7 PHY\_rx\_data Ι 0:3 8 PHY\_rst\_n 0 1 9 PHY\_MDIO 10 1 10 PHY\_MDC 0 1 11 PHY\_crs I 1 12 PHY\_col Ι 1 13 IP2INTC\_Irpt 1 **Bus Interfac** NAME TYPE BUSSTD **BUS**

AXI

**S\_AXI SLAVE** 

These are the ports listed in the MHS file. Please

**PORT LIST** 

axi4lite\_0

|                                                                                   | Parameters       |      |  |
|-----------------------------------------------------------------------------------|------------------|------|--|
| These are the current parameter settings                                          | for this module. |      |  |
| Parameters marked with yellow indicate<br>Parameters marked with blue indicate pa |                  |      |  |
| Name                                                                              | Value            | Name |  |
| Name                                                                              | Value            | Name |  |

XPS Project Report Page 19 of 24

| C_S_AXI_PROTOCOL       | AXI4LITE      | C_INCLUDE_GLOBAL_BUFFERS      |
|------------------------|---------------|-------------------------------|
| C_FAMILY               | spartan6      | C_INCLUDE_INTERNAL_LOOPBACK   |
| C_INSTANCE             | Ethernet_Lite | C_DUPLEX                      |
| C_BASEADDR             | 0x40E00000    | C_TX_PING_PONG                |
| C_HIGHADDR             | 0x40E0FFFF    | C_RX_PING_PONG                |
| C_S_AXI_ACLK_PERIOD_PS | 10000         | C_INCLUDE_PHY_CONSTRAINTS     |
| C_S_AXI_ADDR_WIDTH     | 13            | C_INTERCONNECT_S_AXI_WRITE_AC |
| C_S_AXI_DATA_WIDTH     | 32            | C_INTERCONNECT_S_AXI_READ_AC( |
| C_S_AXI_ID_WIDTH       | 1             | C_S_AXI_SUPPORTS_NARROW_BURS  |
| C_INCLUDE_MDIO         | 1             |                               |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

#### RS232\_Uart\_1 AXI UART (Lite)

Generic UART (Universal Asynchronous Receiver/Transmitter) for AXI.

|              | IP Specs |               |
|--------------|----------|---------------|
| Core         | Version  | Documentation |
| axi_uartlite | 1.02.a   | IP            |



#### **PORT LIST** These are the ports listed in the MHS file. Please complete information about NAME DIR [LSB:N # 0 S\_AXI\_ACLK I 1 1 TX 0 1 2 RXΙ 1 **Bus Interfac** NAME **TYPE BUSSTD** BUS

**AXI** 

axi4lite\_

S\_AXI SLAVE

| Parameters                                    |                 |                    |
|-----------------------------------------------|-----------------|--------------------|
| These are the current parameter settings f    | or this module. |                    |
| Parameters marked with yellow indicate page 1 |                 |                    |
| Parameters marked with blue indicate para     | Value           | Name               |
|                                               |                 |                    |
| C_FAMILY                                      | spartan6        | C_S_AXI_DATA_WIDTH |
| C_INSTANCE                                    | RS232_Uart_1    | C_BAUDRATE         |
| C_S_AXI_ACLK_FREQ_HZ                          | 10000000        | C_DATA_BITS        |
| C_BASEADDR                                    | 0x40600000      | C_USE_PARITY       |
| C_HIGHADDR                                    | 0x4060FFFF      | C_ODD_PARITY       |
| C_S_AXI_ADDR_WIDTH                            | 4               | C_S_AXI_PROTOCOL   |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

axi\_timer\_0 AXI Timer/Counter

XPS Project Report Page 20 of 24

Timer counter with AXI interface





#### **PORT LIST** These are the ports listed in the MHS file. Please complete information about DIR [LSB:N NAME 0 S\_AXI\_ACLK I 1 1 Interrupt 0 1 **Bus Interfac** NAME **TYPE BUSSTD BUS** S\_AXI SLAVE AXI axi4lite

|                                                                                                   | Pa               | arameters          |
|---------------------------------------------------------------------------------------------------|------------------|--------------------|
| These are the current parameter settings                                                          | for this module. |                    |
| Parameters marked with <mark>yellow</mark> indicate p<br>Parameters marked with blue indicate par |                  |                    |
| Name                                                                                              | Value            | Name               |
| C_S_AXI_PROTOCOL                                                                                  | AXI4LITE         | C_GEN0_ASSERT      |
| C_FAMILY                                                                                          | spartan6         | C_GEN1_ASSERT      |
| C_INSTANCE                                                                                        | axi_timer_0      | C_BASEADDR         |
| C_COUNT_WIDTH                                                                                     | 32               | C_HIGHADDR         |
| C_ONE_TIMER_ONLY                                                                                  | 0                | C_S_AXI_ADDR_WIDTH |
| C_TRIG0_ASSERT                                                                                    | 1                | C_S_AXI_DATA_WIDTH |
| C_TRIG1_ASSERT                                                                                    | 1                |                    |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

## pattern\_matcher\_0 PATTERN\_MATCHER

IP Specs
Core Version
pattern\_matcher 1.00.a



**PORT LIST** These are the ports listed in # NAME DIR [LSB:MS 0 S\_AXI\_ACLK I 1 1 **LED** 0 0:7 **Bus Interfac** BUS NAME **TYPE BUSSTD** S\_AXI SLAVE AXI axi4lite\_( XPS Project Report Page 21 of 24

#### **Parameters**

These are the current parameter settings for this module.

Parameters marked with yellow indicate parameters set by the user. Parameters marked with blue indicate parameters set by the system.

| Name               | Value      | Name             |
|--------------------|------------|------------------|
| C_S_AXI_DATA_WIDTH | 32         | C_FAMILY         |
| C_S_AXI_ADDR_WIDTH | 32         | C_NUM_REG        |
| C_S_AXI_MIN_SIZE   | 0x000001FF | C_NUM_MEM        |
| C_USE_WSTRB        | 0          | C_SLV_AWIDTH     |
| C_DPHASE_TIMEOUT   | 8          | C_SLV_DWIDTH     |
| C_BASEADDR         | 0×75E00000 | C_S_AXI_PROTOCOL |
| C_HIGHADDR         | 0x75E0FFFF |                  |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

# proc\_sys\_reset\_0 Processor System Reset Module

Reset management module

Core Version Documentation proc\_sys\_reset 3.00.a IP



PORT L
These are the ports listed in the MHS file. Please information about

| # NAME                    | DIR [ | LSB:MSB | l   |
|---------------------------|-------|---------|-----|
| <b>0</b> MB_Debug_Sys_Rst | I     | 1       | pr  |
| 1 Dcm_locked              | I     | 1       | pr  |
| 2 MB_Reset                | 0     | 1       | pr  |
| 3 Slowest_sync_clk        | I     | 1       | clł |
| 4 Interconnect_aresetn    | 0     | 1       | pr  |
| <b>5</b> Ext_Reset_In     | I     | 1       | RE  |
| 6 BUS_STRUCT_RESET        | 0     | 1       | pr  |

| Parameters                                                                                                                            |   |  |
|---------------------------------------------------------------------------------------------------------------------------------------|---|--|
| These are the current parameter settings for this module.                                                                             |   |  |
| Parameters marked with yellow indicate parameters set by the user. Parameters marked with blue indicate parameters set by the system. |   |  |
| Name Value                                                                                                                            |   |  |
| C_EXT_RST_WIDTH 4                                                                                                                     |   |  |
| C_AUX_RST_WIDTH                                                                                                                       | 4 |  |
| C_EXT_RESET_HIGH 0                                                                                                                    |   |  |
| C_AUX_RESET_HIGH 1                                                                                                                    |   |  |
| C_NUM_BUS_RST 1                                                                                                                       |   |  |
|                                                                                                                                       |   |  |

XPS Project Report Page 22 of 24

| C_NUM_PERP_RST             | 1        |
|----------------------------|----------|
| C_NUM_INTERCONNECT_ARESETN | 1        |
| C_NUM_PERP_ARESETN         | 1        |
| C_FAMILY                   | spartan6 |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis information.

IP

# clock\_generator\_0 Clock Generator

Clock generator for processor system.

|                 | IP Specs |               |
|-----------------|----------|---------------|
| Core            | Version  | Documentation |
| clock_generator | 4.03.a   | IP            |



PORT LIST
These are the ports listed in the MHS file. Please complete information about

| # NAME           | DIR | [LSB:MSB] |       |
|------------------|-----|-----------|-------|
| O LOCKED         | 0   | 1         | proc  |
| 1 CLKOUT2        | 0   | 1         | clk_: |
| 2 RST            | I   | 1         | RESI  |
| <b>3</b> CLKOUT0 | 0   | 1         | clk_( |
| <b>4</b> CLKOUT1 | 0   | 1         | clk_( |
| <b>5</b> CLKIN   | I   | 1         | GCLI  |

|                                                           | Parameters |
|-----------------------------------------------------------|------------|
| These are the current parameter settings for this module. |            |
|                                                           |            |

Parameters marked with yellow indicate parameters set by the user. Parameters marked with blue indicate parameters set by the system.

| •                        |          |                           |
|--------------------------|----------|---------------------------|
| Name                     | Value    | Name                      |
| C_FAMILY                 | spartan6 | C_CLKOUT10_PHASE          |
| C_DEVICE                 | 6slx45   | C_CLKOUT10_GROUP          |
| C_PACKAGE                | csg324   | C_CLKOUT10_BUF            |
| C_SPEEDGRADE             | -3       | C_CLKOUT10_VARIABLE_PHASE |
| C_CLKIN_FREQ             | 10000000 | C_CLKOUT11_FREQ           |
| C_CLKOUT0_FREQ           | 60000000 | C_CLKOUT11_PHASE          |
| C_CLKOUT0_PHASE          | 0        | C_CLKOUT11_GROUP          |
| C_CLKOUT0_GROUP          | PLL0     | C_CLKOUT11_BUF            |
| C_CLKOUT0_BUF            | FALSE    | C_CLKOUT11_VARIABLE_PHASE |
| C_CLKOUT0_VARIABLE_PHASE | FALSE    | C_CLKOUT12_FREQ           |
| C_CLKOUT1_FREQ           | 60000000 | C_CLKOUT12_PHASE          |
| C_CLKOUT1_PHASE          | 180      | C_CLKOUT12_GROUP          |
|                          |          |                           |

XPS Project Report Page 23 of 24

| C_CLKOUT1_GROUP          | PLL0     | C_CLKOUT12_BUF                |
|--------------------------|----------|-------------------------------|
| C_CLKOUT1_BUF            | FALSE    | <br>C_CLKOUT12_VARIABLE_PHASE |
| C_CLKOUT1_VARIABLE_PHASE | FALSE    | C_CLKOUT13_FREQ               |
| C_CLKOUT2_FREQ           | 10000000 | C_CLKOUT13_PHASE              |
| C_CLKOUT2_PHASE          | 0        | C_CLKOUT13_GROUP              |
| C_CLKOUT2_GROUP          | PLL0     | C_CLKOUT13_BUF                |
| C_CLKOUT2_BUF            | TRUE     | C_CLKOUT13_VARIABLE_PHASE     |
| C_CLKOUT2_VARIABLE_PHASE | FALSE    | C_CLKOUT14_FREQ               |
| C_CLKOUT3_FREQ           | 0        | C_CLKOUT14_PHASE              |
| C_CLKOUT3_PHASE          | 0        | C_CLKOUT14_GROUP              |
| C_CLKOUT3_GROUP          | NONE     | C CLKOUT14 BUF                |
| C_CLKOUT3_BUF            | TRUE     | C_CLKOUT14_VARIABLE_PHASE     |
| C_CLKOUT3_VARIABLE_PHASE | FALSE    | C_CLKOUT15_FREQ               |
| C_CLKOUT4_FREQ           | 0        | C_CLKOUT15_PHASE              |
| C_CLKOUT4_PHASE          | 0        | C_CLKOUT15_GROUP              |
| C_CLKOUT4_GROUP          | NONE     | C_CLKOUT15_BUF                |
| C_CLKOUT4_BUF            | TRUE     | C_CLKOUT15_VARIABLE_PHASE     |
| C_CLKOUT4_VARIABLE_PHASE | FALSE    | C_CLKFBIN_FREQ                |
| C_CLKOUT5_FREQ           | 0        | C_CLKFBIN_DESKEW              |
| C_CLKOUT5_PHASE          | 0        | C_CLKFBOUT_FREQ               |
| C_CLKOUT5_GROUP          | NONE     | C_CLKFBOUT_PHASE              |
| C_CLKOUT5_BUF            | TRUE     | C_CLKFBOUT_GROUP              |
| C_CLKOUT5_VARIABLE_PHASE | FALSE    | C_CLKFBOUT_BUF                |
| C_CLKOUT6_FREQ           | 0        | C_PSDONE_GROUP                |
| C_CLKOUT6_PHASE          | 0        | C_EXT_RESET_HIGH              |
| C_CLKOUT6_GROUP          | NONE     | C_CLK_PRIMITIVE_FEEDBACK_BUF  |
| C_CLKOUT6_BUF            | TRUE     | C_CLKOUTO_DUTY_CYCLE          |
| C_CLKOUT6_VARIABLE_PHASE | FALSE    | C_CLKOUT1_DUTY_CYCLE          |
| C_CLKOUT7_FREQ           | 0        | C_CLKOUT2_DUTY_CYCLE          |
| C_CLKOUT7_PHASE          | 0        | C_CLKOUT3_DUTY_CYCLE          |
| C_CLKOUT7_GROUP          | NONE     | C_CLKOUT4_DUTY_CYCLE          |
| C_CLKOUT7_BUF            | TRUE     | C_CLKOUT5_DUTY_CYCLE          |
| C_CLKOUT7_VARIABLE_PHASE | FALSE    | C_CLKOUT6_DUTY_CYCLE          |
| C_CLKOUT8_FREQ           | 0        | C_CLKOUT7_DUTY_CYCLE          |
| C_CLKOUT8_PHASE          | 0        | C_CLKOUT8_DUTY_CYCLE          |
| C_CLKOUT8_GROUP          | NONE     | C_CLKOUT9_DUTY_CYCLE          |
| C_CLKOUT8_BUF            | TRUE     | C_CLKOUT10_DUTY_CYCLE         |
| C_CLKOUT8_VARIABLE_PHASE | FALSE    | C_CLKOUT11_DUTY_CYCLE         |
| C_CLKOUT9_FREQ           | 0        | C_CLKOUT12_DUTY_CYCLE         |
| C_CLKOUT9_PHASE          | 0        | C_CLKOUT13_DUTY_CYCLE         |
| C_CLKOUT9_GROUP          | NONE     | C_CLKOUT14_DUTY_CYCLE         |
| C_CLKOUT9_BUF            | TRUE     | C_CLKOUT15_DUTY_CYCLE         |
| C_CLKOUT9_VARIABLE_PHASE | FALSE    | <br>C_CLK_GEN                 |
| C_CLKOUT10_FREQ          | 0        |                               |
|                          |          |                               |

**Post Synthesis Device Utilization** 

Device utilization information is not available for this IP. Run platgen to generate synthesis informati

# **Timing Information**

XPS Project Report Page 24 of 24

**Post Synthesis Clock Limits** 

No clocks could be identified in the design. Run platgen to generate synthesis information.