

Doc No. 721LV090

#### Preliminary REV 0.90

#### KS8721BL/SL

3.3V SinIge Power Supply 10/100BaseTX/FX MII Physical Layer Transceiver

### **HIGHLIGHTS**

- Single 3.3V power supply with built-in 2.5V regulator.
- Single chip 100BaseTX/100BaseFX/10BaseT physical layer solution,
- 2.5V CMOS design, Power Consumption < 200 mW (excluding output driver current</li>
- Fully compliant to IEEE 802.3u standard
- Supports Media Independent Interface (MII) and Reduced MII (RMH)
- Supports 10BaseT, 100BaseTX and 100Base-FX with Far\_End\_FaQN, Detection
- Supports power down mode and power saving mode
- Configurable through MII serial management ports or via external control pins
- Supports auto-negotiation and manual selection for 10/100Mbps speed and full / half-duplex mode
- On-chip built-in analog front end filtering for both 100BaseTX and 10BaseT
- LED outputs for link, activity, full/half duplex, collision and speed
- Supports back to back, FX to TX for media converter applications
- Supports MDI/MDI-X auto crossover
- 2.5V / 3.3V tolerance on 1XO
- 48 Pin SSOP and LQFP
- KS8721BL is a drop in replacement for the KS8721BT in the same footprint.
- KS8721SL is a drop in replacement for the KS8721B in the same footprint.

Operating at 2.8 volts to meet low voltage and low power requirements, the KS8721BLXSL are a 10BaseTV100BaseTX/FX Physical Layer Transceiver, which provides an MIK to transmit and receive data. It contains the 10BaseT Physical Medium Attachment PMA Rhysical Medium Dependent (PMD), and Physical Coding Sub-layer (PCS) functions. Moreover, the KS8721BL/SL have on-chip 10BaseT output filtering, which eliminates the need for external filters and allows a single set of line magnetics to be used to meet requirements for both 100BaseTX and 10BaseT.

The KS8721BL/SL can automatically configure itself for 100 or 10 Mbps and full or half duplex operation, using on-chip Auto-Negotiation algorithm. It is an ideal choice of physical layer transceiver for 100BaseTX/10BaseT applications.

Micrel • 1849 Fortune Drive • San Jose, CA 94085 • USA • Tel 1 (408) 944-0988 • <a href="http://www.micrel.com">http://www.micrel.com</a>

## PINOUT 48 SSOP



## PINOUT 48 LQFP



## **DOCUMENT REVISION HISTORY**

| Revision | Date    | Change                             |
|----------|---------|------------------------------------|
| 0.90     | 8/22/03 | Document Origination (Preliminary) |

## **ORDERING INFORMATION**

| Part Number   | Package Type | Description                                                                                       |
|---------------|--------------|---------------------------------------------------------------------------------------------------|
| KS8721SL      | 48 Pin SSOP  | Single 3.3V Power Supply 10/100Base X/FX MN Physical Layer Transceiver – Commercial Temperature   |
| KS8721BL      | 48 Pin LQFP  | Single 3.3V Power Supply 10X100BaseTXXEX MII  Physical Layer Transceiver – Commercial Temperature |
| KS8721BL-EVAL | N/A          | KS8721BL Evaluation Kit                                                                           |

#### 4B/5B Encoder NRZ/NRZI Scrambler **←** TXD3 0/100 MLT3 Encoder TX+ **◆** Parallel/Serial **←** TXD2 Pulse Transmitter 🕶 **←** TXD1 TX- ◀ Shaper **←** TXD0 Parallel/Serial **←** TXER Manchester Encoder **◆**TXC **←** TXEN MII/RMII Adaptive EQ → CRS Registers → COL 4B/5B Decoder Base Line RX+and **◆**► MDIO Wander Correction Descrambler Redovery Controller **←** MDC RX-MLT3 Decoder Serial/Parallel Interface → RXD3 NRZI/NRZ → RXD2 → RXD1 → RXD0 Negotiation → RXER → RXDV Manchester Decoder /Secial/Parallel 10BaseT → RXC Receiver Power → LINK Down or → COL Saving $XI \rightarrow$ → FDX PLL XO **◆ ♦** &PD **PWRDWN**

# **PIN DESCRIPTIONS**

| Signal                                   | Pin               | 1/0           | Description                                         |  |  |
|------------------------------------------|-------------------|---------------|-----------------------------------------------------|--|--|
| Name                                     | No.               | 1.40          | 11                                                  |  |  |
| MDIO                                     | 1                 | I/O           | Management Interface (MII) Data I/O                 |  |  |
|                                          |                   |               | This pin requires an external 10K pull-up resistor. |  |  |
| MDC                                      | 2                 | I             | Management Interface (MII) Clock Input              |  |  |
|                                          | _                 |               | This pin is synchronous to the MDIO data interface  |  |  |
| RXD3 /                                   | 3                 | Ipd/O         | MII Receive Data Output                             |  |  |
| PHYAD1                                   |                   |               | RXD [30], these bits are synchronous with           |  |  |
|                                          |                   |               | RXCLK. When RXDV is asserted, RXD 3:01              |  |  |
|                                          |                   |               | presents valid data to MAC through the MII. RXD     |  |  |
|                                          |                   |               | [30] is invalid when RXDV is de-asserted.           |  |  |
|                                          |                   |               | The pull-up/pull-down value is latched as           |  |  |
|                                          |                   |               | PHYADDR [1] during reset. See Strapping             |  |  |
|                                          |                   |               | Options" section for details                        |  |  |
|                                          |                   | Ipd/O         | MII Receive Data Output                             |  |  |
| PHYAD2                                   |                   |               | The pull-down value is latched as                   |  |  |
|                                          |                   |               | PHYADDR [2] during reset. See "Strapping            |  |  |
|                                          |                   |               | Options" section for details.                       |  |  |
| RXD1 /                                   | 5                 | Ipd/O         | MII Receive Data Output                             |  |  |
| PHYAD3                                   |                   |               | The pull-up/pull-down value is latched as           |  |  |
|                                          |                   | · '           | PHYADDR [3] during reset. See "Strapping            |  |  |
|                                          |                   |               | Options section for details.                        |  |  |
| RXD0 /                                   | 6                 | 1/pd/YQ       | MN Receive Data Output                              |  |  |
| PHYAD4                                   |                   |               | The pull-up/pull-down value is latched as           |  |  |
|                                          |                   |               | PHYADDR [4] during reset. See "Strapping            |  |  |
|                                          |                   |               | Options" section for details.                       |  |  |
| VDDIO                                    | 1                 | 6mc           | Digital IO 2.5 /3.3V tolerance power supply         |  |  |
|                                          | $(\ \ \ \ )$      |               | (See "Circuit design ref for power supply" section  |  |  |
|                                          |                   | $\wedge \vee$ | for details)                                        |  |  |
| GMD \                                    | 8                 | Gnd           | Ground                                              |  |  |
| RXQVX\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | (8)               | Ipd/O         | MII Receive Data Valid Output                       |  |  |
| CRSDVX'\                                 | $\longrightarrow$ |               | The pull-up/pull-down value is latched as pcs_lpbk  |  |  |
| PCS_LPBK\                                | <b>♪</b>          |               | during reset. See "Strapping Options" section for   |  |  |
| $\triangleright$                         |                   |               | details.                                            |  |  |
| RXC                                      | 10                | 0             | MII Receive Clock Output                            |  |  |
|                                          |                   |               | Operating at:                                       |  |  |
|                                          |                   |               | 25 MHz = 100 Mbps                                   |  |  |
|                                          |                   |               | 2.5 MHz = 10 Mbps                                   |  |  |

| RXER / ISO | 11                     | Ipd/O                             | MII Receive Error Output The pull-up/pull-down value is latched as ISOLATE during reset. See "Strapping Options" section for details. |                                                                                                      |                 |  |  |
|------------|------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|--|--|
| GND        | 12                     | Gnd                               | Ground                                                                                                                                |                                                                                                      |                 |  |  |
| VDDC       | 13                     | Pwr                               | _                                                                                                                                     | Digital core 2.5 V only power supply (See "Circuit design ref for power supply" section for details) |                 |  |  |
| TXER       | 14                     | Ipd                               | MII Transmit Error Input                                                                                                              |                                                                                                      |                 |  |  |
| TXC /      | 15                     | I/O                               | MII Transmit C                                                                                                                        | Clock Output                                                                                         | ,               |  |  |
| REFCLK     |                        |                                   | RMII Reference                                                                                                                        | RMII Reference Clock Input                                                                           |                 |  |  |
| TXEN       | 16                     | Ipd                               | MII Transmit E                                                                                                                        | Enable Input                                                                                         |                 |  |  |
| TXD0       | 17                     | Ipd                               | MII Transmit D                                                                                                                        | MII Transmit Data Input                                                                              |                 |  |  |
| TXD1       | 18                     | Ipd                               | MII Transmit D                                                                                                                        | Data Input 🦯                                                                                         |                 |  |  |
| TXD2       | 19                     | Ipd                               | MII Transmit E                                                                                                                        | Data Input 🚫 🤇                                                                                       |                 |  |  |
| TXD3       | 20                     | Ipd                               | MII Transmit E                                                                                                                        |                                                                                                      |                 |  |  |
| COL / RMII | 21                     | Ipd/O                             | MII Collision Detect Output                                                                                                           |                                                                                                      |                 |  |  |
|            |                        |                                   | The pull-up/pall-down value is latched as RMII                                                                                        |                                                                                                      |                 |  |  |
|            |                        |                                   | select during reset See Strapping Options"                                                                                            |                                                                                                      |                 |  |  |
|            |                        |                                   | section for details.                                                                                                                  |                                                                                                      |                 |  |  |
| CRS /      | 22                     | Ipd/O                             | MII Carried Sense Quitput                                                                                                             |                                                                                                      |                 |  |  |
| RMII_BTB   |                        |                                   |                                                                                                                                       |                                                                                                      |                 |  |  |
|            |                        |                                   | The pull-up/pull-down value is latched as RMII Loop-back during reset when RMII mode is                                               |                                                                                                      |                 |  |  |
|            |                        | (                                 |                                                                                                                                       | rapping Options s                                                                                    |                 |  |  |
|            |                        |                                   | details.                                                                                                                              |                                                                                                      |                 |  |  |
| GND        | 23                     | <b>⊘</b> βŋ∂                      | Ground)                                                                                                                               |                                                                                                      |                 |  |  |
| VDDIO      | 24                     | Pwr                               | Digital_10_2.5 / 3                                                                                                                    | 3.3V tolerance pow                                                                                   | er supply       |  |  |
|            |                        |                                   | (See "Circuit des                                                                                                                     | ign ref for power :                                                                                  | supply" section |  |  |
|            |                        | $\langle \langle \rangle \rangle$ | for details)                                                                                                                          |                                                                                                      |                 |  |  |
| INT# /     | 25                     | (1) bu(6)                         | Management I                                                                                                                          | nterface (MII) I                                                                                     | nterrupt Out.   |  |  |
| PHYADQ\\ ( | ( > )                  |                                   | Latched as PHYA                                                                                                                       | D[0] during powe                                                                                     | r up / reset.   |  |  |
|            |                        | $\wedge \vee$                     |                                                                                                                                       | options" Section fo                                                                                  | or details.     |  |  |
| LEDQXTEST  | 36                     | I)bu/O                            | Link/Activity L                                                                                                                       | ED Output                                                                                            |                 |  |  |
|            |                        |                                   |                                                                                                                                       | down enable test                                                                                     |                 |  |  |
| //////     | $\langle \rangle \sim$ |                                   |                                                                                                                                       | ory test. Active Lo                                                                                  | W               |  |  |
|            | <b>&gt;</b> `          |                                   | Link/Act                                                                                                                              | Pin State                                                                                            | LED Definition  |  |  |
|            |                        |                                   | No Link H Off                                                                                                                         |                                                                                                      |                 |  |  |
|            |                        |                                   | Link L On                                                                                                                             |                                                                                                      |                 |  |  |
|            |                        |                                   | Activity                                                                                                                              | -                                                                                                    | Toggle          |  |  |
| LED1 /     | 27                     | Ipu/O                             | Speed LED Out                                                                                                                         | put                                                                                                  |                 |  |  |
| SPD100/    |                        |                                   | Latched as SPEED (Register 0, bit 13) during                                                                                          |                                                                                                      |                 |  |  |
| noFEF      |                        |                                   | power up / reset. See "Strapping Options" Section                                                                                     |                                                                                                      |                 |  |  |
|            |                        |                                   | for details. Active                                                                                                                   | e Low                                                                                                |                 |  |  |
|            |                        |                                   | Speed                                                                                                                                 | Pin State                                                                                            | LED Definition  |  |  |

|                  |       |       | 10BT                                               | Н                                                                   | Off               |  |
|------------------|-------|-------|----------------------------------------------------|---------------------------------------------------------------------|-------------------|--|
|                  |       |       | 100BT                                              | L                                                                   | On                |  |
| LED2 /<br>DUPLEX | 28    | Ipu/O |                                                    | EX (register 0h, b<br>. See "Strapping                              | ,                 |  |
|                  |       |       | Duplex                                             | Pin State                                                           | LED Definition    |  |
|                  |       |       | Half                                               | Н                                                                   | Off               |  |
|                  |       |       | Full                                               | L                                                                   | On                |  |
| LED3 /<br>NWAYEN | 29    | Ipu/O | power up / reset for details. Active               | S_EN (register 0h,<br>. See "Strapping<br>e Low                     | Options" Section  |  |
|                  |       |       | Collision                                          | Pin State (                                                         | LED Definition    |  |
|                  |       |       | No Collision                                       | ( H )                                                               | Off               |  |
|                  |       |       | Collision                                          |                                                                     | <b>○</b> On       |  |
| PD#              | 30    | Ipu   |                                                    | tion, 0=Rower do                                                    |                   |  |
| VDDRX            | 31    | Pwr   |                                                    | vet supply (9ee "(                                                  |                   |  |
|                  |       |       |                                                    | section for detai                                                   | ils)              |  |
| RX-              | 32    | 1     | / \.\                                              | Receive input  Differential receive input pins for FX, 100BaseTX or |                   |  |
| RX+              | 33    |       | Receive Input Differential receive 10BaseT         | ve input pin for F)                                                 | (, 100BaseTX or   |  |
| FXSD /           | 34    | (pg/o | <u> </u>                                           | able / Signal De                                                    | tect in Fiber     |  |
| FXEN             |       |       | Mode<br>If FXEN=0, FX m                            | node is disable. Th<br>Mode" section for r                          | e default is "0". |  |
| GND              | 135 3 | GRO   | Ground                                             | iode Section for i                                                  | nore details.     |  |
| GMD              | 38    | Gnd   | Ground                                             |                                                                     |                   |  |
| REXT             | 37    | 1     |                                                    | or (6.49K <b>Ω</b> ) co                                             | nnects to REXT    |  |
| VDDRCV           | 38    | Pwr   | Analog 2.5 V pov                                   | ver supply (See "(<br>" section for detai                           | •                 |  |
| GND              | 39    | Gnd   | Ground                                             |                                                                     |                   |  |
| TX-              | 40    | 0     | Transmit Outpo<br>Differential trans<br>10BaseT    | uts<br>mit output for 100                                           | DBaseTX/FX or     |  |
| TX+              | 41    | 0     | Transmit Outpo<br>Differential trans<br>or 10BaseT | uts<br>mit output for FX,                                           | 100BaseTX/FX      |  |

| VDDTX  | 42 | Pwr | Transmitter 2.5 V power supply (See "Circuit design ref for power supply" section for details) |  |
|--------|----|-----|------------------------------------------------------------------------------------------------|--|
| GND    | 43 | Gnd | Ground                                                                                         |  |
| GND    | 44 | Gnd | round                                                                                          |  |
| XO     | 45 | 0   | XTAL feedback                                                                                  |  |
|        |    |     | Used with XI for Xtal application.                                                             |  |
| XI     | 46 | I   | Crystal Oscillator Input                                                                       |  |
|        |    |     | Input for a crystal or an external 25 MHz check                                                |  |
| VDDPLL | 47 | Pwr | Analog PLL 2.5 V power supply (Seg "Circuit                                                    |  |
|        |    |     | design ref for power supply" section for details)                                              |  |
| RST#   | 48 | Ipu | Chip Reset                                                                                     |  |
|        |    |     | Active low, minimum of 50 us pulse is required                                                 |  |

#### Note:

Pwr = power supply;

Gnd = ground;

I = input;

O = output;

I/O = bi-directional

Ipu = input w/ internal pull up;

Ipd = input w/ internal pull down;

reset, output pin otherwise; Ipd/O = input.w/internal pull down during

reset, output pin otherwise; strap(pull-down:

PU = strap pull up:

## **STRAPPING OPTIONS**

| Signal Name                  | Pin<br>No.  | 1/0   | Description                                                                                                                                                                                                                                                                      |
|------------------------------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PHYAD[4:1] /<br>RXD[0:3]     | 6,5,<br>4,3 | Ipd/O | PHY Address latched at power-up / reset. The default PHY address is 00001.                                                                                                                                                                                                       |
| PHYADO/<br>INT#              | 25          | Ipu/O |                                                                                                                                                                                                                                                                                  |
| PCS_LPBK /<br>RXDV           | 9           | Ipd/O | Enables PCS_LPBK mode at power-up (reset.) PD (default) = Disable, PU = Enable                                                                                                                                                                                                   |
| ISO / RXER                   | 11          | Ipd/O | Enables ISOLATE mode at power up \( \text{reset.} \) PD (default) = Disable, PU \( \neq \text{Enable} \)                                                                                                                                                                         |
| RMII / COL                   | 21          | Ipd/O | Enables RMII mode at power up reset.  PD (default) = Disable, RU > Enable                                                                                                                                                                                                        |
| RMII_BTB /<br>CRS            | 22          | Ipd/O | Enable RMII BTB mode at power-up / reset. PD (default) > Disable RU > Enable                                                                                                                                                                                                     |
| SPD100 /<br>No FEF /<br>LED1 | 27          | Ipu/O | Latched into Register Oh bit 13 during power-up / reset.  PD = 10Mb/s, PU (default) = 100Mb/s.  If SPD 100 is asserted during power-up / reset, this pin also latched as the Speed Support in register 4h. (If FXEN is pulled up, the latched value 0 means no Far _End _Fault.) |
| DUPLEX /<br>LED2             | 28          | TRUXO | Latched into Register 0h bit 8 during power-up / reset.  PD = Half Duplex, PU (default) = Full duplex.  If Duplex is pulled up during reset, this pin also latched as the Duplex support in register 4h.                                                                         |
| NWAYEN LED3                  | 29          | ipu/O | Nway (auto-=Negotiation) Enable Latched into Register Oh bit 12 during power-up / reset. PD = Disable Auto-Negotiation, PU (default) = Enable Auto-Negotiation                                                                                                                   |
| PD#                          | )<br>30     | Ipu   | Power Down Enable PU (default) = Normal operation, PD = Power down mode                                                                                                                                                                                                          |

Note: Strap-in is latched during power up or reset.

## **REGISTER MAP**

| Register No. | Description                                    |
|--------------|------------------------------------------------|
| 0h           | Basic Control Register                         |
| 1h           | Basic Status Register                          |
| 2h           | PHY Identifier I                               |
| 3h           | PHY Identifier II                              |
| 4h           | Auto-Negotiation Advertisement Register        |
| 5h           | Auto-Negotiation Link Partner Ability Register |
| 6h           | Auto-Negotiation Expansion Register            |
| 7h           | Auto-Negotiation Next Page Register            |
| 8h           | Link Partner Next Page Ability                 |
| 15h          | RXER Counter Register                          |
| 1bh          | Interrupt Control/Status Register              |
| 1fh          | 100BaseTX PHX Control Register                 |

Note: RW: Read/Write, RO: Read Only SC: Self Clear, LH: Latch High, LL: Latch Low Some of the default values are set by strap-in defined on page 8

| Address    | Name                           | Description                                                                                               | Mode      | Default          |  |  |  |  |  |
|------------|--------------------------------|-----------------------------------------------------------------------------------------------------------|-----------|------------------|--|--|--|--|--|
| Register ( | Register 0h – Basic Control    |                                                                                                           |           |                  |  |  |  |  |  |
| 0.15       | Reset                          | 1 = software reset. Bit is self-<br>clearing                                                              | RW/<br>SC | 0                |  |  |  |  |  |
| 0.14       | Loop-back                      | 1 = loop-back mode<br>0 = normal operation                                                                | RW        | 0                |  |  |  |  |  |
| 0.13       | Speed<br>Select<br>(LSB)       | 1 = 100Mb/s<br>0 = 10Mb/s<br>Ignored if Auto-Negotiation is<br>enabled<br>(0.12 = 1)                      | RW        | Set by<br>SPD100 |  |  |  |  |  |
| 0.12       | Auto-<br>Negotiation<br>Enable | 1 = enable auto-negotiation<br>process (override 0.13 and 0.8)<br>0 = disable auto-negotiation<br>process | RW        | Set by<br>NWAYEN |  |  |  |  |  |

| Address  | Name                                     | Description                                                                    | Mode                                   | Default |
|----------|------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------|---------|
| 0.11     | Power                                    | 1 = power down mode                                                            | RW                                     | 0       |
|          | Down                                     | 0 = normal operation                                                           |                                        |         |
| 0.10     | Isolate                                  | 1 = electrical isolation of PHY from                                           | RW                                     | Set by  |
|          |                                          | MII and TX+/TX-<br>0 = normal operation                                        |                                        | JSO     |
| 0.9      | Restart                                  | 1 = restart auto-negotiation                                                   | RW/                                    |         |
|          | Auto-                                    | process                                                                        | SC/                                    |         |
|          | Negotiation                              | 0 = normal operation. Bit is self-<br>clearing                                 | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |         |
| 0.8      | Duplex                                   | 1 = full duplex                                                                | RW                                     | Set by  |
|          | Mode                                     | 0 = half duplex                                                                |                                        | DUPLEX  |
| 0.7      | Collision<br>Test                        | 1 = enable COL test<br>0 = disable COL test                                    | RVV                                    | 0       |
| 0.6:1    | Reserved                                 | (1/1/2)                                                                        | RO                                     | 0       |
| 0.0      | Disable                                  | 0 = enable transmitter                                                         | R/W                                    | 0       |
|          | Transmitter                              | 1 = disable transmitter                                                        |                                        |         |
| Register | 1h – Basic St                            | tatus                                                                          | T                                      |         |
| 1.15     | 100BaseT4                                | 1 = T4 capable                                                                 | RO                                     | 0       |
|          |                                          | 0 = not 74 capable                                                             |                                        |         |
| 1.14     | 100BaseTX<br>Full Duplex                 | \(\right\) \= capable of \(\frac{1}{00}\)BaseX full \(\frac{1}{00}\)BaseX full | RO                                     | 1       |
|          |                                          | Depart sapable of 100BaseX full                                                |                                        |         |
|          | ~ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | duplex                                                                         |                                        |         |
| 1.13     | 100BaseTX                                | 1 = capable of 100BaseX half                                                   | RO                                     | 1       |
|          | Half Duplex                              | duplex                                                                         |                                        |         |
|          |                                          | 0 = not capable of 100BaseX half                                               |                                        |         |
| 1.12     | 10BaseT                                  | duplex  1 = 10Mbps with full duplex                                            | RO                                     | 1       |
| 1.12     | Full Duplex                              | 0 = 10 no 10Mbps with full duplex                                              | KU                                     | I       |
|          |                                          | capability                                                                     |                                        |         |
| 1.11     | 10BaseT                                  | 1 = 10Mbps with half duplex                                                    | RO                                     | 1       |
|          | Half Duplex                              | 0 = no 10Mbps with half duplex                                                 |                                        |         |
|          |                                          | capability                                                                     |                                        |         |
|          |                                          |                                                                                |                                        |         |

| Address    | Name                       | Description                                                                                   | Mode  | Default                             |
|------------|----------------------------|-----------------------------------------------------------------------------------------------|-------|-------------------------------------|
| 1.6        | No<br>Preamble             | 1 = preamble suppression<br>0 = normal preamble                                               | RO    | 1                                   |
|            | Treamble                   | o = normai preamble                                                                           |       |                                     |
| 1.5        | Auto                       | 1 outo possibilian process                                                                    | DO    | Ø                                   |
| 1.5        | Auto-<br>Negotiation       | 1 = auto-negotiation process completed                                                        | RO    |                                     |
|            | Complete                   | 0 = auto-negotiation process not completed                                                    | . 🔷 . |                                     |
|            | _                          |                                                                                               |       | $\langle \langle 0 \rangle \rangle$ |
| 1.4        | Remote<br>Fault            | 1 = remote fault<br>0 = no remote fault                                                       | RQ/L  |                                     |
| 1.3        | Auto-                      | 1 = capable to perform auto-                                                                  | RQ    | 1                                   |
|            | Negotiation<br>Ability     | negotiation  0 = unable to perform, auto-                                                     |       |                                     |
|            |                            | negotiation                                                                                   |       |                                     |
| 1.2        | Link Status                | 1 = link is up<br>0 = link is down                                                            | RO/LL | 0                                   |
| 1.1        | Jabber                     | 1 = jabber detected                                                                           | RO/L  | 0                                   |
|            | Detect                     | 0 = jabber not detected. Default is Low                                                       | Н     |                                     |
| 1.0        | Extended <a>Capability</a> | 1 = supports extended capabilities registers                                                  | RO    | 1                                   |
| Register 2 | 2h – PHY Ide               |                                                                                               |       |                                     |
| 2.15:0     | PHY ID                     | Assigned to the 3 <sup>rd</sup> through 18 <sup>th</sup>                                      | RO    | 0022h                               |
|            | Number                     | Noits of the Organizationally Unique Industrier (OUI). Kendin                                 |       |                                     |
|            |                            | Communication's OUI is 0010A1                                                                 |       |                                     |
|            |                            | (hex)                                                                                         |       |                                     |
|            |                            | entifier 2                                                                                    | 50    | 222121                              |
| 3.15:10    | RHY ID<br>Number           | Assigned to the 19 <sup>th</sup> through 24 <sup>th</sup> bits of the Organizationally Unique | RO    | 000101                              |
|            | V.G.                       | Identifier (OUI). Kendin                                                                      |       |                                     |
|            |                            | Communication's OUI is 0010A1 (hex)                                                           |       |                                     |
| 3.9:4      | Model<br>Number            | Six bit manufacturer's model number                                                           | RO    | 100001                              |
| 3.3:0      | Revision                   | Four bit manufacturer's model                                                                 | RO    | 1001                                |
|            | Number                     | number                                                                                        |       |                                     |

| Address   | Name                     | Description                                                                                            | Mode | Default                         |
|-----------|--------------------------|--------------------------------------------------------------------------------------------------------|------|---------------------------------|
| Register  | 4h – Auto-Ne             | egotiation Advertisement                                                                               |      |                                 |
| 4.15      | Next Page                | <ul><li>1 = next page capable</li><li>0 = no next page capability.</li></ul>                           | RW   | 0                               |
| 4.14      | Reserved                 |                                                                                                        | RO   | 0                               |
| 4.13      | Remote<br>Fault          | 1 = remote fault supported<br>0 = no remote fault                                                      | RW   |                                 |
| 4.12 : 11 | Reserved                 |                                                                                                        | RÓ   | 9                               |
| 4.10      | Pause                    | 1 = pause function supported<br>0 = no pause function                                                  | RW   |                                 |
| 4.9       | 100BaseT4                | 1 = T4 capable<br>0 = no T4 capability                                                                 | RO   | •                               |
| 4.8       | 100BaseTX<br>Full Duplex | 1 = TX with full duplex<br>0 = no TX full duplex capability                                            | RW   | Set by<br>SPD100<br>&<br>DUPLEX |
| 4.7       | 100BaseTX                | 1 = TX capable 0 = no TX capability                                                                    | RW   | Set by<br>SPD100                |
| 4.6       | 10BaseT<br>Full Duplex   | 1 = 10Mbps with full duplex<br>0 = no 10Mbps full duplex<br>capability                                 | RW   | Set by<br>DUPLEX                |
| 4.5       | 10BaseT                  | 1 = 10Mbps capable<br>0 = no 10Mbps capability                                                         | RW   | 1                               |
| 4.4:0     | Selector<br>Field        | [6900]] = IEEE 802.3                                                                                   | RW   | 00001                           |
| Register  |                          | egotiation Link Partner Ability                                                                        | I    | ı                               |
| 5.75      | Wext Page                | <ul><li>1 = next page capable</li><li>0 = no next page capability</li></ul>                            | RO   | 0                               |
| 5.14      | Acknowled<br>ge          | <ul><li>1 = link code word received from partner</li><li>0 = link code word not yet received</li></ul> | RO   | 0                               |
| 5.13      | Remote<br>Fault          | 1 = remote fault detected<br>0 = no remote fault                                                       | RO   | 0                               |
| 5.12      | Reserved                 |                                                                                                        | RO   | 0                               |

| Address    | Name                                             | Description                                         | Mode         | Default                    |
|------------|--------------------------------------------------|-----------------------------------------------------|--------------|----------------------------|
| 5.11:10    | Pause                                            | 5.10 5 .11                                          | RO           | 0                          |
|            |                                                  | 0 0<br>No PAUSE                                     |              |                            |
|            |                                                  | 0 1                                                 |              |                            |
|            |                                                  | Asymmetric PAUSE (link                              |              |                            |
|            |                                                  | <u>partner)</u>                                     |              |                            |
|            |                                                  | 1 0<br>Symmetric PAUSE                              |              |                            |
|            |                                                  | 1 1                                                 |              |                            |
|            |                                                  | Symmetric & Asymmetric                              |              | $\times \langle 0 \rangle$ |
|            |                                                  | PAUSE (local device)                                | × > /        |                            |
| 5.9        | 100                                              | 1 = T4 capable                                      | RO           |                            |
|            | BaseT4                                           | 0 = no T4 capability                                |              |                            |
| 5.8        | 100BaseTX                                        | 1 = TX with full duplex                             | <i>R</i> Q\\ | 0                          |
|            | Full Duplex                                      | 0 = no TX full duplex capability                    | )            |                            |
| 5.7        | 100BaseTX                                        | 1 = TX capable                                      | RO           | 0                          |
|            |                                                  | 0 = no TX capability                                |              |                            |
| 5.6        | 10BaseT                                          | 1 = 10Mbps with full duplex                         | RO           | 0                          |
|            | Full Duplex                                      | 0 = no 10Mbps full duplex                           |              |                            |
|            | 10DT                                             | capability                                          | DO           | 0                          |
| 5.5        | 10BaseT                                          | 1 = 10Mbps capable                                  | RO           | 0                          |
| F 4 0      | Calaatan                                         | 0 = no 10Mbps capability                            | DO           | 00001                      |
| 5.4:0      | Selector<br>Field                                | [00001] = HEEE 802.3                                | RO           | 00001                      |
| Pogistor ( | <del>                                     </del> | gotjátion Expansion                                 |              |                            |
|            | / /                                              | gotyation Expansion                                 | RO           | 0                          |
| 6.15:5     | Reserved                                         |                                                     |              | 0                          |
| 6.4        | Parallel Detection                               | 1 = fault detected by parallel detection            | RO/          | 0                          |
|            | Fault                                            | 0 = no fault detected by parallel                   | LH           |                            |
|            |                                                  | detection.                                          |              |                            |
| 6.3        | Limk Partner                                     | 1 = link partner has next page                      | RO           | 0                          |
|            | Next Page                                        | capability                                          |              |                            |
|            | Able                                             | 0 = link partner does not have                      |              |                            |
|            |                                                  | next page capability                                |              |                            |
| 6.2        | Next Page                                        | 1 = local device has next page                      | RO           | 1                          |
|            | Able                                             | capability                                          |              |                            |
|            |                                                  | 0 = local device does not have next page capability |              |                            |
|            |                                                  | pago oapabiiitj                                     |              |                            |

| Address  | Name                                         | Description                                                                                                           | Mode      | Default |
|----------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------|---------|
| 6.1      | Page<br>Received                             | 1 = new page received<br>0 = new page not yet received                                                                | RO/<br>LH | 0       |
| 6.0      | Link Partner<br>Auto-<br>Negotiation<br>Able | 1 = link partner has auto-<br>negotiation capability<br>0 = link partner does not have<br>auto-negotiation capability | RO        | 0       |
| Register | 7h – Auto-Neg                                | gotiation Next Page                                                                                                   | $\wedge$  |         |
| 7.15     | Next Page                                    | 1 = additional next page(s) will follow 0 = last page                                                                 | RW        | 80)     |
| 7.14     | Reserved                                     | ^                                                                                                                     | RO        | 0       |
| 7.13     | Message<br>Page                              | 1 = message page<br>0 = unformatted page                                                                              |           | 1       |
| 7.12     | Acknowledge 2                                | 1 = will comply with message<br>0 = cannot comply with message                                                        | RW        | 0       |
| 7.11     | Toggle                                       | 1 = previous value of the transmitted link code word equaled logic One 0 = logic Zero                                 | RO        | 0       |
| 7.10:0   | Message Field                                | 11-bit wide field to encode 2048 messages                                                                             | RW        | 001     |
| Register | 8h – Link Part                               | ner Next Page Ability                                                                                                 |           |         |
| 8.15     | Next Page                                    | additional Next Page(s) will tollow  0 = last page                                                                    | RO        | 0       |
| 8.14     | Acknowledge                                  | 1 = successful receipt of link word 0 = no successful receipt of link word                                            | RO        | 0       |
| 8.13     | Message<br>Page                              | 1 = Message Page<br>0 = Unformatted Page                                                                              | RO        | 0       |
| 8.12     | Acknowledge 2                                | 1 = able to act on the information 0 = not able to act on the information                                             | RO        | 0       |

| Address    | Name                                               | Description                                                                                                                          | Mode | Default      |
|------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|--------------|
| 8.11       | Toggle                                             | 1 = previous value of<br>transmitted Link Code Word<br>equal<br>to logic zero<br>0 = previous value of<br>transmitted Link Code Word | RO   | 0            |
| 8.10:0     | Message<br>Field                                   | equal to logic one                                                                                                                   | RQ   | 97/          |
| Register ' | 15h – RXER Co                                      | ounter                                                                                                                               | Z    |              |
| 15.15:0    | RXER<br>Counter                                    | RX Error counter for the RX_ER in each package                                                                                       | RO   | 0000         |
| Register ' | 1bh – Interru                                      | ot Control/Status Register                                                                                                           |      | <del>)</del> |
| 1b.15      | Jabber<br>Interrupt<br>Enable                      | 1=Enable Jabber Interrupt 0=Disable Jabber Interrupt                                                                                 | RW   | 0            |
| 1b.14      | Receive<br>Error<br>Interrupt<br>Enable            | 1=Enable Receive Error Interrupt 0=Disable Receive Error Interrupt                                                                   | RW   | 0            |
| 1b.13      | Page<br>Received<br>Interrupt<br>Enable            | 1=Enable Page Received Interrupt Q=Disable Page Received Interrupt                                                                   | RW   | 0            |
| 1b.12      | Parallel Detect Fault Intertupt Enable             | Inable Parallel Detect Fault Interrupt  O= Disable Parallel Detect Fault Interrupt                                                   | RW   | 0            |
| 1b.11      | Link Pastner<br>Acknowledge<br>Interrupt<br>Enable | 1= Enable Link Partner Acknowledge Interrupt 0= Disable Link Partner Acknowledge Interrupt                                           | RW   | 0            |
| 1b.10      | Link Down<br>Interrupt<br>Enable                   | 1= Enable Link Down Interrupt<br>0= Disable Link Down Interrupt                                                                      | RW   | 0            |

| Address  | Name                                     | Description                                                                          | Mode | Default |
|----------|------------------------------------------|--------------------------------------------------------------------------------------|------|---------|
| 1b.9     | Remote<br>Fault<br>Interrupt<br>Enable   | 1= Enable Remote Fault Interrupt 0= Disable Remote Fault Interrupt                   | RW   | 0       |
| 1b.8     | Link Up<br>Interrupt<br>Enable           | 1= Enable Link Up Interrupt<br>0= Disable Link Up Interrupt                          | RW   | 2       |
| 1b.7     | Jabber<br>Interrupt                      | 1= Jabber Interrupt Occurred 0= Jabber Interrupt Does Not Occurred                   | RQ   |         |
| 1b.6     | Receive<br>Error<br>Interrupt            | 1= Receive Error Occurred 0= Receive Error Does Not Occurred                         | RO   |         |
| 1b.5     | Page<br>Receive<br>Interrupt             | 1= Page Receive Occurred 0= Page Receive Does Not Occurred                           | R    | 0       |
| 1b.4     | Parallel<br>Detect Fault<br>Interrupt    | 1= Parallel Detect Fault Occurred 0= Parallel Detect Fault Does Not Occurred         | RO   | 0       |
| 1b.3     | Link Partner<br>Acknowledge<br>Interrupt | 1 = Link Partner Acknowledge Occurred 0 = Link Partner Acknowledge Roes Not Occurred | RO   | 0       |
| 1b.2     | Link Down<br>Interrupt                   | 1 Link Down Occurred<br>0 Link Down Does Not<br>Occurred                             | RO   | 0       |
| 1b.1     | Remote<br>Fault<br>Unterrupt             | 1= Remote Fault Occurred<br>0= Remote Fault Does Not<br>Occurred                     | RO   | 0       |
| 1b.0     | Link Up<br>Interrupt                     | 1= Link Up Interrupt Occurred 0= Link Up Interrupt Does Not Occurred                 | RO   | 0       |
|          | 1fh – 100Base                            | TX PHY Controller                                                                    |      | T       |
| 1f.15:14 | reserved                                 |                                                                                      |      |         |
| 1f:13    | Pairswap<br>disable                      | 1 = disable MDI/MDIX<br>0 = enable MDI/MDIX                                          | R/W  | 0       |

| Address | Name                                   | Description                                                                                                                                                                                                                | Mode | Default |
|---------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 1f.12   | Energy<br>detect                       | 1 = presence of signal on RX+/-<br>analog wire pair                                                                                                                                                                        | RO   | 0       |
|         |                                        | 0 = no signal detected on RX+/-                                                                                                                                                                                            |      |         |
| 1f.11   | Force link                             | 1 = force link pass<br>0 = normal link operation<br>This bit bypasses the control logic<br>and allow transmitter to send<br>pattern even if there is no link.                                                              | R/W  | 0       |
| 1f.10   | Power<br>Saving                        | <ul><li>1 = enable power saving</li><li>0 = disable</li></ul>                                                                                                                                                              | RW   | 4(0)    |
| 1f.9    | Interrupt<br>Level                     | 1 = interrupt pin active high<br>0 = active low                                                                                                                                                                            | RW   |         |
| 1f.8    | Enable<br>Jabber                       | 1 = enable jabber counter<br>0 = disable                                                                                                                                                                                   | RW   | 1       |
| 1f.7    | Auto-<br>Negotiation<br>Complete       | 1 = auto-negotiation complete<br>0 = not complete                                                                                                                                                                          | ŔW   | 0       |
| 1f.6    | Enable Pause (Flow-Control Result)     | 1 = flow control capable  0 = no flow control                                                                                                                                                                              | RO   | 0       |
| 1f.5    | PHY Isolate                            | 1 = PHY in isolate mode<br>8 = not isolated                                                                                                                                                                                | RO   | 0       |
| 1f.4:2  | Operation<br>Mode<br>Indication        | [000]   still in auto-negotiation   [00]   = 10BaseT half duplex   [010]   = 100BaseTX half duplex   [011]   = default   [101]   = 10BaseT full duplex   [110]   = 100BaseTX full duplex   [110]   = 100BaseTX full duplex | RO   | 0       |
|         | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | [111] = PHY/MII isolate                                                                                                                                                                                                    |      |         |
| 1f.1    | ⊉nable SQE<br>test                     | <ul><li>1 = enable SQE test</li><li>0 = disable</li></ul>                                                                                                                                                                  | RW   | 0       |
| 1f.0    | Disable Data<br>Scrambling             | <ul><li>1 = disable scrambler</li><li>0 = enable</li></ul>                                                                                                                                                                 | RW   | 0       |

### **SELECTION OF ISOLATION TRANSFORMER**

One simple 1:1 isolation transformer is needed at the line interface. An isolation transformer with integrated common-mode choke is recommended for exceeding FCC requirements. The following table gives recommended transformer characteristics.

| Characteristics Name             | Value           | Test Condition       |
|----------------------------------|-----------------|----------------------|
| Turns Ratio                      | 1 CT : 1 CT     |                      |
| Open-Circuit Inductance (min.)   | 350 uH          | 100 mV 100 KHz, 8 mA |
| Leakage Inductance (max.)        | 0.4 uH          | MHz (min.)           |
| Inter-Winding Capacitance (max.) | 1205            |                      |
| D.C. Resistance (max.)           | 0. <b>9</b> ohm |                      |
| Insertion Loss (max.)            | 1.Q dB          | ><br>0 – 65 MHz      |
| HIPOT (min.)                     | 1500 Vrms       |                      |

Note: The IEEE 802.3u standard for 100BaseTX assumes a transformer loss of 0.5 dB. For the transmit line transformer, insertion loss of up to 1.3 dB can be compensated by increasing the line drive current by means of reducing the REXT resistor value.

## SELECTION OF REFERENCE CRYSTAL

A crystal with the following typical characteristics is recommended.

| Characteristics Name       | Value    | Units |
|----------------------------|----------|-------|
| Frequency                  | 25.00000 | MHz   |
| Frequency Tolerance (max.) | +/- 100  | ppm   |
| Load Capacitance (max.)    | 20       | pF    |
| Series Resistance (max.)   | 25       | ohm   |

### **FUNCTIONAL DESCRIPTION**

#### 100BaseTX Transmit

The 100BaseTX transmit function performs parallel to serial conversion, NRZ to NRZI conversion, MLT-3 encoding and transmission. The circuitry starts with a parallel to serial conversion, which converts the 25 MHz, 4-bit nibbles into a 125 MHz serial bit stream. The incoming data is clocked in at the positive edge of the TXC signal. The serialized data is further converted from NRZ to NRZI format, and then transmitted in MLT3 current output. The output current is set by an external 1% 6.49 K $\Omega$  resistor for the 1 1 transformer ratio. It has a typical rise/fall times of 4 hs and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot and timing jitters. The wave shaped 10BaseT output driver is also incorporated into the 100BaseTX driver.

#### 100BaseTX Receive

The 100BaseTX receive function performs adaptive equalization, DC restoration, MLT-3 to NRZI conversion, data and clock recovery, NRZI to NRZ conversion, and serial to parallel conversion. The receiving side starts with the equalization filter to compensate intersymbol interference (YSI) over the twisted pair cable. Since the amplitude loss and phase distortion are a function of the length of the cable, the equalizer has to adjust its characteristic to optimize the performance. In this design, the variable equalizer will make an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, then tunes itself for optimization. This is an ongoing process and can self adjust against the environmental changes such as temperature variations.

The equalized signal then goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate effect of base line wander and improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive.

The clock recovery circuit extracts the 125 MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. Finally, the NRZ serial data is converted to 4-bit parallel 4B nibbles. A synchronized 25 MHz RXC is generated so that the 4B nibbles is clocked out at the negative edge of RCK25 and is valid for the receiver at the positive edge. When no valid data is present, the clock recovery circuit is locked to the 25 MHz reference clock and both TXC and RXC clocks continue to run.

### PLL Clock Synthesizer

The KS8721BL/SL generates 125 MHz, 25 MHz and 20 MHz clocks for system timing. An internal crystal oscillator circuit provides the reference clock for the synthesizer.

### Scrambler/De-scrambler (100BaseTX only)

The purpose of the scrambler is to spread the power spectrum of the signal in order to reduce EMI and baseline wander.

#### 10BaseT Transmit

When TXEN (transmit enable) goes high, data encoding and transmission will begin. The KS8721BL/SL will continue to encode and transmit data as long as TXEN remains high. The data transmission will end when TXEN goes low. The last transition occurs at the boundary of the bit cell if the last bit is zero, or at the center of the bit cell if the last bit is one. The output driver is incorporated into the 100Base driver to allow transmission with the same magnetics. They are internally wave-shaped and preemphasized into outputs with a typical 2.5 V amplitude. The harmonic contents are at least 27 dB below the fundamental when driven by an all-ones Manchester encoded signal.

### **10BaseT Receive**

On the receive side, input buffer and level detecting squelch circuits are employed. A differential input receiver circuit and a PLL performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 300 mV or with short pulse widths in order to prevent noises at the RX+ or RX- input from falsely trigger the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KS8721BL/SL decodes a data frame. This activates the carrier sense (CRS) ad RXDV signals and makes the receive data (RXD) available. The receive clock is maintained active during idle periods in between data reception.

### SQE and Jabber Function (10BaseT only)

In 10BaseT operation, a short pulse will be put out on the COL pin after each packet is transmitted. This is required as a test of the 10BaseT transmit/receive path and is called SQE test. The 10BaseT transmitter will be disabled and COL will go high if TXEN is High for more than 20 ms (Jabbering). If TXEN then goes low for more than 250 ms, the 10BaseT transmitter will be re-enabled and COL will go Low.

### **Auto-negotiation**

The KS8721BL/SL performs auto-negotiation by hardware strapping option (pin 29) or software (Register 0.12). It will automatically choose its mode of operation by advertising its abilities and comparing them with those received from its link partner whenever auto-negotiation is enabled. It can also be configured to advertise 100BaseTX or 10BaseT in either full- or half-duplex mode (please refer to page 11 and 12 for setting). The auto-negotiation is disabled in the FX mode.

During auto-negotiation, the contents of Register 4, coded in Fast Link Pulse (FLP), will be sent to its link partner under the conditions of power-on, link-loss or re-start. At the same time, the KS8721BL/SL will monitor incoming data to determine its mode of operation. Parallel detection circuit will be enabled as soon as either 10BaseT NLP (Normal Link Pulse) or 10BaseTX idle is detected. The operation mode is configured based on the following priority:

Priority 1: 100BaseTX, full-duplex Priority 2: 100BaseTX, half-duplex Priority 3: 10BaseT, full-duplex Priority 4: 10BaseT, half-duplex

When the KS8721BL/SL receives a burst of FLP from its link partner with 3 identical link code words (ignoring acknowledge bit), it will store these code words in Register 5 and wait for the next 3 identical code words. Once the KS8721BL/SL detects the second code words, it then configures itself according to above-mentioned priority. In addition, the KS8721BL/SL also checks 100BaseTX idle or 10BaseT NLP symbol. If either is detected, the KS8721BL/SL automatically configures to match the detected operating speed.

## Management Interface

The XS8721BL/SL supports the IEEE 802.3 MII Management Noterface, also known as the Management Data Input / Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the KS8721BL/SL. The MDIO interface consists of the following:

- A physical connection including a data line (MDIO), a clock line (MDC) and an optional interrupt line (INTRPT)
- A specific protocol that runs across the above-mentioned physical connection and it also allows one controller to communicate with multiple KS8721BL/SL devices. Each

KS8721BL/SL assigned an MII address between 0 and 31 by the PHYAD inputs.

 An internal addressable set of fourteen 16-bit MDIO registers. Register [0:6] are required and their functions are specified by the IEEE 802.3 specifications. Additional registers are provided for expanded functionality.

The INTPRT pin functions as a management data interrupt in the MII. An active Low or High in this pin indicates a status change on the KS8721BL/SL based on 1fh.9 level control. Register bits at 1bh[15:8] are the interrupt enable bits. Register bits at 1bh[10] are the interrupt condition bits. This interrupt is cleared by reading Register 1bh.

#### MII Data Interface

The data interface consists of separate channels for transmitting data from a 10/100 802.3 compliant Media Access Controller (MAC) to the KS8721BL/SL, and for receiving data from the line. Normal data transmission is implemented in 48 Nibble Mode (4-bit wide nibbles).

Transmit Clock (TXC). The transmit clock is normally generated by the KS8721BL/SL from an external 25MHz reference source at the X1 input. The transmit data and control signals must always be synchronized to the TXC by the MAC. The KS8721BL/SL normally samples these signals on the rising edge of the TXC.

Receive Clock (RXC): For 100BaseTX links, the receive clock is continuously recovered from the line. If the link goes down, and auto-negotiation is disabled, the receive clock operates off the master input clock (X1 or TXC). For 10BaseT links, the receive clock is recovered from the line while carrier is active, and operates from the master input clock when the line is idle. The KS8721BL/SL synchronizes the receive data and control signals on the falling edge of RXC in order to stabilize the signals at the rising edge of the clock with 10ns setup and hold times.

**Transmit Enable**: The MAC must assert TXEN at the same time as the first nibble of the preamble, and de-assert TXEN after the last bit of the packet.

**Receive Data Valid**: The KS8721BL/SL asserts RXDV when it receives a valid packet. Line operating speed and MII mode will determine timing changes in the following way:

- For 100BaseTX link with the MII in 4B mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the data packet.
- For 10BaseT links, the entire preamble is truncated. RXDV is asserted with the first nibble of the SFD " 5D" and remains asserted until the end of the packet.

Error Signals: Whenever the KS8721BL/SL receives an error symbol from the network, it asserts RXER and drives "1110" (4B) on the RXD pins. When the MAC asserts TXER, the KS8721BL/SL will drive "H" symbols (a Transmit Error define in the LEEE 802.3 4BX5B code group) out on the line to force signaling errors.

Carrier Sense (CRS): For 100TX links, a start-of-stream delimiter, or /J/K symbol pair causes assertion of Carrier Sense (CRS). An end-of-stream delimiter, or /T/R symbol pair causes de assertion of CRS. The PMA layer will also de assert CRS if IDLE symbols are received without /T/R, yet in this case RXER will be asserted for one clock cycle when CRS is de-asserted. For 10T wiks, CRS assertion is based on reception of valid preamble, and de-assertion on reception of an end-of-frame (EOF) marker.

Collision: Whenever the line state is half-duplex and the transmitter and receiver are active at the same time, the KS8721BL/SL asserts its collision signal, which is asynchronous to any clock.

### RMII (Reduced MIN) Data Interface

RMII interface specifies a low pin count (Reduced) Media Independent Interface (RMII) intended for use between Ethernet PHYs and Switch or Repeater ASVCs. It is fully compliant with IEEE 802.3u [2].

This interface has the following characteristics:

A single clock reference is sourced from the MAC to PHY (or from an external source)

- 3. It provides independent 2 bit wide (di-bit) transmit and receive data paths
- 4. It uses TTL signal levels, compatible with common digital CMOS ASIC processes

#### **RMII Signal Definition**

| Signal   | Direction<br>(with respect<br>to the PHY) | Direction<br>(with respect<br>to the MAC) | Use                                                                     |
|----------|-------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------|
| REF_CLK  | Input                                     | Input or Output                           | Synchronous clock reference for receive, transmit and control interface |
| CRS_DV   | Output                                    | Input                                     | Carrier Sense/Receive Data Valid                                        |
| RXD[1:0] | Output                                    | Input                                     | Receive Data                                                            |
| TX_EN    | Input                                     | Output                                    | Transit Enable                                                          |
| TXD[1:0] | Input                                     | Output                                    | Transit Data                                                            |
| RX_ER    | Output                                    | Input<br>(Not Required)                   | Receive Error                                                           |

Note: Unused MII signals, TXD[3:2], TXXR need to tie to GND when RMII is using.

#### Reference Clock (REF\_CLK)

REF\_CLK is a continuous 50 MHz clock that provides the timing reference for CRS\_DV, RXD[1:0], TX\_EN, TXD[1:0], and RX\_ER. REF\_CLK is sourced by the MAC or an external source. Switch implementations may choose to provide REF\_CLK as an input or an output depending on whether they provide a REF\_CLK output or rely on an external clock distribution device. Each PHY device shall have an input corresponding to this clock but may use a single clock input for multiple PHYs implemented on a single IC.

### Carrier Serse Receive Data Valid (CRS\_DV)

CRS\_DV is asserted asynchronously on detection of carrier due to the criteria relevant to the operating mode. That is, in 10BASE-T mode, when squelch is passed or in 100BASE-X mode when 2 non-contiguous zeroes in 10 bits are detected carrier is said to be detected.

Loss of carrier shall result in the de-assertion of CRS\_DV synchronous to REF\_CLK. So long as carrier criteria are being met, CRS\_DV shall remain asserted continuously from the first recovered di-bit of the frame through the final recovered di-bit and shall be negated prior to the first REF\_CLK that follows the final di-bit.

The data on RXD[1:0] is considered valid once CRS\_DV is asserted. However, since the assertion of CRS\_DV is asynchronous relative to REF\_CLK, the data on RXD[1:0] shall be "00" until proper receive signal decoding takes place (see definition of RXD[1:0] behavior).

#### Receive Data [1:0] (RXD[1:0])

RXD[1:0] shall transition synchronously to REF\_CLK. For each clock period in which CRS\_DV is asserted, RXD[1:0] transfers two bits of recovered data from the PHY. In some cases (e.g. before data recovery or during error conditions) a pre-determined value for RXD[1:0] is transferred instead of recovered data. RXD[1:0] shall be "00" to indicate idle when CRS\_DV is deasserted. Values of RXD[1:0] other than "00" when CRS\_DV is deasserted are reserved for out-of-band signaling (to be defined). Values other than "00" on RXD[1:0] while CRS\_DV is de-asserted shall be ignored by the MAC/repeater. Upon assertion of CRS\_DV, the PHY shall ensure that RXD[1:0]=00 until proper receive decoding takes place.

#### Transmit Enable (TX\_EN)

Transmit Enable TX\_EN indicates that the MAC is presenting di-bits on TXD[1:0] on the RMII for trans-mission. TX\_EN shall be asserted synchronously with the first nibble of the preamble and shall remain asserted while all di-bits to be transmitted are presented to the RMII. TX\_EN shall be negated prior to the first REF\_CLK following the final di-bit of a frame. TX\_EN shall transition synchronously with respect to REF\_CLK.

#### Transmit Data [1:0] (TXD[1:0])

Transmit Data TXD[1:0] shall transition synchronously with respect to REF\_CLK. When TX\_EN is asserted, TXD[1:0] are accepted for transmission by the PHY. TXD[1:0] shall be "00" to indicate idle when TX\_EN is deasserted. Values of TXD[1:0] other than "00" when TX\_EN is de-asserted are reserved for out-of band signaling (to be defined). Values other than "00" on TXD[1:0] while TX\_EN is disserted shall be ignored by the PHY.

#### Collision Detection

Since the definition of CRS\_DV and TX\_EN both contain an accurate indication of the start of frame, the MAC can reliably regenerate the COL signal of the MII by Ending TX\_EN and CRS\_DV.

During the IPG time following the successful transmission of a frame, the COL signal is asserted by some transceivers as a self-test. The Signal Quality Error (SQE) function will not be supported by the reduced MII due to the lack of the COL signal. Historically, SQE was present to indicate that a transceiver located physically remote from the MAC was functioning. Since the reduced MII only supports chip-to-chip connections on a PCB, SQE functionality is not required.

#### RX\_ER

The PHY shall provide RX\_ER as an output according to the rules specified in IEEE 802.3u [2] (see Clause 24, Figure 24-11 - Receive State Diagram). RX\_ER shall be asserted for one or more REF\_CLK periods to indicate that an error (e.g. a coding error or any error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sublayer) was detected somewhere in the frame presently being transferred from the PHY. RX\_ER shall transition synchronously with respect to REF\_CLK. While CRS\_DV is de-asserted, RX\_ER shall have no effect on the MAC.

#### **RMII AC Characteristics**

| F       | REF_CLK<br>Frequency                                                  |    | \$0\ |    |     |
|---------|-----------------------------------------------------------------------|----|------|----|-----|
|         |                                                                       | l  |      |    | MHz |
|         | REF_CLK Duty<br>Cycle                                                 | 35 |      | 65 | %   |
| Tsu C   | TXD[1:0], TX_EN, RXD[1:0], CRS_DV, RX_ER Data Setup to REF_CLK rising | 4  |      |    | ns  |
| Thold C | TXD[1:0], TX_EN RXD[1:0], CRS_DV, YXER Data hold from REF_CLK rising  | 2  |      |    | ns  |

#### Auto Crossover (Auto MDI/MDI-X)

Automatic MDI/MDI-X configuration is intended to eliminate the need for crossover cables between similar devices. The assignment of pin-outs for a 10/100 BASE-T crossover function cable is shown below.

This feature can eliminate the confusion in real applications so both straight cable and crossover cable can be used. This feature is controlled by register 1f:13, see the "Register 1fh" section for details.



#### **Power Management**

The KS8721BL/SL offers the following modes for power management:

- Power Down Mode: This mode can be achieved by writing to Register 0.11 or pulling pin 30 PD# Low.
- Power Saving Mode: writing to register 1fh.10 can disable this mode. The KS8721BL/SL will then turn off everything except for the Energy Detect and PLL circuits when the cable is not installed. In other words, the KS8721BL/SL will shutdown most of the internal circuits to save power if there is no link. Power Saving mode will be in his most effective state when Auto-Negotiation Mode is enable.

#### 100BT FX Mode

100BT FX mode is activated when FXSD/FXEN is higher of a This pin has a default pull down). Under this mode, the auto-negotiation and auto-MDIX features are disabled.

In fiber operation FXSD pin should connect to the SD) (signal detect) output of the fiber module. The internal threshold of FXSD is around ½ Vdd +/-50mV (1.25V+/-0.05V). Above this level, it is considered Fiber signal detected, and the operation is summarized in the following table:

| FXSD/FXEN             | Condition          |
|-----------------------|--------------------|
| Less than 0.6V        | \100TX mode        |
| Less than 1.25V,      | FX mode            |
| but greater than 0.6% | No signal detected |
|                       | FEF generated      |
| Greater than 1.25     | FX mode            |
|                       | Signal detected    |

To ensure a proper operation, the swing of fiber module SD should cover the threshold variation. A resistive voltage divider is recommended to adjust the SD voltage range.

FEF (Far End Fault), repetition of a special pattern, which consists of 84-one and 1-zero, is generated under "FX mode with no signal detected". The purpose of FEF is to notify the sender of a faulty link. When receiving a FEF, the LINK will go down to indicate a fault, even with fiber signal detected. The transmitter does not affect by receiving a FEF and still sends out its normal transmit pattern from MAC. FEF can be disabled by strapping pin27 low, please refer to "Strapping Options" section.

#### Media converter operation

KS8721BL/SL is capable of performing media conversion with 2 parts in a back-to-back RMII mode as indicated in the diagram. Both parts are in RMII mode and with RMII\_BTB asserted (pin21 & 22 strapped high). One part is operating at TX mode and the other in FX mode. Both parts can share a common 50MHz oscillator.

Under this operation, auto-Negotiation on the TX side will prohibit NobaseT link up. TXD2, active High, can disable transmitter and set it at tri-state. RXD2 serves as energy detection can indicate if there is line signal detected TXD3 should tied low and RXD3 let float.



### **Circuit Design Reference for Power Supply**

Micrel's integrated LDO technology, and thoughtful implementation allows the user to save BOM cost on both existing and future designs with the use of the new KS8721BL/SL single supply, single port 10/100 Ethernet PHY.



### **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. Unused inputs must always be tied to an appropriate logic voltage level (Ground or Vdd).

| Storage Temperature:      | - 55 °C to 150 °C |   |
|---------------------------|-------------------|---|
| Supply Referenced to GND: | - 0.5 V to 5.0 V  | ^ |
| All Pins                  | - 0.5 V to 5.0 V  |   |
|                           |                   |   |

### **Recommended Operating Conditions**

| Parameter                                   | Sym                                             | Min             | Тур                          | Max | Unit                                   |
|---------------------------------------------|-------------------------------------------------|-----------------|------------------------------|-----|----------------------------------------|
| Supply Voltages                             | VDDPLL,<br>VDDTX,<br>VDDRXC,<br>VDDRCV,<br>VDDC |                 | 2.5                          |     | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |
|                                             | VDDIO                                           |                 | 3,3                          |     | V                                      |
| Ambient Operating                           |                                                 |                 |                              |     |                                        |
| Temperature                                 | $T_A$                                           | ~ \6 \C         | (///                         | 70  | °C                                     |
| Commercial                                  |                                                 |                 | $\langle / \rangle_{\wedge}$ |     |                                        |
| Ambient Operating<br>Temperature Industrial | $\left( T_{A}\right) $                          | ( <del>**</del> | $\searrow$                   | 85  | °C                                     |

#### **Themal Data**

| $\triangle$    | Thermal<br>Resistance, $\theta_{JA}$ | Thermal Resistance, $\theta_{JA}$ (°C/W) | Thermal<br>Resistance,<br>θ <sub>JA (℃/W)</sub> | Thermal<br>Resistance,<br>$\theta_{ m JC}$ (°C/W) | Remarks             |
|----------------|--------------------------------------|------------------------------------------|-------------------------------------------------|---------------------------------------------------|---------------------|
| Velocity (m/s) |                                      | 1                                        | 2                                               | 0                                                 |                     |
| K587278L       | 83.56                                | 77.08                                    | 72.36                                           | 13.3                                              | No Heat<br>Spreader |
| KS87215L       | 42.43                                | 36.19                                    | 34.24                                           | 6.75                                              | No Heat<br>Spreader |

## Electrical Characteristics ( $V_{dd} = 3.3 \text{ V} + /- 10\%$ )

| Parameter                                                 | Sym              | Test Condition                | Min   | Тур  | Max | Unit |  |
|-----------------------------------------------------------|------------------|-------------------------------|-------|------|-----|------|--|
| Total Supply Current (including TX output driver current) |                  |                               |       |      |     |      |  |
| Normal 100BaseTX                                          | I <sub>dd1</sub> | Including 40mA output current |       | 129  | 7   | Am   |  |
| Normal 10BaseT<br>(Independent of<br>utilization)         | I <sub>dd2</sub> | Including 90mA output current |       | 159  |     | mA   |  |
| Power Saving mode 1                                       | I <sub>dd3</sub> | Auto-Negotration is enable    |       | J BD |     | mA   |  |
| Power Down Mode                                           | I <sub>dd5</sub> |                               |       | TBD  |     | mA   |  |
| TTL Inputs                                                |                  |                               |       |      |     |      |  |
| Input High Voltage                                        | Vih              |                               | Vdd   |      |     | V    |  |
|                                                           |                  |                               | (1/0) |      |     |      |  |
| (                                                         |                  |                               | - 0.8 |      |     |      |  |
| Input Low Voltage                                         |                  |                               |       |      | 0.8 | V    |  |
| Input Corrent                                             | lin              | Vin = GND ~ VDD               | -10   |      | 10  | μΑ   |  |
| TTL Outpluts                                              |                  |                               |       |      |     |      |  |
| Output High Voltage                                       | Voh              | Ioh = - 4 mA                  | Vdd   |      |     | V    |  |
|                                                           |                  |                               | (1/0) |      |     |      |  |
| ·                                                         |                  |                               | - 0.4 |      |     |      |  |
| Output Low Voltage                                        | Vol              | IoI = 4 mA                    |       |      | 0.4 | V    |  |
| Output Tri-state<br>Leakage                               | loz              |                               |       |      | 10  | μА   |  |

| 100BaseTX Receive                        |         |                                     |         |        |                 |                     |
|------------------------------------------|---------|-------------------------------------|---------|--------|-----------------|---------------------|
| RX+/RX- Differential<br>Input Resistance | Rin     |                                     |         | 8      |                 | ΚΩ                  |
| Propagation Delay                        |         | from magnetics to RDTX              |         | 50     | 1,70            | ns                  |
| 100BaseTX Transmit                       | (measur | ed differentially af                | ter 1:1 | transf | ormer           |                     |
| Peak Differential<br>Output Voltage      | Vo      | $50~\Omega$ from each output to Vdd | 0.95    |        | 1.05            | ) <sub>V</sub>      |
| Output Voltage<br>Imbalance              | Vimb    | 50 Ω from each output to Votal      |         |        | $\gt_2$         | %                   |
| Rise/Fall time                           | Tr/Tf   |                                     | 37      |        | 5               | ns                  |
| Rise/Fall time<br>Imbalance              |         |                                     | 0       |        | 0.5             | ns                  |
| 100BaseTX Transmit                       | (measur | ed differentially af                | ter 1:1 | transf | ormer)          | )                   |
| Duty Cycle Distortion                    |         |                                     |         |        | <u>+</u><br>0.5 | ns                  |
| Overshoot                                |         |                                     |         |        | 5               | %                   |
| Reference Voltage of ISET                | Vset    |                                     |         | 0.75   |                 | V                   |
| Propagation Delay                        | )       | from TDTX to magnetics              |         | 45     | 60              | ns                  |
| Jitters                                  |         |                                     |         | 0.7    | 1.4             | ns <sub>pk-pk</sub> |
| 10BaseT Receive                          |         |                                     |         |        |                 |                     |
| RX+/RX- Differential<br>Input Resistance | Rin     |                                     |         | 8      |                 | ΚΩ                  |
| Squelch Threshold                        | Vsq     | 5 MHz square<br>wave                |         | 400    |                 | mV                  |

| Peak Differential<br>Output Voltage | Vp                 | $50~\Omega$ from each output to Vdd | 2.2 |     | 2.8      | V                 |
|-------------------------------------|--------------------|-------------------------------------|-----|-----|----------|-------------------|
| Jitters Added                       |                    | 50 Ω from each output to Vdd        |     |     | ±<br>3.5 | ns                |
| Rise/Fall time                      |                    |                                     |     | 25  |          | ηs                |
| Clock Outputs                       |                    |                                     |     | X   |          | 0)                |
| Crystal Oscillator                  | X1, X2             |                                     |     | 25/ |          | MHZ               |
| Receive Clock, 100TX                | RXC <sub>100</sub> | $\wedge$                            |     | 25  |          | МН                |
| Receive Clock, 10T                  | RXC <sub>10</sub>  |                                     |     | 525 | V        | MHz               |
| Receive Clock jitters               |                    |                                     | 102 | 3.0 |          | ns <sub>pk-</sub> |
| Transmit Clock, 100TX               | TXC <sub>100</sub> |                                     |     | 25  |          | МН                |
| Transmit Clock, 10T                 | TXC10              |                                     |     | 2.5 |          | MHz               |
| Transmit Clock jitters              | ^ (                |                                     |     | 1.8 |          | ns <sub>pk-</sub> |
|                                     |                    | >                                   |     |     |          |                   |

### **10BaseT MII Transmit Timing**



### 100BaseTX MII Transmit Timing



### 100BaseTX MII Receive Timing



### **Auto Negotiation / Fast Link Pulse Timing**



### **Serial Management Interface Timing**



### **Reset Timing**





Reset Timing Parameters

| Parameter       | Description                                                | Niid             | Max | Units |
|-----------------|------------------------------------------------------------|------------------|-----|-------|
| $t_{sr}$        | Stable supply voltages to                                  | 10>              |     | ms    |
|                 | reset high ( \langle \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | $\triangleright$ |     |       |
| t <sub>cs</sub> | Configuration setup time                                   | 50               |     | ns    |
| $t_{ch}$        | Configuration hold time                                    | 50               |     | ns    |
| t <sub>rc</sub> | Reset to Strap-In pin                                      | 50               |     | us    |
|                 | output                                                     |                  |     |       |

Magnetic Vendor Selection Lists

| Single Rart \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |              |           |                |  |  |  |  |
|---------------------------------------------------|--------------|-----------|----------------|--|--|--|--|
| Magnetic manufacturer                             | Part number  | AUTO MDIX | Number of port |  |  |  |  |
| Pulse                                             | H1102        | Yes       | 1              |  |  |  |  |
| Bel Fuse                                          | S558-5999-U7 | Yes       | 1              |  |  |  |  |
| YCL                                               | PT163020     | Yes       | 1              |  |  |  |  |
| Transpower                                        | HB726        | Yes       | 1              |  |  |  |  |
| Delta                                             | LF8505       | Yes       | 1              |  |  |  |  |
| LanKom                                            | LF-H41S      | Yes       | 1              |  |  |  |  |
| 1                                                 |              | ĺ         | ĺ              |  |  |  |  |

### **48 PIN SSOP PACKAGE OUTLINE**



## **48 PIN LQFP PACKAGE OUTLINE**





MICREL, Inc. 1849 Fortune Drive, San Jose, CA 95131 USA TEL 1 (408) 944-0800 FAX 1 (408) 944-0970 WEB HTTP://WWW.MICREL.COM

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2003 Micrel Incorporated