## Halide for HVX Training



Qualcomm Technologies, Inc.

80-PD002-3 Rev. A



Qualcomm Hexagon is a product of Qualcomm Technologies, Inc. Other Qualcomm products referenced herein are products of Qualcomm Technologies, Inc. or its subsidiaries.

Qualcomm and Hexagon are trademarks of Qualcomm Incorporated, registered in the United States and other countries. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 U.S.A.

© 2017 Qualcomm Technologies, Inc. and/or its affiliated companies. All rights reserved.

PAGE 2 80-PD002-3 Rev. A December 2017

## **Revision History**

| Revision | Date          | Description     |
|----------|---------------|-----------------|
| А        | December 2017 | Initial release |

#### **Course Outline**

- Part 1 Introduction to Halide
- Part 2 Halide Programming Language
  - Algorithms
  - Schedules
- Part 3 Halide for Qualcomm<sup>®</sup> Hexagon<sup>™</sup> Vector eXtensions (HVX)
  - Getting Started/Requirements
  - Hexagon SDK
  - Hexagon Tools
  - Halide Tools
- Part 4 Performance Optimizations
  - Halide for HVX modes
  - Performance
  - Profiling
  - Suggested Scheduling Techniques
- Part 5 Installation Instructions, engineering related
  - Examples
  - Simulated Testing
  - MTP Device (offload, standalone)
  - Debugging

#### **Prerequisites**

Basic knowledge of the following is assumed.

- Hexagon architecture with HVX
- ARM architecture and the challenges involved in heterogenous computing
- The basics of image processing for computational photography

#### Part 1 – Introduction to Halide

Introduction to Halide

The Halide Programming Language 3

Halide for HVX

4

Performance Optimizations 5

Installation
Instructions and
Troubleshooting

#### Halide

- A new domain specific language (DSL) for image processing and computational photography
- Fast image-processing pipelines are difficult to write
  - Definition of the stages of the pipeline
  - Optimization of the pipeline vectorization, multi-threading, tiling, etc
- Traditional languages make expression of parallelism, tiling and other optimizations difficult
- Solution Halide enables rapid authoring and evaluation of optimized pipelines by separating the algorithm from the computational organization of the different stages of the pipeline (schedule)
- Programmer defines both the algorithm and the schedule
- Front end embedded in C++



Sobel edge detection



#### Halide (cont.)

- A new DSL for image processing and computational photography.
- Halide programs / pipelines consist of two major components
  - Algorithm
  - Schedule
- Algorithms specify what is computed at a pixel
- Schedules specify how the computation is organized

```
// Image with 8 bits per pixel.
ImageParam input(UInt(8), 2);
// A pipeline stage
Halide::Func f;

// horizontal blur - Algorithm.
f(x, y) = (input(x-1, y) + input(x, y) + input(x+1, y))/3;
// Schedule
f.vectorize(x, 128).parallel(y, 16);
```

#### **Typical Optimization Techniques for Image Processing**



Blue boxes represent memory read and yellow represent memory written

Baseline case – Compute the producer fully before computing the consumer (poor cache locality)

**Note:** Images courtesy halide-lang.org. Click the images to open the .gif in a web browser and view the animation.

## **Typical Optimization Techniques for Image Processing – Tiling**



Organize the computation of the consumer in "tiles" and compute only the amount of the producer needed for the each tile. This ensures that the values of the producer needed for subsequent rows of the consumer are still in the cache (better cache utilization).

# Typical Optimization Techniques for Image Processing – Vectorization and Parallelization



Tile the computation of the consumer and vectorize the horizontal dimension of the tiles. Divide the rows of the consumer to be computed by 4 threads

#### Tiling

```
f.tile(x, y, xi, yi, 128, 4);
```



```
for (y = min_row; y < max_row/4; ++y) {
    for (x = min_col, x <= max_col/128; ++x) {
        for(yi = 0; yi < 4; ++yi) {
            for (xi = 0; xi < 128; ++xi) {
                x_ = x*128 + xi;
                y_ = y*4 + yi;
                f(x_, y_) = (input(x_-1,y_) + input(x_, y_) + input(x_+1, y_)) / 3;
            }
        }
}</pre>
```

- Tiling and unrolling
- Benefits of unrolling
  - Reduces branching overhead
  - Increases instruction level parallelism (ILP) which is especially advantageous on a processor like Hexagon which is a VLIW processor
  - Exposes dependences across loop iterations such as read-after-write (RAW) dependences across two iterations of a loop

```
f.tile(x, y, xi, yi, 128, 4)
.unroll(yi);
```

```
for(y = min_row; y < max_row/4; ++y) {
       for (x = min_col, x \le max_col/128; ++x)
                 for (xi = 0; xi < 128; ++xi) {
                         x = x*128 + xi;
                        y = y*4 + 0;
                         input(x_{+1}, y_{-})) / 3;
               for (xi = 0; xi < 128; ++xi) {
                         x = x*128 + xi;
                        y_{-} = y*4 + 1;
                         f(x_{-}, y_{-}) = (input(x_{-}1, y_{-}) + input(x_{-}, y_{-}) +
                                                                                  input(x +1, y)) / 3;
           for (xi = 0; xi < 128; ++xi) {
                        x = x*128 + xi;
                        y_{-} = y*4 + 2;
                         f(x_{-}, y_{-}) = (input(x_{-}1, y_{-}) + input(x_{-}, y_{-}) +
                                                                                  input(x +1, y)) / 3;
           for (xi = 0; xi < 128; ++xi) {
                         x_{-} = x*128 + xi;
                        y_{-} = y*4 + 3;
                         f(x_{-}, y_{-}) = (input(x_{-}1, y_{-}) + input(x_{-}, y_{-}) + 
                                                                                  input(x_+1, y)) / 3;
```

Tiling, unrolling, and vectorization

```
f.tile(x, y, xi, yi, 128, 4)
.unroll(yi)
.vectorize(xi);
```

```
for(y = min_row; y < max_row/4; ++y) 
 for (x = min_col, x \le max_col/128; ++x)  {
   for (xi = 0; xi < 128; ++xi) {
    x = x*128 + xi;
    y_{-} = y*4 + 0;
    input(x_{+1}, y_{-})) / 3;
for (xi = 0; xi < 128; ++xi) {
    x = x*128 + xi;
    y_ =
    f(x_
               Not possible without an auto-
for (xi =
                       vectorizer
    x_ =
    y_ =
    f(x_
for (xi = 0; xi < 128; ++xi) {
    x_{-} = x*128 + xi;
    y_{-} = y*4 + 3;
    input(x_+1, y_)) / 3;
```

Tiling, unrolling, and vectorization

```
f.tile(x, y, xi, yi, 128, 4)
.unroll(yi)
.vectorizer(xi);
```

Halide provides many more scheduling directives for greater control over the organization of computation. The Halide user guide and the tutorials hosted at halide-lang.org are the best resources for learning more about these scheduling directives

```
for(y = min_row; y < max_row/4; ++y) 
 for (x = min_col, x \le max_col/128; ++x) {
   for (xi = 0; xi < 128; ++xi) {
     x = x*128 + xi;
             Not possible without an auto-
for (x
                       vectorizer
for (xi = 0, xi < 120, ++xi)
     x = x*128 + xi;
     y_{-} = y*4 + 2;
     input(x_+1, y_-)) / 3;
for (xi = 0; xi < 128; ++xi) {
     x = x*128 + xi;
     y_{-} = y*4 + 3;
     f(x_{-}, y_{-}) = (input(x_{-}1, y_{-}) + input(x_{-}, y_{-}) +
                  input(x_+1, y)) / 3;
```

#### **Summary**

- Halide programs consist of two major components
  - Algorithm
  - Schedule
- The separation between algorithm and schedule is key. It enables:
  - Authoring an algorithm without the complexity of computational organization
  - Tuning and experimenting with the computational organization to achieve high performance
- Generation of highly optimized compiled code
  - The compiler is guided by the programmer explicitly specifying high-level optimizations

## **Part 2 – The Halide Programming Language**

Introduction to Halide

The Halide Programming Language

3

Halide for HVX

4

Performance Optimizations

5

Installation
Instructions and
Troubleshooting

#### Halide Terminology – Func, Expr, and Var

- Func:
  - Halide models image as function (f), s.t. f: I → R
  - Bounds are implicitly calculated using input and output image sizes
- Var:
  - Used to define a Func
  - Have no meaning on their own
- Expr:
  - Composed of Funcs, Vars and other Exprs

```
Expr e = x + y;

f(x, y) = 3*e + x;

g(x, y) = min(f(x-1, y), f(x, y), f(x+1, y), e);
f(x) = f(x)
```

 $x, y \rightarrow Var$   $e \rightarrow Expr$  $f, g \rightarrow Func$ 

#### Scheduling a Stage – Reordering Dimensions

- Change loop orders
- Order is defined from innermost to outermost loop

#### Usage:

output.reorder(dimensions from innermost > outermost)



```
reorder(y, x)
```

```
for x in output.x
  for y in output.y
    // Calculate output 3 6 9
```

## Scheduling a Stage - Reordering Dimensions (cont.)



Row Major Traversal reorder(y, x)



Column Major Traversal

\*Images, animations and pipeline credits: Halide-lang.org

## Scheduling a Stage – Splitting a Dimension

```
for y in output.y
  for x in output.x
    // Calculate output
```

```
      1
      2
      3
      4

      5
      6
      7
      8

      9
      10
      11
      12

      13
      14
      15
      16
```

```
.split(x, xo, xi, split_factor)
```

| 1  | 2  | 3  | 4  |
|----|----|----|----|
| 5  | 6  | 7  | 8  |
| 9  | 10 | 11 | 12 |
| 13 | 14 | 15 | 16 |

## Scheduling a Stage – How Does Splitting Help

```
for y in output.y
      for x in output.x
           // Calculate output
                                             for xo in output.x.xo
                                                  for y in output.y
                 .split(x, xo, xi, split_factor)
                                                      for xi in output.x.xi
                                                           // Calculate output
for y in output.y
    for xo in output.x.xo
        for xi in output.x.xi
                                           .reorder(xi, y, xo)
             // Calculate output
```

## Scheduling a Stage – How Does Splitting Help (cont.)



.split(x, xo, xi, 2)

.reorder(xi, y, xo)

#### Scheduling a Stage - Tiling

```
for y in output.y
  for x in output.x
     // Calculate output
```

.split(x, xo, xi, split\_factor)
.split(y, yo, yi, split\_factor)

.reorder(xi, yi, xo, yo)

## Scheduling a Stage – Tiling (cont.)



#### **Scheduling a Stage – Vectorize**

- Essentially a split and vectorize
- SIMD instruction set not used until the .vectorize() directive is specified to the stage
- Usage
  - output.vectorize(x, split\_factor)



```
for y in output.y
   for x in output.x/128
      // Calculate output(x[0, 127], y)
```

#### Scheduling a Stage – Unrolling

- Essentially a split and inner dimension unroll
- Unrolling is important for better register use and better packetization of instructions
- Too much unrolling leads to unnecessary register spills
- Dimension % unroll\_factor = 0
  for better performance
- Usage
  - output.unroll(y, unroll\_size)

```
for y in output.y
  for x in output.x
     // Calculate output
     .unroll(x, 3)
```

#### Scheduling a Stage - .hexagon()

- Marks the outermost loop
- All stages computed inside the Hexagon marked loop are scheduled on Hexagon
- No manual FastRPC calls to setup data and offload pipeline required
- Usage:
  - output.hexagon()

```
.hexagon()
```

#### Scheduling a Stage – Parallel

- Parallelize dimensions across threads
- At the loop position, Halide will dispatch to a thread pool with each thread performing "task\_size" amount of work
- Usage:
  - output.parallel(y, task\_size)

```
4 threads in thread pool.

T1 \longrightarrow 1 2 3 4

T1 \longrightarrow 1 2 3 4

task_size = 1 row

T2 \longrightarrow 1 2 3 4

T3 \longrightarrow 1 2 3 4
```

```
.parallel(y)
```

```
parallel y in output.y
    for x in output.x
    // Calculate output
```

#### Scheduling a Stage – Parallelism in Tiling

```
for yo in output.y.yo

parallel xo in output.x.xo

for yi in output.y.yi

for xi in output.x.xi

// Calculate output
```

```
output
  .tile(x, y, xo, yo, xi, yi, 128, 2)
  .parallel(xo)
```

```
output
  .tile(x, y, xo, yo, xi, yi, 128, 2)
  .parallel(yo)
```

#### Scheduling a Stage – Fusing

- Merges two variables (loops) into a single loop over the product of extents
- Usage:
  - output.fuse(inner\_dim, outer\_dim, fused dim)

```
for y in output.y
  for x in output.x
    // Calculate output 7 8 9
```

.fuse(x, y, fused)

## Scheduling a Stage – Fusing (Why Fuse?)

- Fusing exploits parallelization across dimensions
- Nested parallelism is often slower
- A drawback to fusing is the inability to schedule producer per row of consumer.
   (ie, compute\_at(func, y))
- A good example:

```
output
  .tile(x, y, xi, yi, 128, 2)
  .fuse(x, y, tile_index)
  .parallel(tile_index)
```



#### Scheduling a Stage – Revisiting splits



.split(x, xo, xi, 2)

.reorder(xi, y, xo)



What if the split factor does not divide the size of the dimension?



TailStrategy is important

#### Scheduling a Stage – TailStrategies

#### RoundUp

- Rounds up the extent to the next multiple of the split factor
- Simplest and fastest
- If used on input/output, constrains its size to be a multiple of the split factor
- For intermediate stages, Halide takes care of ensuring that the dimension size is a multiple of the split factor

#### GuardWithIf

- Guards the inner loop with an if statement to prevent evaluation beyond the original extent
- Scalarization in the tail case

#### ShiftInwards

- Shifts tail case inward
- Some redundant evaluation
- Creates unaligned loads for tail case
- No scalarization



#### TailStrategy::ShiftInwards





#### **Interleaving Stages – Producer Consumer Relationship**

Consider the Halide pipeline – Consumer feeds on producer values

#### **Interleaving Stages – Compute Inline**

- Calculates the producer as and when required by the consumer
- Directly replaces the producer expression with its value
- By default all stages are inlined

#### **Interleaving Stages – Compute Root**

- Calculates entire producer before starting the consumer
- Usage:
  - producer.compute\_root()



producer\_buffer is a Halide created intermediate buffer

# **Interleaving Stages – Inline vs. Root**

| Compute inline                                               | Compute root                                                                   |
|--------------------------------------------------------------|--------------------------------------------------------------------------------|
| Calculates the producer as and when required by the consumer | Calculates all of the producer before calculating any consumer                 |
| No additional space requirement                              | Requires extra space                                                           |
| Best locality                                                | Poor locality                                                                  |
| Lots of redundant calculations                               | No redundant calculations                                                      |
| Good for simple stages with less data reuse                  | Good for complex producer function or if multiple consumers consume the values |

#### Interleaving Stages – .compute\_at()

- Place the computation of producer inside the specified loop level of the consumer
- Usage
  - producer.compute\_at(consumer, y)

#### Interleaving Stages – .compute\_at() (cont.)

- producer.compute\_at(consumer, y);
- Locality compute\_root < compute\_at(consumer, y) < inline</li>
- Redundant computations compute\_root < compute\_at(consumer, y) < inline</li>



#### Interleaving Stages - .store\_at() / .store\_root()

- Place the buffer at specified loop level
- By default, storage allocated just before the outermost loop of the stage
- Usage:
  - producer.store\_at(consumer, y), producer.store\_root()



# **Interleaving Stages – Additional Schedules**



```
producer.store_root()
    .compute_at(consumer, x);
```



```
consumer.tile(x, y, xi, yi, 4, 4);
producer.compute_at(consumer, x);
```

#### Part 3 – Halide for HVX

1

Introduction to Halide

2

The Halide Programming Language 3

Halide for HVX

4

Performance Optimizations

5

Installation
Instructions and
Troubleshooting

#### Halide on Hexagon with HVX – The Need for Halide

- HVX has a large number of instructions (650+)
- HVX is well-suited for image processing
- Complex and distinct DSP flavor
  - Sliding window multiplications
  - Widening multiply accumulate instructions
  - Vector look up table



Perform a 3-element sliding window pattern operation consisting of a two multiplies with an additional accumulation. Data elements are stored in the vector register pair Vuu, and coefficients in the scalar register Rt

#### Halide on Hexagon with HVX - The Need for Halide (cont.)

#### Programming HVX – 3x3 convolution filter in intrinsics

```
31 static void conv3x3Per2Row(
     unsigned char *restrict inp,
<u>33</u>
               stride.
34
               width.
     signed char *restrict mask,
<u>36</u>
     unsigned char *restrict outp
<u>38</u>
39 {
     int i;
    HEXAGON_Vect32 __m2m1m0, _
_m5m4m3, __m8m7m6;
    HEXAGON Vect32 *mask4 = (HE
XAGON_Vect32 *)mask;
43
    HVX Vector sline000,sline004,slin
e064:
    HVX Vector sline100.sline104.slin
e164;
    HVX_Vector sline200,sline204,slin
e264:
```

```
47 HVX Vector sline300, sline304, sline364;
     HVX Vector sSum20L, sSum31L, sSum20H, sSum31H;
     HVX_Vector sOut01, sOut01p, sOut11, sOut11p, sOut00
, sOut10;
<u>50</u>
     HVX VectorPair dline000.dline100. dline200.dline300:
     HVX_VectorPair dSum020, dSum031, dSum120, dSum1
31;
<u>53</u>
     m2m1m0 = mask4[0];
      m5m4m3 = mask4[1];
      m8m7m6 = mask4[2];
<u>57</u>
     HVX_Vector *iptr0 = (HVX_Vector *)(inp - 1*stride);
HVX Vector *iptr1 = (HVX Vector *)(inp + 0*stride);
     HVX \ Vector *iptr2 = (HVX \ Vector *)(inp + 1*stride);
     HVX Vector *iptr3 = (HVX Vector *)(inp + 2*stride);
     HVX Vector *optr0 = (HVX Vector *)(outp + 0*stride);
     HVX Vector *optr1 = (HVX Vector *)(outp + 1*stride);
     sline000 = *iptr0++;
     sline100 = *iptr1++;
     sline200 = *iptr2++;
     sline300 = *iptr3++;
69
     sOut01p = Q6_V_vzero();
     sOut11p = Q6_V_vzero();
<u>72</u>
     for ( i=width; i>0; i-=VLEN )
```

```
<u>75</u>
       sline064 = *iptr0++;
<u>76</u>
       sline164 = *iptr1++:
77
       sline264 = *iptr2++;
<u>78</u>
       sline364 = *iptr3++;
<u>79</u>
80
       sline004 = Q6_V_valign_VVI(sline064,sline000,4);
81
       sline104 = Q6_V_valign_VVI(sline164,sline100,4);
       sline204 = Q6_V_valign_VVI(sline264,sline200,4);
       sline304 = Q6_V_valign_VVI(sline364,sline300,4);
       dline000 = Q6 W vcombine VV(sline004, sline000);
<u>85</u>
       dline100 = Q6_W_vcombine_VV(sline104, sline100);
       dline200 = Q6_W_vcombine_VV(sline204, sline200);
       dline300 = Q6_W_vcombine_VV(sline304, sline300);
89
       dSum020 = Q6_Ww_vrmpy_WubRbI(dline000)
                   ,__m2m1m0, 0);
       dSum031 = Q6_Ww_vrmpy_WubRbI(dline000
                       ,__m2m1m0, 1);
       dSum020 = Q6_Ww_vrmpyacc_WwWubRbI(
        dSum020, dline100, m5m4m3, 0);
       dSum031 = Q6_Ww_vrmpyacc_WwWubRbI(dSum03
1, dline100,__m5m4m3, 1);
       dSum020 = Q6_Ww_vrmpyacc_WwWubRbI(dSum02
0, dline200, m8m7m6, 0);
       dSum031 = Q6_Ww_vrmpyacc_WwWubRbI(dSum03
1, dline200,__m8m7m6, 1);
```

```
sSum31L = Q6 Vh vasr VwVwR sat(Q6 V hi W(d
Sum031),Q6_V_lo_W(dSum031),shift);
        sSum20L = Q6_Vh_vasr_VwVwR_sat(Q6_V_hi_W(
dSum020),Q6_V_lo_W(dSum020),shift);
        sOut01 = Q6_Vub_vsat_VhVh(sSum31L,sSum20L)
102
        sOut00 = Q6_V_vialign_VVI(sOut01,sOut01p,1);
103
        *optr0++ = sOut00;
<u>104</u>
        dSum120 = Q6_Ww_vrmpy_WubRbI(dline100,__m
105
2m1m0, 0);
        dSum131 = Q6_Ww_vrmpy_WubRbI(dline100,__m
2m1m0, 1);
<u>107</u>
        dSum120 = Q6_Ww_vrmpyacc_WwWubRbI(dSum
120, dline200,__m5m4m3, 0);
        dSum131 = Q6_Ww_vrmpyacc_WwWubRbI(dSum
131, dline200, m5m4m3, 1);
110
111
        dSum120 = Q6_Ww_vrmpyacc_WwWubRbI(dSum
120, dline300,__m8m7m6, 0);
        dSum131 = Q6_Ww_vrmpyacc_WwWubRbI(dSum
131, dline300,__m8m7m6, 1);
113
        sSum31H = Q6_Vh_vasr_VwVwR_sat(Q6_V_hi_W
(dSum131),Q6_V_lo_W(dSum131),shift);
```

#### Halide on Hexagon with HVX – The Need for Halide (cont.)

Programming HVX – 3x3 convolution filter in intrinsics



- \_Vh\_vasr\_VwVwR\_sat(Q6\_V\_hi\_W(d JSum031),shift);
- 6\_Vh\_vasr\_VwVwR\_sat(Q6\_V\_hi\_W( (dSum020),shift);
- Vub\_vsat\_VhVh(sSum31L,sSum20L)
- V\_vlalign\_VVI(sOut01,sOut01p,1); ut00:
- 6\_Ww\_vrmpy\_WubRbI(dline100,\_\_m
- 6\_Ww\_vrmpy\_WubRbI(dline100,\_\_m
- 6\_Ww\_vrmpyacc\_WwWubRbl(dSum m3, 0);
- 6\_Ww\_vrmpyacc\_WwWubRbI(dSum m3, 1);
- 6\_Ww\_vrmpyacc\_WwWubRbI(dSum m6, 0);
- 6\_Ww\_vrmpyacc\_WwWubRbI(dSum m6, 1);
- !6\_Vh\_vasr\_VwVwR\_sat(Q6\_V\_hi\_W /(dSum131),shift);

#### Halide on Hexagon with HVX – Halide vs. HVX Intrinsics

3x3 convolution

### **Halide**

0.109 cycles/pixel

- Halide version 14 lines
- Very concise, easy to maintain
- Developers can quickly restructure schedule to optimize the algorithm
  - Corresponding optimization in intrinsics version can be extremely complex

### **HVX Intrinsics**

0.114 cycles/pixel

```
for (i = width; I > VLEN; I -= VLEN) {
      sX00 = Q6_V_vlalign_VVI(sLine01, sLine00, 1);
     sX10 = Q6_V_vlalign_VVI(sLine11, sLine10, 1);
     sX20 = Q6_V_vlalign_VVI(sLine21, sLine20, 1);
     sX30 = Q6_V_vlalign_VVI(sLine31, sLine30, 1);
     sLine00 = sLine01; sLine10 = sLine11;
     sLine20 = sLine21; sLine30 = sLine31;
                                                     Hand-optimized,
     sLine01 = *pin0++; sLine11 = *pin1++;
                                                    complex loop nest
     sLine21 = *pin2++; sLine31 = *pin3++;
     sX02 = Q6 V valign VVI(sLine01, sLine00, 1);
     sX12 = Q6_V_valign_VVI(sLine11, sLine10, 1);
     sX22 = Q6_V_valign_VVI(sLine21, sLine20, 1);
     sX32 = Q6_V_valign_VVI(sLine31, sLine30, 1);
     dX02X00 = Q6_W_vcombine_VV(sX02, sX00);
     dX12X10 = Q6 W vcombine VV(sX12, sX10);
     dSum0 = Q6\_Wh\_vdmpy\_WubRb(dX02X00, m1m0);
     dSum1 = Q6_Wh_vdmpy_WubRb(dX12X10, m1m0);
     dX22X20 = Q6_W_vcombine_VV(sX22, sX20);
     dSum0 = Q6_Wh_vdmpyacc_WhWubRb(dSum0, dX12X10, m4m3);
     dSum1 = Q6_Wh_vdmpyacc_WhWubRb(dSum1, dX22X20, m4m3);
     dX02X12 = Q6 W vcombine VV(sX02, sX12);
     dX12X22 = Q6_W_vcombine_VV(sX12, sX22);
     dSum0 = Q6_Wh_vmpaacc_WhWubRb(dSum0, dX02X12, m2m5);
     dSum1 = Q6_Wh_vmpaacc_WhWubRb(dSum1, dX12X22, m2m5);
     dX32X30 = Q6_W_vcombine_VV(sX32, sX30);
     dSum0 = Q6_Wh_vdmpyacc_WhWubRb(dSum0, dX22X20, m7m6);
     dSum1 = Q6_Wh_vdmpyacc_WhWubRb(dSum1, dX32X30, m7m6);
     dSum0 = Q6_Wh_vmpyacc_WhVubRb(dSum0, sX22, m8m8);
     dSum1 = Q6\_Wh\_vmpyacc\_WhVubRb(dSum1, sX32, m8m8);
      *pout0++ = Q6_Vub_vasr_VhVhR_sat(Q6_V_hi_W(dSum0),
                                       Q6_V_lo_W(dSum0), shift);
      *pout1++ = Q6_Vub_vasr_VhVhR_sat(Q6_V_hi_W(dSum1),
                                       Q6_V_{lo_W(dSum1)}, shift);}
...94 more lines of HVX intrinsics code not shown
```

#### Halide on Hexagon with HVX

- Key Takeaway from Examples
  - To program a simple imaging filter in intrinsics or assembly requires a large degree of expertise in:
    - HVX architecture Knowledge of HVX instruction set and optimal packetization of instructions
    - HVX microarchitecture Latency of instructions, why stalls are caused, latency of prefetch, cache, etc.
    - Expertise in image algorithms
- Halide's goal is to significantly reduce the expertise needed in HVX architecture and microarchitecture
- Halide allows programmers to focus development effort on image algorithms, thereby improving programmer productivity

#### Halide improvement means:

- Ability to write the algorithm once, test and freeze the algorithm after the tests pass.
- Then, alter schedules to explore optimizations to improve performance.
- Potential to never change the algorithm again.

#### Advantages of Halide vs. Intrinsics or Assembly

- Development time and cost
  - Significantly more time needed to author assembly/intrinsics compared to a Halide
- Expertise
  - Assembly/intrinsics require nuanced understanding of processor architecture and micro-architecture
    - Only scales to a few programmers
  - Halide allows a significantly larger set of developers to use HVX
  - Halide allows programmers to focus on the algorithm and not on processor details
- Scalability
  - Assembly and intrinsics programming does not scale to very large code bases
- Automatic optimization
  - Halide allows optimizations across kernels for the entire image pipeline
    - Not possible to optimize across libraries of assembly/intrinsics
  - Halide allows programmers to easily tune program for performance
- Portability
  - With Halide, no change in code required for new versions of Hexagon
  - Compiler automatically takes advantage of new hardware features and instruction sets

# Halide HVX v60 Performance on Hexagon Simulator

- Halide performance vs. hand-optimized intrinsic benchmarks
- Higher is better
- 100% equals intrinsic performance



#### **Products Launched with Halide on HVX**

- Google Pixel Launched in Oct 2016
  - Camera was the feature highlighted by Google at launch
  - Achieved Highest DxOMark rating at Pixel launch time (by any phone ever)
  - Achieved using Halide on HVX to implement a significant part of the camera pipeline



#### Halide on Hexagon with HVX

- HVX has two execution modes, 64 byte and 128 byte vector length modes
  - 128B mode is will be the only supported mode in future chips
- Halide compiler for HVX supports both modes which can be selected by way of a target feature
- Supported on all QTI chipsets that contain HVX

#### Halide on Hexagon with HVX – Execution Modes

- 4 available execution modes to accommodate simulation and on-target environments
- Offload modes Device-Offload and Simulator-Offload
  - Part of the entire pipeline can be executed on Hexagon (hardware or simulator) and the rest on ARM (device-offload) or on x86 (simulator-offload)
  - To offload, append the ".hexagon()" scheduling directive to a pipeline,
    - dilate3x3.hexagon().vectorize(xi, 128);
- Standalone modes Device-Standalone and Simulator-Standalone
  - The entire pipeline is executed on Hexagon hardware (Device-standalone) or Hexagon simulator (Simulator-standalone)
  - Differ from the offload models in that the runtimes that support the Halide pipelines are minimal and do not use FastRPC
  - Simulator-standalone allows developers to prototype future hardware versions and features
  - Enable integration with pipeline stages not written in Halide
  - Do not need the ".hexagon()" scheduling directive
    - dilate3x3.hexagon().vectorize(xi, 128);

### **Execution Modes – Determining Which Mode to Use**

 I want to write a new image processing application for a handheld device. I am considering writing it in Halide. I want to run it on ARM, but some part of my algorithm can be written in fixed point and is performance critical and so I could use HVX for it. But, I have never used FastRPC before. Which mode should I use?

Start with Simulator-Offload mode. Install the Hexagon SDK. Write your application and after you have decided which stages to offload to Hexagon, test it in Simulator-Offload mode. Once satisfied, deploy your application on the device and use the Device-Offload mode

• I have an application that runs on a Snapdragon™ MTP/Dragonboard. Some parts of it run on the Hexagon DSP with HVX already. However, code written in Halide is more maintainable and easier to optimize for performance, so I would like to rewrite these parts in Halide. I am an expert in FastRPC and my application uses FastRPC already. I am also willing to take care of clock voting and setting HVX power mode etc. Which mode should I use?

Start with Simulator-Standalone mode. Install the Hexagon SDK. Transition the intended part of your application to Halide and test with synthetic input (if possible) in Simulator-Standalone mode. Once satisfied, compile your pipeline in Device-Standalone mode and link into your application and run on device

## **Execution Modes – Determining Which Mode to Use (cont.)**

I want to write a new image processing application for a handheld device. I am considering writing it in Halide. I want to run it on ARM, but some part of my algorithm can be written in fixed point and is performance critical and so I could use HVX for it. But, I have never used FastRPC before. Which mode should I use?

Start with Simulator-C fter you have decided which stages to offle ation on the device

Remember! and use

also w

80-PD002-3 Rev. A December 2017

In the two Offload modes, the Halide compiler takes care of code and data transfer between the host CPU and the Hexagon DSP using FastRPC (Device-Offload) or message passing (Simulator-Offload). In the two Standalone modes, it is the programmer's responsibility to take care of the communication between the host CPU and the Hexagon DSP.

SP with ady. I am

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

Start with Simulator-Stan part of your application to Halide and test with synthetic input (II possible, ... \_\_\_\_\_\_ mode. Once satisfied, compile your pipeline in Device-Standalone mode and link into your application and run on device

PAGE 56

## Halide Compiler – Ahead-of-Time (AOT) Compilation



## Halide Compiler – Ahead-of-Time (AOT) Compilation (cont.)



### **Compilation Stages**

- Compile Halide code to x86 binary using g++/clang++. Link with libHalide.a or libHalide.so
- The generated binary file can emit code for different targets
- Target is specified as a triple:

<host>-<bits-<os>-<features>

| Host     | arm, x86, hexagon        |  |
|----------|--------------------------|--|
| Bits     | 32, 64                   |  |
| Os       | android, qurt, noos      |  |
| Features | hvx_64, hvx_128, hvx_v62 |  |







#### Offload Execution Model – Heterogenous computing model

- Some or all stages of a pipeline can be executed on HVX
- Offloading is easy to realize in Halide code and is transparent the underlying details of data transfer between the CPU and the Hexagon DSP are hidden from the Halide programmer
- Device-Offload mode
  - This is used for on-target execution where the pipeline is run on actual Hexagon hardware (CPU is ARM)
- Simulator-Offload mode
  - This is used when the part of the pipeline scheduled to run on Hexagon is simulated using the Hexagon Instruction Set Simulator (CPU is X86)
  - Can be used without any Hexagon hardware

#### Offload Execution Model - Device-Offload vs. Simulator-Offload

| Device-Offload mode                                                                                                                        | Simulator-Offload mode                                                                             |  |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|
| Offloading is achieved by adding ".hexagon()" directive in the Halide program                                                              | Offloading is achieved by adding ".hexagon()" directive in the Halide program                      |  |
| The host is the ARM CPU and the Hexagon side is not simulated but executed on actual hardware                                              | The host is x86 whereas the Hexagon side is simulated using the Hexagon instruction set simulator  |  |
| Functions in the runtime use QuRT <sup>™</sup> software to do things such as acquire and release HVX contexts, thread pool management etc. | Functions in the runtime that require QuRT are implemented using a shim library                    |  |
| Model developed for MTP and Dragonboard environments                                                                                       | This model can be used when working on an x86 based desktop with the Hexagon SDK installed         |  |
| Communication between the host and the device (Hexagon) is done using FastRPC, under the hood.                                             | Communication between the host and the device (Hexagon) is done using a message passing interface. |  |

# Offload Execution Model – Device-Offload vs. Simulator-Offload (cont.)

| Device-Offload mode                                   |                                                                                                                                     | Simulator-Offload mode |                            |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------|
| Offloading is achieved by a program                   |                                                                                                                                     |                        | )" directive in the Halide |
| The host is the ARM CPU at executed on actual hardwa  |                                                                                                                                     |                        | s simulated using the      |
| Functions in the runtime us acquire and release HVX c | There is <u>no change</u> needed to your application or your Halide pipeline to switch between Device-Offload and Simulator-Offload |                        | are implemented using a    |
| Model developed for MTP a                             | modes. Let's see                                                                                                                    | e an example now       | า x86 based desktop with   |
| Communication between the using FastRPC, under the I  |                                                                                                                                     |                        | evice (Hexagon) is done    |

#### Offload Execution Model - Sample Offloaded Halide Pipeline

```
class Dilate3x3 : public Generator<Dilate3x3> {
public:
    // Takes an 8 bit image; one channel.
                                                         A generator is a structured way of doing
    Input<Buffer<uint8 t>> input{"input", 2};
                                                               AOT compilation in Halide
    // Outputs an 8 bit image; one channel.
    Output<Buffer<uint8_t>> output{"output", 2};
    void generate() {
     bounded_input(x, y) = BoundaryConditions::repeat_edge(input)(x, y);
     \max_{y}(x, y) = \max(\text{bounded}_{input}(x, y-1), \text{bounded}_{input}(x, y),
                         bounded input(x, y+1));
     output(x, y) = \max(\max_y(x-1, y), \max_y(x, y), \max_y(x+1, y));
    //Schedule
```

#### Offload Execution Model - Sample Offloaded Halide Pipeline (cont.)

```
class Dilate3x3 : public Generator<Dilate3x3> {
public:
    // Takes an 8 bit image; one channel.
                                                         Declare the parameters to the pipeline as
    Input<Buffer<uint8_t>> input{"input", 2};
                                                          member variables. These appear in the
    // Outputs an 8 bit image; one channel.
                                                            signature of the generated function
    Output<Buffer<uint8_t>> output{"output", 2};
    void generate() {
     bounded_input(x, y) = BoundaryConditions::repeat_edge(input)(x, y);
     \max_{y}(x, y) = \max(\text{bounded}_{input}(x, y-1), \text{bounded}_{input}(x, y),
                         bounded input(x, y+1);
     output(x, y) = \max(\max_y(x-1, y), \max_y(x, y), \max_y(x+1, y));
    //Schedule
```

#### Offload Execution Model - Sample Offloaded Halide Pipeline (cont.)

```
class Dilate3x3 : public Generator<Dilate3x3> {
public:
                                                         Define the generate member function to
    // Takes an 8 bit image; one channel.
                                                          define the "algorithm". This algorithm
    Input<Buffer<uint8_t>> input{"input", 2};
                                                        computes the max value of a 3x3 block of
    // Outputs an 8 bit image; one channel.
                                                                       pixels
    Output<Buffer<uint8_t>> output{"output", 2};
    void generate() {
     bounded_input(x, y) = BoundaryConditions::repeat_edge(input)(x, y);
     \max_{y}(x, y) = \max(\text{bounded}_{input}(x, y-1), \text{bounded}_{input}(x, y),
                         bounded input(x, y+1));
     output(x, y) = max(max_y(x-1, y), max_y(x, y), max_y(x+1, y));
    //Schedule
```

### Offload Execution Model - Sample Offloaded Halide Pipeline (cont.)

```
class Dilate3x3 : public Generator<Dilate3x3> {
//Schedule
                                                          Define an appropriate schedule for
void schedule() {
                                                          organizing the computation of your
   Var xi{"xi"}, yi{"yi"};
                                                         algorithm. Iterate over the schedule to
   int vector size = 128;
                                                          progressively improve performance
   bounded_input
            .compute at(Func(output), y)
            .aliqn storage(x, 128)
            .vectorize(x, vector_size, TailStrategy::RoundUp);
   output
          .hexagon()
          .tile(x, y, xi, yi, vector_size, 4)
          .vectorize(xi)
          .unroll(yi);
```

#### Offload Execution Model – How to Build and Run

Assuming the host for the build is x86, then using the x86 compiler, compile the generator into an executable

```
${x86_CXX} -std=c++11 -I ${INCLUDE_DIRS} ${CFLAGS} ${HALIDE_PATH}/tools/GenGen.cpp your_generator.cpp ${HALIDE_PATH}/lib/libHalide.a -o your_generator -ldl -lpthread -lz
```

 Run the generator to produce an object file (".o") and a header file (".h") containing the signature of your pipeline

```
./your_generator -o . -e o,h -f pipeline target=<desired_target>
```

Desired output. Comma separated values from "o, h, assembly, bitcode"

#### Device-Offload mode:

arm-64-android-hvx\_128
(or hvx\_64)

#### Simulator-offload mode:

host-hvx\_128 (or hvx\_64)

```
$> ls .
pipeline.h pipeline.o
```

#### Offload Execution Model – Sample Application Code (Calls Halide Pipeline)

```
#include "pipeline.h"
int main(int argc, char **argv) {
Halide::Runtime::Buffer<uint8_t> in(nullptr, 1024, 1024);
Halide::Runtime::Buffer<uint8 t> out(nullptr, 1024, 1024);
in.device_malloc(halide_hexagon_device_interface());
out.device_malloc(halide_hexagon_device_interface());
in.for_each_value([&](uint8_t &x) {
    x = static cast<uint8 t>(rand());
});
halide_hexagon_set_performance_mode(NULL, halide_hexagon_power_turbo);
halide hexagon power hvx on(NULL);
int result = pipeline(in, out);
halide_hexagon_power_hvx_off(NULL);
halide hexagon set performance mode(NULL, halide hexagon power default);
printf("Success!\n");
```

### Offload Execution Model – Sample Application Code (Calls Halide Pipeline) (cont.)

```
#include "pipeline.h"
int main(int argc, char **argv) {
Halide::Runtime::Buffer<uint8_t> in(nullptr, 1024, 1024);
Halide::Runtime::Buffer<uint8 t> out(nullptr, 1024, 1024);
                                                                   Header file containing the signature of the
                                                                     entry point of the pipeline. Created by
in.device malloc(halide_hexagon_device_interface());
 out.device_malloc(halide_hexagon_device_interface());
                                                                                    Halide
 in.for each value([&](uint8 t &x) {
    x = static cast<uint8 t>(rand());
 });
halide hexagon set performance mode (NULL, halide hexagon power turbo);
halide hexagon power hvx on(NULL);
 int result = pipeline(in, out);
halide hexagon power hvx off(NULL);
halide hexagon set performance mode(NULL, halide hexagon power default);
printf("Success!\n");
```

### Offload Execution Model – Sample Application Code (Calls Halide Pipeline) (cont.)

```
#include "pipeline.h"
int main(int argc, char **argv) {
Halide::Runtime::Buffer<uint8_t> in(nullptr, 1024, 1024);
                                                                   Define 1024x1024 8-bit buffers (input and
Halide::Runtime::Buffer<uint8 t> out(nullptr, 1024, 1024);
                                                                    output of pipeline). "nullptr" indicates no
in.device malloc(halide hexagon device interface());
                                                                   memory allocated on the host side for the
out.device malloc(halide hexagon device interface());
                                                                                    buffers
in.for each value([&](uint8 t &x) {
    x = static cast<uint8 t>(rand());
});
halide hexagon set performance mode (NULL, halide hexagon power turbo);
halide hexagon power hvx on(NULL);
int result = pipeline(in, out);
halide hexagon power hvx off(NULL);
halide hexagon set_performance_mode(NULL, halide_hexagon_power_default);
printf("Success!\n");
```

```
#include "pipeline.h"
                                                                    Use the device interface for hexagon to
int main(int argc, char **argv) {
Halide::Runtime::Buffer<uint8_t> in(nullptr, 1024, 1024);
                                                                     allocate memory for the buffers on the
Halide::Runtime::Buffer<uint8 t> out(nullptr, 1024, 1024);
                                                                    device (Hexagon). Since host pointer is
                                                                    null, it'll use the ion allocator to allocate
in.device malloc(halide hexagon device interface());
out.device malloc(halide hexagon device interface());
                                                                   shared memory between the host and the
                                                                   Hexagon DSP so that we have zero-copy
in.for_each_value([&](uint8_t &x) {
                                                                    buffers for data transfer. Initialize buffers
    x = static cast<uint8 t>(rand());
});
halide hexagon set performance mode (NULL, halide hexagon power turbo);
halide hexagon power hvx on(NULL);
int result = pipeline(in, out);
halide hexagon power hvx off(NULL);
halide hexagon set performance mode(NULL, halide hexagon power default);
printf("Success!\n");
```

```
#include "pipeline.h"
int main(int argc, char **argv) {
Halide::Runtime::Buffer<uint8_t> in(nullptr, 1024, 1024);
Halide::Runtime::Buffer<uint8 t> out(nullptr, 1024, 1024);
                                                                   Set Hexagon in performance mode and
in.device malloc(halide hexagon device interface());
                                                                               power HVX on
out.device_malloc(halide hexagon device interface());
in.for each value([&](uint8 t &x) {
    x = static cast<uint8 t>(rand());
});
halide hexagon set performance mode(NULL, halide hexagon power turbo);
halide hexagon power hvx_on(NULL);
int result = pipeline(in, out);
halide hexagon power hvx off(NULL);
halide hexagon set performance mode(NULL, halide hexagon power default);
printf("Success!\n");
```

```
#include "pipeline.h"
int main(int argc, char **argv) {
Halide::Runtime::Buffer<uint8_t> in(nullptr, 1024, 1024);
Halide::Runtime::Buffer<uint8 t> out(nullptr, 1024, 1024);
                                                                       Invoke the pipeline!
in.device malloc(halide hexagon device interface());
out.device_malloc(halide_hexagon_device_interface());
in.for each value([&](uint8 t &x) {
    x = static cast<uint8 t>(rand());
});
halide_hexagon_set_performance_mode(NULL, halide hexagon power turbo);
halide hexagon power hvx on(NULL);
int result = pipeline(in, out);
halide hexagon power hvx off(NULL);
halide hexagon set performance mode(NULL, halide hexagon power default);
printf("Success!\n");
```

```
#include "pipeline.h"
int main(int argc, char **argv) {
Halide::Runtime::Buffer<uint8_t> in(nullptr, 1024, 1024);
Halide::Runtime::Buffer<uint8 t> out(nullptr, 1024, 1024);
                                                                     Turn HVX off and reset power mode
in.device malloc(halide hexagon device interface());
out.device malloc(halide hexagon device interface());
in.for each value([&](uint8 t &x) {
    x = static cast<uint8 t>(rand());
});
halide hexagon set performance mode (NULL, halide hexagon power turbo);
halide hexagon power hvx on(NULL);
int result = pipeline(in, out);
halide hexagon power hvx off(NULL);
halide hexagon set performance mode(NULL, halide hexagon power default);
printf("Success!\n");
```

#### Offload Execution Model – How to Build and Run

Assuming the host for the build is x86, then using the x86 compiler, compile the generator into an executable

```
${x86_CXX} -std=c++11 -I ${INCLUDE_DIRS} ${CFLAGS} ${HALIDE_PATH}/tools/GenGen.cpp your_generator.cpp ${HALIDE_PATH}/lib/libHalide.a -o your_generator -ldl -lpthread -lz
```

 Run the generator to produce an object file (".o") and a header file (".h") containing the signature of your pipeline

```
./your_generator -o . -e o,h -f pipeline target=<desired_target>
```

 Include the header created in the previous step into your application file. Compile the application file and link in the object file for your pipeline created in the previous step

Device-Offload mode:
ARM compiler
Simulator-Offload mode:
x86 Compiler

S{CXX} application.cpp pipeline.o -o your\_application

#### **Standalone Execution Model**

- All the stages of the pipeline are executed on Hexagon (HVX)
- Data transfer between the host CPU and Hexagon DSP are the programmers responsibility
- Device-Standalone mode
  - Used for on-target execution where the pipeline is run on actual Hexagon hardware (CPU is ARM)
- Simulator-Standalone mode
  - Used when the pipeline is simulated on "hexagon-sim", the Hexagon Simulator. The application file is also compiled for Hexagon and executed on "hexagon-sim"

## Standalone Execution Model – Device-Standalone vs. Simulator-Standalone

| Device-Standalone mode                                                                                              | Simulator-Standalone mode                                                                        |  |
|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|
| Offloading is achieved by adding ".hexagon()" directive in the Halide program                                       | Offloading is achieved by adding ".hexagon()" directive in the Halide program                    |  |
| The host is the ARM CPU and the Hexagon side is not simulated but executed on actual hardware                       | The host and device are both Hexagon and both are simulated                                      |  |
| Functions in the runtime use QuRT to do things such as acquire and release HVX contexts, thread pool management etc | Functions in the runtime use the Standalone library that is shipped as part of the Hexagon Tools |  |
| Model developed for MTP and Dragonboard environments                                                                | This model can be used when working on an x86 based desktop with the Hexagon SDK installed       |  |
| Communication between the host and the device (Hexagon) is the responsibility of the programmer                     | Communication between the host and the device (Hexagon) is the responsibility of the programmer  |  |

# Standalone Execution Model – Device-Standalone vs. Simulator-Standalone (cont.)

| Device-Standalone mode                                 |                                                                                                                                            | Simulator-Standalone mode                |                           |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|
| Offloading is achieved by a Halide program             | adding ".hexagon()" directive in the                                                                                                       | Offloading is achieved by adding ".hexag | gon()" directive in the   |
| The host is the ARM CPU executed on actual hardway     |                                                                                                                                            |                                          | both are simulated        |
| Functions in the runtime u release HVX contexts, three | There is <b>no change</b> needed to <del>your application or</del> your Halide pipeline to switch between Device-standalone and Simulator- |                                          | e library that is shipped |
| Model developed for MTP                                | standalone modes. Let'                                                                                                                     | 's see an example now                    | n x86 based desktop with  |
| Communication between t responsibility of the progra   |                                                                                                                                            |                                          | levice (Hexagon) is the   |

## Standalone Execution Model – Sample Standalone Halide Pipeline

```
class Dilate3x3 : public Generator<Dilate3x3> {
public:
                                                   A generator is a structured way of doing
    // Takes an 8 bit image; one channel.
                                                        AOT compilation in Halide
    Input<Buffer<uint8_t>> input{"input", 2};
    // Outputs an 8 bit image; one channel.
    Output<Buffer<uint8_t>> output{"output", 2};
    void generate() {
     bounded_input(x, y) = BoundaryConditions::repeat_edge(input)(x, y);
     \max_{y}(x, y) = \max(bounded_{input}(x, y-1), bounded_{input}(x, y),
                        bounded input(x, y+1);
     output(x, y) = \max(\max_y(x-1, y), \max_y(x, y), \max_y(x+1, y));
    //Schedule
```

# Standalone Execution Model – Sample Standalone Halide Pipeline (cont.)

```
class Dilate3x3 : public Generator<Dilate3x3> {
public:
                                                    Declare the parameters to the pipeline as
    // Takes an 8 bit image; one channel.
                                                     member variables. These appear in the
    Input<Buffer<uint8_t>> input{"input", 2};
                                                      signature of the generated function
    // Outputs an 8 bit image; one channel.
    Output<Buffer<uint8_t>> output{"output", 2};
    void generate() {
     bounded_input(x, y) = BoundaryConditions::repeat_edge(input)(x, y);
     \max_{y}(x, y) = \max(bounded_{input}(x, y-1), bounded_{input}(x, y),
                         bounded input(x, y+1);
     output(x, y) = \max(\max_y(x-1, y), \max_y(x, y), \max_y(x+1, y));
    //Schedule
```

# Standalone Execution Model – Sample Standalone Halide Pipeline (cont.)

```
class Dilate3x3 : public Generator<Dilate3x3> {
public:
    // Takes an 8 bit image; one channel.
                                                        Define the generate member function to
    Input<Buffer<uint8_t>> input{"input", 2};
                                                         define the "algorithm". This algorithm
    // Outputs an 8 bit image; one channel.
                                                       computes the max value of a 3x3 block of
    Output<Buffer<uint8_t>> output{"output", 2
                                                                     pixels
    void generate() {
     bounded_input(x, y) = BoundaryConditions::repeat_edge(input)(x, y);
     \max_{y}(x, y) = \max(\text{bounded}_{\text{input}}(x, y-1), \text{bounded}_{\text{input}}(x, y),
                          bounded_input(x, y+1));
     output(x, y) = \max(\max_{y}(x-1, y), \max_{y}(x, y), \max_{y}(x+1, y));
    //Schedule
```

# Standalone Execution Model – Sample Standalone Halide Pipeline (cont.)

```
class Dilate3x3 : public Generator<Dilate3x3> {
//Schedule
void schedule() {
   Var xi{"xi"}, yi{"yi"};
                                                         Define an appropriate schedule for
                                                         organizing the computation of your
   int vector_size = 128;
                                                        algorithm. Iterate over the schedule to
   bounded_input
                                                         progressively improve performance.
             .compute at(Func(output), y)
                                                         ".hexagon()" directive not needed
             .aliqn storage(x, 128)
             .vectorize(x, vector_size, TailStrat
   output
          .hexagon()
          .tile(x, y, xi, yi, vector size, 4)
          .vectorize(xi)
          .unroll(yi);
```

#### Standalone Execution Model – How to Build and Run

Assuming the host for the build is x86, then using the x86 compiler, compile the generator into an executable

```
${x86_CXX} -std=c++11 -I ${INCLUDE_DIRS} ${CFLAGS} ${HALIDE_PATH}/tools/GenGen.cpp
your_generator.cpp ${HALIDE_PATH}/lib/libHalide.a -o your_generator -ldl -lpthread -lz
```

 Run the generator to produce an object (".o") file and a header file (".h") containing the signature of your pipeline

```
./your_generator -o . -e o,h -f pipeline target=<desired_target>
```

Desired output. Comma separated values from "o, h, assembly, bitcode" Device-Standalone mode:

hexagon-32-qurt-hvx\_128

 $(or hvx_64)$ 

Simulator-Standalone mode:

hexagon-32-**noos**-hvx\_128

 $(or hvx_64)$ 

```
$> ls .
pipeline.h pipeline.o
```

```
#include "pipeline.h"
int main(int argc, char **argv) {
int width = atoi(argv[1]);
int height = atoi(argv[2]);
unsigned char *input = (unsigned char *)memalign(1 << LOG2VLEN, width*height*sizeof(unsigned char));
unsigned char *output = (unsigned char *)memalign(1 << LOG2VLEN, width*height*sizeof(unsigned char));
 /* initialize input */
for (int i = 0; i < height, ++i) {
 for (int j = 0; j < width; ++j) {
  input[i*width + j] = rand() & 0xFF;
halide dimension t x dim{0, width, 1};
halide_dimension_t y_dim{0, height, width};
halide_dimension_t io_shape[2] = {x_dim, y_dim};
Halide::Runtime::Buffer<uint8_t> input_buf(input, dims, io_shape);
Halide::Runtime::Buffer<uint8 t> output buf(output, dims, io shape);
int result = pipeline(input_buf, output_buf);
printf("Success!\n");
```

```
#include "pipeline.h"
int main(int argc, char **argv) {
int width = atoi(arqv[1]);
int height = atoi(argv[2]);
unsigned char *input = (unsigned char *)memalign(1 << LOG2VLEN,
                                                                   Header file containing the signature of the
unsigned char *output = (unsigned char *)memalign(1 << LOG2VLEN,
                                                                     entry point of the pipeline. Created by
                                                                                     Halide
 /* initialize input */
 for (int i = 0; i < height, ++i) {
 for (int j = 0; j < width; ++j) {
  input[i*width + j] = rand() & 0xFF;
halide dimension t x dim{0, width, 1};
halide dimension t y dim{0, height, width};
halide dimension t io_shape[2] = {x_dim, y_dim};
 Halide::Runtime::Buffer<uint8_t> input_buf(input, dims, io_shape);
Halide::Runtime::Buffer<uint8 t> output buf(output, dims, io_shape);
 int result = pipeline(input_buf, output_buf);
 printf("Success!\n");
```

```
#include "pipeline.h"
int main(int argc, char **argv) {
int width = atoi(arqv[1]);
int height = atoi(argv[2]);
unsigned char *input = (unsigned char *)memalign(1 << LOG2VLEN, width*height*sizeof(unsigned char));
unsigned char *output = (unsigned char *)memalign(1 << LOG2VLEN, width*height*sizeof(unsigned char));
 /* initialize input */
for (int i = 0; i < height, ++i) {
  for (int j = 0; j < width; ++j) {
   input[i*width + j] = rand() & 0xFF;
                                                                     Define aligned input and output buffers
 halide dimension t x dim{0
 halide dimension t y d;
                                                                             and initialize the input
halide dimension t i
                           This is Simulator-
 Halide::Runtime::By
                                                    dims, io_shape
Halide::Runtime::
                                                      dims, io_sha
                         standalone mode. For
                        Device-standalone, we
 int result = pipe
                         recommend using the
                           "rpcmem" library
 printf("Success!\n")
```

```
#include "pipeline.h"
int main(int argc, char **argv) {
int width = atoi(argv[1]);
int height = atoi(argv[2]);
unsigned char *input = (unsigned char *)memalign(1 << LOG2VLEN, width*height*sizeof(unsigned char));
unsigned char *output = (unsigned char *)memalign(1 << LOG2VLEN, width*height*sizeof(unsigned char));
/* initialize input */
for (int i = 0; i < height, ++i) {
 for (int j = 0; j < width; ++j) {
  input[i*width + j] = rand() & 0xFF;
                                                                             Set up Halide buffers
halide_dimension_t x_dim{0, width, 1};
halide dimension t y dim{0, height, width};
halide_dimension_t io_shape[2] = {x_dim, y_dim};
Halide::Runtime::Buffer<uint8_t> input_buf(input, dims, io_shape);
Halide::Runtime::Buffer<uint8 t> output buf(output, dims, io shape);
int result = pipeline(input_buf, output_buf);
printf("Success!\n");
```

```
#include "pipeline.h"
int main(int argc, char **argv) {
int width = atoi(argv[1]);
int height = atoi(argv[2]);
unsigned char *input = (unsigned char *)memalign(1 << LOG2VLEN, width*height*sizeof(unsigned char));
unsigned char *output = (unsigned char *)memalign(1 << LOG2VLEN, width*height*sizeof(unsigned char));
/* initialize input */
for (int i = 0; i < height, ++i) {
 for (int j = 0; j < width; ++j) {
  input[i*width + j] = rand() & 0xFF;
halide dimension t x dim{0, width, 1};
                                                                       Invoke the pipeline!
halide dimension t y dim{0, height, width};
halide dimension t io shape[2] = {x dim, y dim};
Halide::Runtime::Buffer<uint8_t> input_buf(input, dims, io_shape
Halide::Runtime::Buffer<uint8 t> output buf(output, dims, io_sha
int result = pipeline(input_buf, output_buf);
printf("Success!\n");
```

#### Standalone Execution Model – How to Build and Run

Assuming the host for the build is x86, then using the x86 compiler, compile the generator into an executable

```
${x86_CXX} -std=c++11 -I ${INCLUDE_DIRS} ${CFLAGS} ${HALIDE_PATH}/tools/GenGen.cpp
your_generator.cpp ${HALIDE_PATH}/lib/libHalide.a -o your_generator -ldl -lpthread -lz
```

 Run the generator to produce an object (".o") file and a header file (".h") containing the signature of your pipeline

```
./your_generator -o . -e o,h -f pipeline target=<desired_target>
```

 Include the header created in the previous step into your application file. Compile the application file and link in the object file for your pipeline created in the previous step

Simulator-Standalone mode:

hexagon-clang++

\${CXX} application.cpp your\_pipeline.o -o your\_application

# **Part 4 – Performance Optimizations**

1

Introduction to Halide

2

The Halide Programming Language

3

Halide for HVX

4

Performance Optimizations

5

Installation
Instructions and
Troubleshooting

## **Profiling – Using the Halide Profiler**

- The Halide profiler enables the programmer to measure time spent in stages that haven't been inlined
- Used in Device-Offload or Simulator-Offload mode

#### Sample profile for dilate3x3

```
04-08 08:13:10.217 14319 14319 I halide : dilate3x3_hvx128
04-08 08:13:10.217 14319 14319 I halide : total time: 190.178009 ms samples: 903 runs: 100 time/run:
1.901780 ms
04-08 08:13:10.217 14319 14319 I halide
                                          average threads used: 0.775194
04-08 08:13:10.217 14319 14319 I halide
                                          heap allocations: 0 peak heap usage: 0 bytes
04-08 08:13:10.217 14319 14319 I halide
                                           output:
                                                                  0.802ms
                                                                            (42%)
                                                                                   threads: 0.442
04-08 08:13:10.217 14319 14319 T halide
                                           bounded input:
                                                                 1.099ms
                                                                            (57%) threads: 1.000
```

## **Profiling – Using the Halide Profiler (cont.)**

Use the following steps to get profile output.

Add the "profile" feature to the target while running your generator.

```
./your_generator -o . -e o,h -f pipeline target=arm-64-android-hvx_128-profile
```

- Add a call to "halide\_profiler\_report(nullptr)" to the end of your application file.
- Rebuild your application.
- If running on a device, run "adb logcat -s halide" while running your application to view the generated profile data.

## **Profiling – Using the Halide Profiler (cont.)**

```
04-08 08:13:10.217 14319 14319 I halide
                                         : dilate3x3 hvx128
04-08 08:13:10.217 14319 14319 I halide :
                                            total time: 190.178009 ms samples: 903 runs: 100
time/run: 1.901780 ms
04-08 08:13:10.217 14319 14319 I halide
                                            average threads used: 0.775194
04-08 08:13:10.217 14319 14319 I halide
                                            heap allocations: 0 peak heap usage: 0 bytes
04-08 08:13:10.217 14319 14319 I halide
                                             output:
                                                                    0.802ms
                                                                              (42%)
                                                                                      threads: 0.442
                                            bounded_input:
04-08 08:13:10.217 14319 14319 I halide
                                                                    1.099ms
                                                                              (57%) threads: 1.000
```

Shows stages with schedule. Inline stages do not show up in profile

## **Terminology**

- Application File Code that calls the Halide pipeline
- External buffers Memory buffers external to the pipeline that are either inputs to or outputs of the pipeline. These are allocated and set up in the application file
- Intermediate / Internal storage Storage for a Func that has not been scheduled inline and is not an
  input buffer or an output Func

```
producer(x) = in(x) + 2;
consumer(x) = producer(x-1) + producer(x);
consumer.vectorize(x, 128);
producer.compute_at(consumer, y).vectorize(x, 128);
```

Memory needs to be allocated to store "producer". This is called internal storage. This memory is not managed by the programmer. "producer" is also called an Intermediate Func

Inline schedule – The default schedule for a Func when no schedule is specified

```
producer(x) = in(x) + 2;
consumer(x) = producer(x-1) + producer(x);
consumer.vectorize (x, 128);
```

No schedule for producer, so it is computed inline inside consumer. The consumer is effectively: consumer(x) = in(x-1) + 2 + in(x) + 2;

#### Terminology – halide\_buffer\_t

- This is the data structure used to represent an image in generated Halide code
- If a pipeline has one image input and one image output then it's signature will contain pointers to two halide\_buffer\_t objects for one input image and one output image
- A halide\_buffer\_t structure has the following information about the image
  - Pointer to the data of the image in memory
  - Type of each image element
  - Number of dimensions of the image
  - Information about each dimension
    - min the smallest coordinate of the dimension; default is 0
    - extent the size of the dimension
    - stride The number of elements between consecutive elements of this dimension

## Setting Up halide\_buffer\_t for External Buffers

```
const int vlen = get_target().has_feature(Target::HVX_128) ? 128 : 64;
const int stride = (width + vlen-1)&(-vlen); // Align rows to vector length
halide_buffer_t input_buf = {0};
halide_dimension_t in_dim[2] = {0};
halide_dimension_t out_dim[2] = {0};
input_buf.type.code = halide_type_uint;
input_buf.type.bits = 8;
                                     // Element size in bits
input_buf.type.lanes = 1;
input_buf.dimensions = 2;
input_buf.dim = in_dim;
input buf.dim[0].extent = width;
                                        // Image dimensions
input_buf.dim[1].extent = height;
input_buf.dim[0].stride = 1;
                                     // Stride for each dimension
input_buf.dim[1].stride = stride;
input_buf.dim[0].min = 0;
                                     // Index of upper left element
input_buf.dim[1].min = 0;
```

Setting up halide\_buffer\_t for a "width" x "height" 2 dimensional image

Good for performance if image width is not a multiple of vector size. Leads to aligned loads and stores.

Allocate memory for buffer accordingly

## halide\_buffer\_t Example

host (ptr to image 8 data in memory) For all internal buffers, Halide deduces these values, but for external buffers, 'x' dimension programmer has to min = 0, extent = 8, set these up before stride = 1calling the pipeline. 'y' dimension Let's see how min = 0, extent = 8,

10

PAGE 99

stride = 10

#### Halide::Runtime::Buffer

Wrapper for halide\_buffer\_t that simplifies code

```
const int vlen = get_target().has_feature(Target::HVX_128) ? 128 : 64;
                                                                         Setting up halide_buffer_t for
const int stride = (width + vlen-1)&(-vlen); // Align rows to vector length
                                                                            a "width" x "height" 2
halide_buffer_t input_buf = {0};
                                                                             Appeni lenoisnemih
halide_d
halide_d
         Halide::Runtime::Buffer<uint8_t> in(nullptr, width height);
input_bu
         Halide::Runtime::Buffer<uint8 t> out(nullptr, width, height);
input bu
         in.device malloc(halide hexagon device interface());
input_bu
                                                                                            ance if
         out.device_malloc(halide_hexagon_device_interface());
input_bu
                                                                                            multiple
input_bu
                                                                                            ads to
input bur.aim[U].extent = wiatn;
                                         Image dimensions
                                                                           aligned loads and stores.
input_buf.dim[1].extent = height;
                                                                          Allocate memory for buffer
input_buf.dim[0].stride = 1;
                                   // Stride for each dimension
input_buf.dim[1].stride = stride;
                                                                                 accordingly
input_buf.dim[0].min = 0;
                                   // Index of upper left element
input_buf.dim[1].min = 0;
```

## Performance Considerations – Memory Allocation and Zero-Copy Buffers

- A zero-copy buffer is memory that is visible to the host processor and the Hexagon processor. When
  working with zero-copy buffers, Halide knows that it does not need to perform a copy when
  switching access between the host and the Hexagon processor.
- When writing Halide applications, it is recommended that programmers use halide\_device\_malloc and halide\_device\_free to manage zero-copy memory

```
#include "HalideRuntimeHexagonHost.h"

...

// Allocate buffers
halide_device_malloc(nullptr, &input_buf, halide_hexagon_device_interface());
if (input_buf.host == NULL) {
   return 1;
}

...

// Free buffers
halide_device_free(NULL, &input_buf);
```

## Performance Considerations – Memory Allocation and Zero-Copy Buffers (cont.)

 If you are adding Halide to an existing application that uses the SDK rpcmem library for allocating zero copy buffers already, then you need to attach such memory to a halide\_buffer\_t object using

halide\_hexagon\_wrap\_device\_handle

```
Use in Device-Standalone mode
#include "rpcmem.h"
#include "HalideRuntimeHexagonHost.h"
rpcmem_init(0);
// Allocate buffers
const int bufsize = stride * height + VLEN; // Over-allocate by one vector
input buf.host = (uint8 t*)rpcmem alloc(25, RPCMEM DEFAULT FLAGS, bufsize);
if (input buf.host == NULL) {
   return 1;
halide_hexagon_wrap_device_handle(nullptr, &input_buf, input buf.host, bufsize);
// Free buffers
rpcmem free(input buf.host);
rpcmem deinit();
```

PAGE 102

# **Terminology – Alignment**

host (ptr to image data in memory)

#### 'x' dimension

min = 0, extent = 8, stride = 1 'y' dimension min = 0, extent = 8

min = 0, extent = 8, stride = 10



Address of pixel (x, y)

host

y \* stride.y +

x \* stride.x

size\_of(element\_type)

# **Terminology – Alignment (cont.)**

host (ptr to the start of the buffer in memory)

#### 'x' dimension

min = 0, extent = 8, stride = 1'y' dimension

min = 0, extent = 8, stride = 10

8 8 10 uint8\_t +

Address of pixel (x, y)

host

y \* stride.y

x \*1

## **Performance Considerations – Alignment**

- On HVX, vector loads/stores from memory that are not aligned to vector width incur a performance penalty
- There are a few ways of making sure you are not paying the cost of bad alignment
  - Make sure the pipeline is compiled to generate aligned loads and stores. This is done by using two constructs
    - set\_host\_alignment Use on external buffers (inputs and outputs of pipelines)

```
input.set_host_alignment(128);
output.set_host_alignment(128);
```

This is a way for the programmer to tell the Halide compiler that they guarantee that the memory is aligned. Part of the pipeline source and not the application file. This does not mean your memory will be aligned when allocated

align\_storage – Used to align internal memory that is allocated for a Func

```
bounded_input
    .compute_at(Func(output), y)
    .align_storage(x, 128)
    .vectorizer(x, 128, TailStrategy::Roundup);
```

Tells the Halide compiler to allocate memory for "bounded\_input" in such a way that every row is aligned to a 128 byte boundary

## **Performance Considerations – Alignment (cont.)**

- To have aligned loads and stores generated, ensure successive rows of an image/buffer are also aligned
- In Halide, you can tell the compiler about this like so:

```
int vector_size = get_target().has_feature(Target::HVX_128) ? 128: 64;
Expr input_stride = input.dim(1).stride();
input.dim(1).set_stride((input_stride/vector_size) * vector_size);
```

If an image that violates this condition is passed to such a pipeline, the pipeline will fail an assert and crash at runtime. An example of such an image could be an image with width that is not a multiple of the vector size

This tells the Halide compiler that the programmer guarantees that the stride of the 'y' dimension is a multiple of the vector\_size. This is a way of saying that every new row starts at an address that is aligned to the vector width

### **Performance Considerations – Alignment (cont.)**

- Second step to ensure that you are not paying the cost for bad alignment
  - Ensure that external buffers are allocated such that they are aligned

```
halide_device_malloc(nullptr, &input_buf, halide_hexagon_device_interface());
```

## **Performance Considerations – Alignment (cont.)**

• If the image width is not a multiple of vector size, then pad every row on the right (Application file)

```
const int vlen = get_target().has_feature(Target::HVX_128) ? 128 : 64;
const int stride = (width + vlen-1)&(-vlen); // Align rows to vector length
halide_buffer_t input_buf = {0};
halide_dimension_t in_dim[2] = {0};
halide_dimension_t out_dim[2] = {0};
input_buf.type.code = halide_type_uint;
input_buf.type.bits = 8;
                                     // Element size in bits
input buf.type.lanes = 1;
input buf.dimensions = 2;
input buf.dim = in dim;
input_buf.dim[0].extent = width;
                                        // Image dimensions
input buf.dim[1].extent = height;
input_buf.dim[0].stride = 1;
                                     // Stride for each dimension
input buf.dim[1].stride = stride;
input_buf.dim[0].min = 0;
                                     // Index of upper left element
input_buf.dim[1].min = 0;
```

Align the stride and allocate stride \* height \* size\_of(element\_type) bytes of memory

- Memory locality is an important factor that affects the latency of memory
- Common technique to improve memory latency is to use tiling
  - For a producer (f) and consumer (g) compute g in tiles, and compute f as required by tiles of g
- The problem with tiling on HVX is
  - Reasonably sized tiles are smaller than one or two vectors owing to the large vector widths supported by HVX
  - When tiling stencils, it is difficult to have the producer Funcs satisfy native vector requirements to avoid scalarization

Solution: A technique called Line Buffering Produce rows of the producer as required by an **entire row** of the consumer

Consider this producer-consumer example

```
Func f, g;

f(x, y) = cast < uint16_t > (input(x-1, y)) - cast < uint16_t > (input(x+1, y));

g(x, y) = f(x, y-1) + 2*f(x, y) + f(x, y+1);
```

Loop structure (pseudo code)

In each iteration of the 'y'
loop, one <u>entire row</u> of
the consumer is
computed. So, compute
the producer as needed
for the entire row here

Consider this producer-consumer example

```
Func f, g; f(x, y) = cast < uint16_t > (input(x-1, y)) - cast < uint16_t > (input(x+1, y)); g(x, y) = f(x, y-1) + 2*f(x, y) + f(x, y+1);
```

Loop structure (pseudo code)

Consider this producer-consumer example

```
Func f, g;

f(x, y) = cast < uint16_t > (input(x-1, y)) - cast < uint16_t > (input(x+1, y));

g(x, y) = f(x, y-1) + 2*f(x, y) + f(x, y+1);
```

Loop structure (pseudo code)

For every row of the consumer, we can reuse two rows of the producer

Loop structure (pseudo code)

```
int f[height][width];
for(y = min_row_cong
 int f_[3][wi
 for(y_p
  for(x_
   f_(x_
                      f.store_root().compute_at(g, y)
for(x = min_col_co-
    g(x, y) = f(x, y-1) +
```

### **Performance Considerations – Line Buffering Summary**

- Compute the producer as required by an entire row of the consumer; use "compute\_at" for this
- Reuse recurring values of the producer. So, allocate storage for the producer one level above its computation; use "store\_at" for this

```
Func f, g;
f(x, y) = cast<uint16_t>(input(x-1, y)) - cast<uint16_t>(input(x+1, y));
g(x, y) = f(x, y-1) + 2*f(x, y) + f(x, y+1);

// Produce lines of 'f' as required by lines of 'g'.
// Store them at root (at a higher loop level than where they are produced)
// so that they can be reused in subsequent iterations.
f.store_root().compute_at(g, y);
```

PAGE 114

#### **Performance Considerations**

- How wide to vectorize?
- For simple Funcs without widening, narrowing or shuffling, vectorize by the native vector size of the type of the Func, for example, if type is int16, then vectorize by 64 for HVX\_128.
- For Funcs with mixed types, vectorize by the native vector size of the smallest type, for example, assuming input is an image of 8 bit pixels.

```
f(x, y) = cast < int16_t > (input(x-1, y)) + cast < int16_t > (input(x, y));
f.vectorize(x, 128) // HVX_128
```

Downsampling should be vectorized such that the output is a native vector

Avoid less-than-native vector types. Generating vectors that are multiples of vector size (e.g. 256 bytes in HVX\_128) is absolutely fine.

PAGE 115

#### **Performance Considerations – Power APIs**

- For increased control over power utilization and performance of an application, the power level can be specified before powering on HVX
- This can be accomplished by requesting a specific performance mode

```
#include "HalideRuntimeHexagonHost.h"
halide_hexagon_set_performance_mode (NULL, halide_hexagon_power_turbo);
halide_hexagon_set_performance_mode (NULL, halide_hexagon_power_nominal);
halide_hexagon_set_performance_mode (NULL, halide_hexagon_power_low);
halide_hexagon_set_performance_mode (NULL, halide_hexagon_power_default);
```

### **Prefetching**

- Generally, prefetching 2-3 loop iterations ahead is recommended.
- Prefetch is intended for L2 prefetching in outer loops, not within inner vectorized loops.
- To see what functions/buffers are being prefetched while generating a Halide object file, set: env HL\_DEBUG\_CODEGEN=1 ...

and then search the generated output for "Injecting prefetches..."

# Part 5 – Installation Instructions and Troubleshooting

1

Introduction to Halide

2

The Halide Programming Language 3

Halide for HVX

4

Performance Optimizations 5

Installation
Instructions and
Troubleshooting

#### **Some Details**

- Halide on HVX requires Halide Tools, Hexagon SDK, and Hexagon Tools.
  - We recommend using the latest SDK version available, as of now 3.3.0 or higher
  - Get it here <a href="https://developer.qualcomm.com/software/hexagon-dsp-sdk/tools">https://developer.qualcomm.com/software/hexagon-dsp-sdk/tools</a>
  - Select FULL NDK when installing
- Halide on HVX is supported on Linux and Windows
  - Hexagon tools 8.1.04
    - Linux: <a href="https://createpoint.qti.qualcomm.com/tools/#suite/961/11081">https://createpoint.qti.qualcomm.com/tools/#suite/961/11081</a>
    - Windows 10: <a href="https://createpoint.qti.qualcomm.com/tools/#suite/1561/11042">https://createpoint.qti.qualcomm.com/tools/#suite/1561/11042</a>
  - HALIDE tools 2.0
    - Linux: <a href="https://createpoint.qti.qualcomm.com/tools/#suite/3022/13342">https://createpoint.qti.qualcomm.com/tools/#suite/3022/13342</a>
    - Windows 10: https://createpoint.gti.gualcomm.com/tools/#suite/3042/13341

#### **Android NDK – Linux Installation**

To acquire and install the android-ndk

The make-standalone-toolchain.sh step is compatible with the bash shell. If your default shell is csh
or tcsh, invoke a bash subshell before running:

```
$ bash
$ ./build/tools/make-standalone-toolchain.sh --arch=arm64 --install-dir=install
```

#### **Android NDK – Windows Installation**

 Download and install the android-ndk.
 To build Halide executables for Android, also create a standalone toolchain.py from the NDK using the make-standalone-toolchain.py script for arm64.

```
%ANDROID_ROOT_DIR%\build\tools\make_standalone_toolchain.py --arch arm64
--api 21 --install-dir %ANDROID_ROOT_DIR%/install/android-21/arch-arm64
```

And If needed, for ARM:

```
%ANDROID_ROOT_DIR%\build\tools\make_standalone_toolchain.py --arch arm --api 21
--install-dir %ANDROID_ROOT_DIR%/install/android-21/arch-arm
```

 Then adjust locations specified in ANDROID\_ARM64\_TOOLCHAIN, SDK\_ROOT, and HEXAGON\_SDK\_ROOT in the Halide/Examples/setup-env.cmd script:

```
C:\> cd HALIDE_Tools\2.0\Halide\Examples
C:\> setup-env.cmd
```

# Debugging with Prints – Halide print() and print\_when()

- Halide provides 2 directives for printing expression values
  - print()
  - print\_when()
- Can be useful when debugging an expression
- Print output is available in logcat
- Example:
  - f(x, y) = print(x+y)
    - This prints the value of expression x+y for all x and y
  - $f(x, y) = print_when(x = 2 \&\& y = 4, x+y)$ 
    - This prints the value of x+y when x=2 and y=4

#### -debug Target Feature

To enable runtime debug output, add –debug to the target when running your generator

```
./your_generator -o . -e o,h -f pipeline target=arm-64-android-hvx_128-debug
```

Additional output appears in 'adb logcat' output

```
$ adb logcat
01-06 23:37:36.675 17905 17905 I halide : halide copy to device 0x7fea682130 host is dirty
01-06 23:37:36.675 17905 17905 I halide
                                        : Hexagon: halide_hexagon_device_malloc (user_context: 0x0, buf: 0x7fea682130)
01-06 23:37:36.675 17905 17905 I halide
                                        : Hexagon: halide_hexagon_copy_to_device (user_context: 0x0, buf: 0x7fea682130)
01-06 23:37:36.675 17905 17905 I halide : Getting device handle for interface 0x556ca620d8 device handle 0x7f805e2060 at
addr 0x7f805e2070
01-06 23:37:36.675 17905 17905 I halide : Getting device handle for interface 0x556ca620d8 device_handle 0x7f805e2060 at
addr 0x7f805e2070
01-06 23:37:36.675 17905 17905 I halide :
                                               Time: 2.375000e-02 ms
01-06 23:37:36.675 17905 17905 I halide : Hexagon: halide hexagon initialize kernels (user context: 0x0, state ptr:
0x556ca63040, *state_ptr: 0x0, code: 0x556ca22720, code_size: 32140)
01-06 23:37:36.675 17905 17905 I halide
                                               allocating module state ->
                                                   0x7f805d10c0
01-06 23:37:36.675 17905 17905 I halide
01-06 23:37:36.675 17905 17905 I halide
                                               halide_remote_initialize_kernels ->
01-06 23:37:36.737 17905 17905 I halide
                                                   79691792
01-06 23:37:36.738 17905 17905 I halide
                                               Time: 6.232047e+01 ms
01-06 23:37:36.738 17905 17905 I halide
                                        : halide_hexagon_power_hvx_on
01-06 23:37:36.738 17905 17905 I halide
                                               remote_power_hvx_on ->
01-06 23:37:36.742 17905 17905 I halide
                                                   0
01-06 23:37:36.742 17905 17905 I halide :
                                               Time: 4.115990e+00 ms
```

May slow down execution; use during development

### **Initial Device Setup for Halide**

- Push libraries to the device.
- If using our prebuilt binaries from the Halide release:

```
$ cd Halide/lib
$ adb push arm-32-android/libhalide_hexagon_host.so /system/lib/
$ adb push arm-64-android/libhalide_hexagon_host.so /system/lib64/
$ adb push v60/libhalide_hexagon_remote_skel.so /system/lib/rfsa/adsp/
```

- Run the executable on the device.
- If /data/local does not exist, then first time:

```
$ adb shell mkdir /data/local
$ adb push process-arm-64-android /data/local/process-arm-64-android
$ adb shell chmod 755 /data/local/process-arm-64-android
$ adb shell /data/local/process-arm-64-android
```

# **Linux Logcat**

- Use logcat and mini-dm to see error messages from failed executions
- Linux:

```
$ adb shell logcat
```

Windows:

C:\> adb logcat

#### Mini-dm

If you connect your MTP to Linux:

```
$ sudo Hexagon_SDK/3.3.0/tools/mini-dm/Linux_Debug/mini-dm
```

- If you connect your MTP to Windows:
  - Open the device manager (right click on Computer, select Device Manager).
  - Expand Ports (COM and LPT).
  - Look for "Qualcomm HS-USB Diagnostics 9025 (<port>)" and note what the <port> is (e.g. COM13).
  - Open a command prompt and start mini-dm.exe with that port

```
cd C:\Qualcomm\Hexagon_SDK\3.3.0\tools\debug\mini-dm\WinNT_Debug\
mini-dm.exe --comport COM13
```

# **Performance Analysis Using Simulator Timing/Tracing**

- proftool.py can be found in the SDK inside Hexagon Tools
   SDK/3.3.0/tools/HEXAGON\_Tools/8.1.04/Tools/bin/hexagon-profiler
- Performance analysis when running with simulator:
  - Run simulator with –timing and --packet\_analyze:

```
env TIMING="--timing --packet_analyze process.json" hexagon-sim process
```

Run hexagon-profiler on the resulting stats and executable:

```
hexagon-profiler --packet_analyze --json=process.json --elf=process -o process.html
```

Open the generated .html in a browser to view the report

### **Proftool Output (HTML)**



### **Proftool Output (HTML) (cont.)**



- Q: What if I don't use .hexagon() on a pipeline stage schedule?
- A: No offloading will occur even if your target is: arm-64-android-hvx\_128. Halide gives control to the programmer to offload partial pipelines

- Q: I am using .hexagon() but cannot see HVX instructions in the generated assembly OR
  - How can I inspect the generated Hexagon assembly in Offload mode?
- A: You need to use .hexagon() only if you're using Offload mode. Since in Offload mode the generated assembly is either x86/arm binary depending upon whether you are using simulator/device offload. In order to inspect the halide generated hexagon assembly try using standalone mode
  - Note: you need not change your application file. Change target and remove .hexagon() and recompile

- Q: Do I need to use .hexagon() and .vectorize() on every stage?
- A: No. All stages which are computed within a stage marked with .hexagon() are offloaded to hexagon. Similarly if a stage's dimension is marked with .vectorize() all other stages "inlined" within the stage are vectorized implicitly.
- Q: My pipeline is taking too long to compile and run. What could be the issue?
- A: This is an indicator of scalarization of code. Few rules of thumb:
  - Hexagon supports floating type arithmetic but HVX does <u>not</u>. Try converting all floating point calculations to appropriate quantized fixed point values.

- Q: How do I generate a pipeline with multiple output buffers with possibly different dimensionality and sizes?
- A: Generators allow multiple outputs in the pipeline.

```
class <u>Sum</u> : Generator<Sum> {
    Input<Func> input{"input", UInt(8), 2};
    Output<Func> output{"output", UInt(8), 2};
    Output<Func> sum_cols{"sum_cols", UInt(16), 1};
    Output<uint32_t> sum{"sum"};
    void generate();
    void schedule();
};
```



# **Questions?**

https://createpoint.qti.qualcomm.com

#### **Acknowledgements**

- We have many customers/partners engaging with Halide
  - Customer Engineering China, India, and San Diego
  - Computer Vision BDC, Hyderabad, and San Diego
  - GPU BDC and San Diego
  - IOT Toronto and San Diego
  - HQV Toronto



80-PD002-3 Rev. A December 2017

#### References

# References

|                     | Documents |
|---------------------|-----------|
| Resources           |           |
| www.halide-lang.org |           |

| Acronyms        |                               |  |
|-----------------|-------------------------------|--|
| Acronym or term | Definition                    |  |
| AOT             | ahead-of-time                 |  |
| DSL             | domain specific language      |  |
| ILP             | instruction level parallelism |  |
| RAW             | read-after-write              |  |