### 19AOE0404

B.Tech DEGREE EXAMINATION, OCTOBER/NOVEMBER 2022.

End Examinations

Sixth Semester

(ECE)

BASICS OF VLSI

(Academic Year 2021-2022)

(RU 19 Regulations)

(Regular)

Time: 3 Hours

Max. Marks: 70

#### PART — A

(Compulsory question)

 $(10 \times 2 = 20 \text{ Marks})$ 

Answer the following.

Write down the equations for Ids of an n-channel enhancement MOSFET (a) operating in Non-saturated region and saturated region.

√(b) Why is VLSI design process presented in NMOS only? Justify with an example.

Give the different scaling models and scaling factors.

Define stick diagram and layout diagram.

Explain about the constraints in choice of layers.

What is sheet resistance? Derive the Expression for RS.

What is serial access Memories?

What is comparator?

(c) (d) (e) (f) (g) (h) (i) What information from the targeted FPGA device is required in RTL synthesis?

Explain about Clock Design.

### PART - B

 $(5 \times 10 = 50 \text{ Marks})$ Answer ONE full question from each Unit; All questions carry equal marks.

## UNIT I

Explain the nMOS enhancement mode fabrication process for different (a) conditions of V<sub>ds</sub>.

Derive an expression for transconductance of an n-channel enhancement (b) MOSFET operating in active region.

Or

Turn Over

| ^               | $\int_{3}$ (a    | ), Explain in detail the p-well process for CMOS fabrication indicating masks used.                                                                | ng the (5)             |
|-----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
|                 | √(b)             | Compare the relative merits of three different forms of pull-up for an in circuit. What is the best choice for realization in nMOS and technology? | overter<br>CMOS<br>(5) |
|                 |                  | UNIT II                                                                                                                                            |                        |
| 4               | ( -(a)           | What are the $\lambda$ -based design rules? Give them for each layer.                                                                              | (5)                    |
|                 |                  | Explain about double poly CMOS rules.                                                                                                              | (5)                    |
|                 |                  | Or                                                                                                                                                 |                        |
| 5.              | / <sub>(a)</sub> | Design a layout diagram for CMOS 3-input NAND gate.                                                                                                | (5)                    |
|                 | (b)              | Explain 2 µm Double Metal, Double Poly CMOS / BiCMOS Rules.                                                                                        | (5)                    |
| /               | ,                | UNIT III                                                                                                                                           |                        |
| 6.              | $\sqrt{a}$       | e Explain the issues involved in driving large capacitor loads in VLS regions.                                                                     | I circuit (5)          |
|                 | √(b) .           | Calculate the gate capacitance value of 5 mm technology minim transistor with gate to channel value is $4 \times 10^{-4}$ pF/mm <sup>2</sup> .     | tum size (5)           |
| ,               |                  | Or 0.8x10 <sup>-4</sup>                                                                                                                            |                        |
| 7.              | (a)              | What is inverter delay? How delay is calculated for multiple stages?                                                                               | Explain.<br>(5)        |
|                 | (b)              | Two nMOS inverters are cascaded to drive a capacitive load Calculate pair delay $V_{in}$ to $V_{out}$ in terms of $\tau$ .                         | $C_L=16C_g$ . (5)      |
|                 |                  | UNIT IV                                                                                                                                            |                        |
| / <sub>8.</sub> | (a)              | Briefly Explain about array Multipliers                                                                                                            | (5)                    |
|                 | <b>(</b> b)      | Explain the operation of UP/Down Counter .                                                                                                         | (5)                    |
|                 |                  | Or                                                                                                                                                 |                        |
| 9.              | (a)              | Draw and explain about 4-bit comparator using its equivalent IC.                                                                                   | (5)                    |
|                 | (b)              | Differentiate Between different types of Memories                                                                                                  | (5)                    |
|                 |                  | 가는 물리에 물리가 있다면 하는데 얼마 소리를 보다면 하는데 보다가 되었다. 그는 사람들이 다른데 다른데 되었다면 다른데 보다 하는데 다른데 다른데 다른데 다른데 다른데 다른데 다른데 다른데 다른데 다른                                  |                        |

# UNIT V

Give the steps in FPGA design flow with flow diagram and briefly discuss 10. (a) about each step.

Explain briefly about PLD with its functional diagram and suitable (b) (5)example.

Or

Illustrate with a neat architecture diagram about various functional blocks of (10)FPGAs.