## MIPS Control Flow

1.) Translate the following abstract branch conditions to minimal MIPS instruction sequences.

```
• Branch to exit if $s0 < $s1
                                           • Branch to next if $s0 < 1
 slt
        $t0, $s0, $s1
                                             slti
                                                   $t0, $s0, 1
 bne
        $t0, $zero, exit
                                             bne
                                                   $t0, $zero, next
• Branch to done if $s0 <= $s1
                                           • Branch to finish if $s0 >= 0
                                                   $t0, $s0, 0
 slt
        $t0, $s1, $s0
                                             slti
        $t0, $zero, done
                                                   $t0, $zero, finish
 beq
                                             beq
```

2.) Translate the following strcpy implementation to MIPS. Assume \$s1 holds the address of the first byte of the array s1 and \$s2 holds the contents of the pointer variable s2.

```
addi $t0, $0, 0
// strcpy:
                                         Loop: add $t1, $s1, $t0
// char s1[] = Hello!;
                                                                    # s1[i]
// char *s2 = malloc(sizeof(char)*7);
                                                add
                                                     $t2, $s2, $t0
                                                                    # s2[i]
int i=0;
                                                1b
                                                     $t3, 0($t1)
                                                                     # char is
                                                sb
                                                     $t3, 0($t2)
                                                                         1 byte!
do {
                                                addi $t0, $t0, 1
    s2[i] = s1[i];
                                                addi $t1, $t1, 1
    i++;
} while (s1[i] != '\0');
                                                     $t4, 0($t1)
                                                1b
s2[i] = '\0';
                                                     $t4, $0, Done
                                                j
                                                     Loop
                                         Done: addi $t2, $t2, 1
                                                     $t4, 0($t2)
```

3.) Translate the following algorithm that finds the N<sup>th</sup> Fibonacci number to MIPS assembly. Assume \$s0 holds N, \$s1 holds fib, \$t0 holds i, and \$t1 holds j.

```
beq $s0, $0,
                                                               Ret0
int fib = 1, i = 1, j = 1;
                                               addi $t2, $0,
                                               beq $s0, $t2, Ret1
if (N==0)
               return 0;
                                               subi $s0, $s0, 2
else if (N==1) return 1;
N = 2;
                                         Loop: beq $s0, $0, RetF
                                               add $s1, $t0, $t1
                                               addi $t0, $t1, 0
while (N != 0) {
    fib = i + j;
                                               addi $t1, $s1, 0
                                               subi $s0, $s0, 1
    j = i;
    i = fib;
                                               j
                                                    Loop
                                         Ret0: addi $v0, $0,
    N--;
}
                                               j
                                                    Done
                                         Ret1: addi $v0, $0,
                                                               1
                                                    Done
return fib;
                                         RetF: add $v0, $0,
                                                               $s1
                                         Done: jr
                                                     $ra
```

4.) Assuming \$a0 and \$a1 hold integer pointers, swap the values they point via the stack and return control.

```
addiu $sp, $sp, -4
void swap(int *a, int *b) {
                                                 $t0, 0($a0)
                                           lw
    int tmp = *a;
                                                 $t0, 0($sp)
    *a = *b;
                                           SW
                                                 $t0, 0($a1)
                                           lw
    *b = tmp;
}
                                                 $t0, 0($a0)
                                           SW
                                                 $t0, 0($sp)
                                           lw
                                                 $t0, 0($a1)
                                           SW
                                           addiu $sp, $sp, 4
                                           jr
                                                 $ra
```

## **MIPS** Pseudoinstructions

MIPS assemblers recognize several *pseudoinstructions* – assembly code statements that are not actually part of the MIPS ISA – that get converted to short sequences of instructions. For each of the following pseudoinstructions, give the shortest possible instruction sequence you can find. Note that the register \$at ("assembler temporary") is reserved for use as a temporary variable by the assembler.

```
• bgt $src0, $src1, label
• not $dst, $src
                                             slt
                                                    $at, $src1, $src0
  nor
        $dst, $src, $src
                                                    $at, $zero, label
                                             bne
• abs $dst, $src
                                           • li $dst, imm<sub>32</sub> # (32b immediate move)
                                             lui
                                                    $dst, imm[31:16]
                     $zero, $src
        slt
               $at,
                                                    $dst, $dst, imm[15:0]
        bne
               $at,
                     $zero, pos
                                             ori
        sub
               $dst, $zero, $src
                                             # Why doesn't the version below work?
        j
               done
                                             lui
                                                    $dst, imm[31:16]
  pos:
        add
               $dst, $zero, $src
                                             addi
                                                    $dst, $dst, imm[15:0]
  done: ...
```

## **MIPS Machine Code**

Instructions are represented as bits, same as everything else! All instructions fit in a word (32 bits). In order to cover all the different instructions, there are 3 different instruction types:

| R-Format | - | opcode(6) | rs(5)              | rt(5) | rd(5)         | shamt(5) | funct(6) |
|----------|---|-----------|--------------------|-------|---------------|----------|----------|
| I-Format | - | opcode(6) | rs(5)              | rt(5) | immediate(16) |          |          |
| J-Format | - | opcode(6) | target address(26) |       |               |          |          |

Here the instruction formats are written out by field name and width in bits in parentheses. The first bit of the opcode is the MSB and the other end is the LSB. The fields are used as follows:

| opcode     | indicates operation, or arithmetic family of operations (for opcode 0, which is R-type)  |  |  |
|------------|------------------------------------------------------------------------------------------|--|--|
| funct      | indicates specific operation within arithmetic family of operations                      |  |  |
| rs, rt, rd | for R-type, rs and rt are sources with rd as destination – rules vary for other formats! |  |  |
| shamt      | shift amount for instructions that perform shifts                                        |  |  |
| immediate  | Relative address or constant                                                             |  |  |
| address    | Absolute address                                                                         |  |  |

Practice problem: Decode the instructions a.) 0x02114824 b.) 0x03E00008 c.) 0x292A0020

- a.) 0x02114824 ightarrow and \$9, \$16, \$17 ightarrow and \$t1, \$s0, \$s1
- b.)  $0x03E00008 \rightarrow jr $31 \rightarrow jr $ra$
- c.)  $0x02114824 \rightarrow slti$  \$10, \$9,  $32 \rightarrow slti$  \$t2, \$t1, 32