## Architecture ☐ Software visible registers ☐ Memory Addressing ☐ The instruction set ☐ The exception / reset mechanism Pirouz Bazargan Sabet June 2014



## Instruction Set RISC Architecture Only simple instructions All instructions have the same size (32 bits) 3-operand instructions (2 read, 1 write) No operation involving operands in memory - Only load and store operations Pirouz Bazargan Sabet June 2014

























































































