

# 1-/2-Channel 15 V Digital Potentiometers

## AD5260/AD5262

FEATURES 256 Positions AD5260 – 1-Channel AD5262 – 2-Channel (Independently Programmable) Potentiometer Replacement 20 k $\Omega$ , 50 k $\Omega$ , 200 k $\Omega$  Low Temperature Coefficient 35 ppm/°C 4-Wire SPI-Compatible Serial Data Input 5 V to 15 V Single-Supply;  $\pm 5.5$  V Dual-Supply Operation Power ON Mid-Scale Preset

#### **APPLICATIONS**

Mechanical Potentiometer Replacement Instrumentation: Gain, Offset Adjustment Stereo Channel Audio Level Control Programmable Voltage to Current Conversion Programmable Filters, Delays, Time Constants Line Impedance Matching Low Resolution DAC Replacement

#### **GENERAL DESCRIPTION**

The AD5260/AD5262 provide a single- or dual-channel, 256-position, digitally controlled variable resistor (VR) device.\* These devices perform the same electronic adjustment function as a potentiometer or variable resistor. Each channel of the AD5260/AD5262 contains a fixed resistor with a wiper contact that taps the fixed resistor value at a point determined by a digital code loaded into the SPI-compatible serial-input register. The resistance between the wiper and either end point of the fixed resistor varies linearly with respect to the digital code transferred into the VR latch. The variable resistor offers a completely programmable value of resistance, between the A terminal and the wiper or the B terminal and the wiper. The fixed A to B terminal resistance of 20 k $\Omega$ , 50 k $\Omega$ , or 200 k $\Omega$  has a nominal temperature coefficient of 35 ppm/°C. Unlike the majority of the digital potentiometers in the market, these devices can operate up to 15 V or  $\pm 5$  V provided proper supply voltages are furnished.

Each VR has its own VR latch, which holds its programmed resistance value. These VR latches are updated from an internal serial-to-parallel shift register, which is loaded from a standard 3-wire serial-input digital interface. The AD5260 contains an 8-bit serial register while the AD5262 contains a 9-bit serial register. Each bit is clocked into the register on the positive edge of the CLK. The AD5262 address bit determines the corresponding VR latch to be loaded with the last 8 bits of the data word during the positive edging of  $\overline{\text{CS}}$  strobe. A serial data output pin at the opposite end of the serial register enables simple daisy chaining in multiple VR applications without additional external decoding logic. An optional reset pin  $\overline{(\text{PR})}$  forces the wiper to the mid-scale position by loading  $80_{\text{H}}$  into the VR latch.

\*The terms digital potentiometers, VR, and RDAC are used interchangeably.

#### REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

#### FUNCTIONAL BLOCK DIAGRAMS







Figure 1. R<sub>WA</sub> and R<sub>WB</sub> vs. Code

The AD5260/AD5262 are available in thin surface-mount TSSOP-14 and TSSOP-16 packages. All parts are guaranteed to operate over the extended industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 2002

# 

## ELECTRICAL CHARACTERISTICS 20 k $\Omega$ , 50 k $\Omega$ , 200 k $\Omega$ Versions

| Parameter                                 | Symbol Conditions           |                                                                                                                                      |           |            | Max         | Unit           |
|-------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-------------|----------------|
| DC CHARACTERISTICS RHEOSTAT N             | AODE Specific               | eations apply to all VRs                                                                                                             |           |            |             |                |
| Resistor Differential NL <sup>2</sup>     | R-DNL                       | $  R_{WB}, V_A = NC $                                                                                                                | -1        | $\pm 1/4$  | +1          | LSB            |
| Resistor Nonlinearity <sup>2</sup>        | R-INL                       | $R_{WB}$ , $V_A = NC$                                                                                                                | -1        | $\pm 1/2$  | +1          | LSB            |
| Nominal Resistor Tolerance <sup>3</sup>   | $\Delta R_{AB}$             | $T_A = 25^{\circ}C$                                                                                                                  | -30       |            | 30          | %              |
| Resistance Temperature Coefficient        | $\Delta R_{AB}/\Delta T$    | Wiper = No Connect                                                                                                                   |           | 35         |             | ppm/°C         |
| Wiper Resistance                          | $R_{W}$                     | $I_{W} = 1 \text{ V/R}_{AB}$                                                                                                         |           | 60         | 150         | Ω              |
| Channel Resistance Matching (AD5262 only) |                             | Ch 1 and 2 $R_{WB}$ , $D_X = 80_H$                                                                                                   |           | 0.1        |             | %              |
| Resistance Drift                          | $\Delta R_{AB}$             |                                                                                                                                      |           | 0.05       |             | %              |
| DC CHARACTERISTICS POTENTIOM              | ETER DIVID                  | ER MODE Specifications apply to a                                                                                                    | ll VRs    |            |             |                |
| Resolution                                | N                           |                                                                                                                                      | 8         |            |             | Bits           |
| Differential Nonlinearity <sup>4</sup>    | DNL                         |                                                                                                                                      | -1        | $\pm 1/4$  | +1          | LSB            |
| Integral Nonlinearity <sup>4</sup>        | INL                         |                                                                                                                                      | -1        | $\pm 1/2$  | +1          | LSB            |
| Voltage Divider Temperature Coefficient   | $\Delta V_W/\Delta T$       | $Code = 80_{H}$                                                                                                                      |           | 5          |             | ppm/°C         |
| Full-Scale Error                          | V <sub>WFSE</sub>           | $Code = FF_H$                                                                                                                        | -2        | -1         | +0          | LSB            |
| Zero-Scale Error                          | V <sub>WZSE</sub>           | $Code = 00_{H}$                                                                                                                      | 0         | 1          | 2           | LSB            |
| RESISTOR TERMINALS                        |                             |                                                                                                                                      |           |            |             |                |
| Voltage Range <sup>5</sup>                | $V_{A, B, W}$               |                                                                                                                                      | $V_{SS}$  |            | $V_{ m DD}$ | V              |
| Capacitance <sup>6</sup> Ax, Bx           | $C_{A,B}$                   | f = 5  MHz,                                                                                                                          |           | 25         |             | pF             |
| Canasitanas 6 W.                          |                             | measured to GND, Code = $80_{\rm H}$                                                                                                 |           | <i>= =</i> |             | -F             |
| Capacitance <sup>6</sup> Wx               | $C_{\mathbb{W}}$            | f = 1  MHz,<br>measured to GND, Code = $80_{H}$                                                                                      |           | 55         |             | pF             |
| Common-Mode Leakage Current               | $I_{CM}$                    | $V_A = V_B = V_{DD}/2$                                                                                                               |           | 1          |             | nA             |
| Shut Down Current <sup>7</sup>            | I <sub>SHDN</sub>           | A B DD                                                                                                                               |           |            | 5           | μΑ             |
| DIGITAL INPUTS and OUTPUTS                |                             |                                                                                                                                      |           |            |             |                |
| Input Logic High                          | $V_{\mathrm{IH}}$           |                                                                                                                                      | 2.4       |            |             | V              |
| Input Logic Low                           | $V_{IL}$                    |                                                                                                                                      |           |            | 0.8         | V              |
| Input Logic High                          | V <sub>IH</sub>             | $V_L = 3 V, V_{SS} = 0 V$                                                                                                            | 2.1       |            |             | V              |
| Input Logic Low                           | $V_{IL}^{III}$              | $V_{L} = 3 \text{ V}, V_{SS} = 0 \text{ V}$                                                                                          |           |            | 0.6         | V              |
| Output Logic High (SDO)                   | V <sub>OH</sub>             | $R_{\text{PULL-UP}} = 2 \text{ k}\Omega \text{ to 5 V}$                                                                              | 4.9       |            |             | V              |
| Output Logic Low (SDO)                    | V <sub>OL</sub>             | $I_{OL}$ = 1.6 mA, $V_{LOGIC}$ = 5 V                                                                                                 |           |            | 0.4         | V              |
| Input Current <sup>8</sup>                | $I_{IL}$                    | $V_{IN} = 0 \text{ V or } 5 \text{ V}$                                                                                               |           |            | $\pm 1$     | μA             |
| Input Capacitance <sup>6</sup>            | $C_{IL}$                    |                                                                                                                                      |           | 5          |             | pF             |
| POWER SUPPLIES                            |                             |                                                                                                                                      |           |            |             |                |
| Logic Supply                              | $V_{\rm L}$                 |                                                                                                                                      | 2.7       |            | 5.5         | V              |
| Power Single-Supply Range                 | V <sub>DD RANGE</sub>       | $V_{SS} = 0 V$                                                                                                                       | 4.5       |            | 16.5        | V              |
| Power Dual-Supply Range                   | V <sub>DD/SS RANGE</sub>    |                                                                                                                                      | $\pm 4.5$ |            | ±5.5        | V              |
| Logic Supply Current                      | $  I_{\rm L}  $             | $V_L = 5 V$                                                                                                                          |           |            | 60          | μA             |
| Positive Supply Current                   | $I_{ m DD}$                 | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$                                                                                      |           |            | 1           | μA             |
| Negative Supply Current                   | $I_{SS}$                    | $V_{SS} = -5 V$                                                                                                                      |           |            | 1           | μΑ             |
| Power Dissipation <sup>9</sup>            | $P_{DISS}$                  | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V},$                                                                                     |           |            | 0.3         | mW             |
| D                                         | Dec                         | $V_{DD} = +5 \text{ V}, V_{SS} = -5 \text{ V}$                                                                                       |           | 0.002      | 0.01        | 0/ /0/         |
| Power Supply Sensitivity                  | PSS                         | $\Delta V_{DD} = +5 \text{ V}, \pm 10\%$                                                                                             |           | 0.003      | 0.01        | %/%            |
| DYNAMIC CHARACTERISTICS <sup>6, 10</sup>  | D.W.                        | B 2016/2016/2016                                                                                                                     |           |            | 100         |                |
| Bandwidth –3 dB                           | BW                          | $R_{AB} = 20 \text{ k}\Omega/50 \text{ k}\Omega/200 \text{ k}\Omega$                                                                 |           | 310/130    | 0/30        | kHz            |
| Total Harmonic Distortion                 | $\mathrm{THD}_{\mathrm{W}}$ | $V_{A} = 1 V_{RMS}, V_{B} = 0 V,$                                                                                                    |           | 0.014      |             | %              |
| V <sub>W</sub> Settling Time              | $t_{\rm S}$                 | $f = 1 \text{ kHz}, R_{AB} = 20 \text{ k}\Omega$<br>$V_A = +5 \text{ V}, V_B = -5 \text{ V},$                                        |           | 5          |             | μs             |
| ·· -                                      | -3                          | $\pm 1$ LSB error band, $R_{AB} = 20 \text{ k}\Omega$                                                                                |           | _          |             | ļ              |
| Crosstalk <sup>11</sup>                   | $C_{\mathrm{T}}$            | $V_A = V_{DD}, V_B = 0 V,$                                                                                                           |           |            |             |                |
|                                           |                             | Measure V <sub>W</sub> with Adjacent                                                                                                 |           |            |             |                |
|                                           |                             | RDAC Making Full-Scale                                                                                                               |           | 1          |             | nV-s           |
| A 1 0 "                                   |                             | Code Change (AD5262 only)                                                                                                            |           |            |             |                |
| Analog Crosstalk                          | $C_{TA}$                    | $V_{A1} = V_{DD}, V_{B1} = 0V,$                                                                                                      |           |            |             |                |
|                                           |                             | Measure $V_{W1}$ with                                                                                                                |           | 6.4        |             | 4D             |
|                                           |                             | $V_{W2} = 5 \text{ V p-p } @ \text{ f} = 10 \text{ kHz},$<br>$R_{AB} = 20 \text{ k}\Omega/200 \text{ k}\Omega \text{ (AD5262 only)}$ |           | -64        |             | dB             |
| Resistor Noise Voltage                    | e <sub>N_WB</sub>           | $R_{\text{WB}} = 20 \text{ k}2200 \text{ k}2 \text{ (AD 3202 offly)}$                                                                |           | 13         |             | $nV/\sqrt{Hz}$ |
|                                           | -1N_W D                     | f = 1 kHz                                                                                                                            |           |            |             |                |
|                                           |                             |                                                                                                                                      |           |            |             |                |

-2-

| Parameter                                         | Symbol           | Conditions                                    | Min | Тур | Max | Unit |
|---------------------------------------------------|------------------|-----------------------------------------------|-----|-----|-----|------|
| INTERFACE TIMING CHARACTERIS                      |                  |                                               |     |     |     |      |
| Clock Frequency                                   | $f_{CLK}$        |                                               |     |     | 25  | MHz  |
| Input Clock Pulsewidth                            | $t_{CH}, t_{CL}$ | Clock level high or low                       | 20  |     |     | ns   |
| Data Setup Time                                   | t <sub>DS</sub>  |                                               | 10  |     |     | ns   |
| Data Hold Time                                    | t <sub>DH</sub>  |                                               | 10  |     |     | ns   |
| CLK to SDO Propagation Delay <sup>13</sup>        | t <sub>PD</sub>  | $R_L = 1 \text{ k}\Omega, C_L < 20 \text{pF}$ | 1   |     | 160 | ns   |
| CS Setup Time                                     | t <sub>CSS</sub> |                                               | 5   |     |     | ns   |
| CS High Pulsewidth                                | t <sub>CSW</sub> |                                               | 20  |     |     | ns   |
| Reset Pulsewidth                                  | t <sub>RS</sub>  |                                               | 50  |     |     | ns   |
| CLK Fall to $\overline{\text{CS}}$ Rise Hold Time | t <sub>CSH</sub> |                                               | 0   |     |     | ns   |
| CS Rise to Clock Rise Setup                       | t <sub>CS1</sub> |                                               | 10  |     |     | ns   |

#### NOTES

The AD5260/AD5262 contains 1,968 transistors. Die Size: 89 mil. × 105 mil. 9,345 sq. mil.

Specifications subject to change without notice.

| <b>ABSOLUTE</b> 1 | MAXIMUM | RATINGS <sup>1</sup> |
|-------------------|---------|----------------------|
|-------------------|---------|----------------------|

| $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$  |
|---------------------------------------------------------|
| $V_{DD}$ to GND                                         |
| $V_{SS}$ to GND                                         |
| $V_{DD}$ to $V_{SS}$                                    |
| $V_A$ , $V_B$ , $V_W$ to GND $V_{SS}$ , $V_{DI}$        |
| $A_X - B_X$ , $A_X - W_X$ , $B_X - W_X$                 |
| Intermittent <sup>2</sup> ±20 mA                        |
| Continuous ±5 mA                                        |
| Digital Inputs and Output Voltage to GND 0 V, 7 V       |
| Operating Temperature Range40°C to +85°C                |
| Maximum Junction Temperature (T <sub>J MAX</sub> )150°C |
| Storage Temperature65°C to +150°C                       |
|                                                         |

| Lead Temperature (Soldering, 10 sec) 30         | 00°C |
|-------------------------------------------------|------|
| Vapor Phase (60 sec)                            | 15°C |
| Infrared (15 sec)                               | 20°C |
| Thermal Resistance <sup>3</sup> θ <sub>IA</sub> |      |
| TSSOP-14                                        | C/W  |
| TSSOP-16                                        | C/W  |

#### NOTE

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 $^2$  Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance setting.  $^3$  Package Power Dissipation =  $(T_{\rm J\,MAX}-T_{\rm A})/\theta_{\rm JA}$ 

REV. 0 -3-

 $<sup>^{1}</sup>$ Typicals represent average readings at 25°C and  $V_{DD}$  = +5 V,  $V_{SS}$  = -5 V.

<sup>&</sup>lt;sup>2</sup>Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.  $I_W = V_{DD}/R$  for both  $V_{DD} = +5 \text{ V}$ ,  $V_{SS} = -5 \text{ V}$ .  $^3V_{AB} = V_{DD}$ , Wiper  $(V_W) = No$  connect.

 $<sup>^4</sup>$ INL and DNL are measured at  $V_W$  with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. VA =  $V_{DD}$  and  $V_B$  = 0V. DNL specification limits of  $\pm 1$  LSB maximum are Guaranteed Monotonic operating conditions.

<sup>&</sup>lt;sup>5</sup>Resistor terminals A, B, W have no limitations on polarity with respect to each other.

<sup>&</sup>lt;sup>6</sup>Guaranteed by design and not subject to production test.

<sup>&</sup>lt;sup>7</sup>Measured at the Ax terminals. All Ax terminals are open-circuit in shutdown mode.

<sup>&</sup>lt;sup>8</sup>Worst-case supply current consumed when input all logic-input levels set at 2.4 V, standard characteristic of CMOS logic.

 $<sup>^9</sup>P_{DISS}$  is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation.

 $<sup>^{10}</sup>$  All dynamic characteristics use  $V_{DD} = +5 \text{ V}$ ,  $V_{SS} = -5 \text{ V}$ ,  $V_L = +5 \text{ V}$ .

 $<sup>^{11}\</sup>mbox{Measured}$  at a  $\mbox{V}_{\mbox{W}}$  pin where an adjacent  $\mbox{V}_{\mbox{W}}$  pin is making a full-scale voltage change.

 $<sup>^{12}</sup>$  See timing diagram for location of measured values. All input control voltages are specified with  $t_R$  =  $t_F$  = 2ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V. Switching characteristics are measured using  $V_L$  = 5 V.

 $<sup>^{13}\</sup>mbox{Propagation}$  delay depends on value of  $\mbox{V}_{\mbox{\scriptsize DD}},\,\mbox{R}_{\mbox{\scriptsize L}},$  and  $\mbox{C}_{\mbox{\scriptsize L}}.$ 

## **ORDERING GUIDE**

| Model              | $\mathbf{R}_{\mathbf{A}\mathbf{B}}$ ( $\mathbf{k}\Omega$ ) | Temperature    | Package<br>Description | Package<br>Option | No. of Parts<br>per Container | Branding<br>Information* |
|--------------------|------------------------------------------------------------|----------------|------------------------|-------------------|-------------------------------|--------------------------|
| AD5260BRU20        | 20                                                         | −40°C to +85°C | TSSOP-14               | RU-14             | 96                            | AD5260B20                |
| AD5260BRU20-REEL7  | 20                                                         | −40°C to +85°C | TSSOP-14               | RU-14             | 1000                          | AD5260B20                |
| AD5260BRU50        | 50                                                         | −40°C to +85°C | TSSOP-14               | RU-14             | 96                            | AD5260B50                |
| AD5260BRU50-REEL7  | 50                                                         | −40°C to +85°C | TSSOP-14               | RU-14             | 1000                          | AD5260B50                |
| AD5260BRU200       | 200                                                        | −40°C to +85°C | TSSOP-14               | RU-14             | 96                            | AD5260B200               |
| AD5260BRU200-REEL7 | 200                                                        | −40°C to +85°C | TSSOP-14               | RU-14             | 1000                          | AD5260B200               |
| AD5262BRU20        | 20                                                         | −40°C to +85°C | TSSOP-16               | RU-16             | 96                            | AD5262B20                |
| AD5262BRU20-REEL7  | 20                                                         | −40°C to +85°C | TSSOP-16               | RU-16             | 1000                          | AD5262B20                |
| AD5262BRU50        | 50                                                         | −40°C to +85°C | TSSOP-16               | RU-16             | 96                            | AD5262B50                |
| AD5262BRU50-REEL7  | 50                                                         | −40°C to +85°C | TSSOP-16               | RU-16             | 1000                          | AD5262B50                |
| AD5262BRU200       | 200                                                        | −40°C to +85°C | TSSOP-16               | RU-16             | 96                            | AD5262B200               |
| AD5262BRU200-REEL7 | 200                                                        | −40°C to +85°C | TSSOP-16               | RU-16             | 1000                          | AD5262B200               |

<sup>\*</sup>Line 1 contains part number, line 2 contains differentiating detail by part type and ADI logo symbol, line 3 contains date code YWW.

## CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5260/AD5262 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-4- REV. 0

Table I. AD5260 8-Bit Serial-Data Word Format

|            |            |            | DAT        | Α  |            |            |            |
|------------|------------|------------|------------|----|------------|------------|------------|
| <b>B</b> 7 | <b>B</b> 6 | <b>B</b> 5 | <b>B</b> 4 | В3 | <b>B</b> 2 | <b>B</b> 1 | <b>B</b> 0 |
| D7<br>MSI  | D6         | D5         | D4         | D3 | D2         | D1         | D0<br>LSB  |
| $2^{7}$    |            |            |            |    |            |            | $2^{0}$    |



Figure 2a. AD5260 Timing Diagram



Figure 2b. AD5262 Timing Diagram

Table II. AD5262 9-Bit Serial-Data Word Format

| ADDR      |            | D          | ATA        |            |            |            |            |            |
|-----------|------------|------------|------------|------------|------------|------------|------------|------------|
| <b>B8</b> | <b>B</b> 7 | <b>B</b> 6 | <b>B</b> 5 | <b>B</b> 4 | <b>B</b> 3 | <b>B</b> 2 | <b>B</b> 1 | <b>B</b> 0 |
| A0        | D7<br>MSB  |            | D5         | D4         | D3         | D2         | D1         | D0<br>LSB  |
| $2^{8}$   | $2^7$      |            |            |            |            |            |            | $2^0$      |



Figure 2c. Detail Timing Diagram



Figure 2d. Preset Timing Diagram

REV. 0 -5-

## **AD5260 PIN CONFIGURATION**

# A 1 1 14 SDO 13 NC 12 V<sub>L</sub> V<sub>DD</sub> 4 AD5260 11 V<sub>SS</sub> TOP VIEW (Not to Scale) 9 PR 8 CS

# AD5260 PIN FUNCTION DESCRIPTIONS

| AD5262 PIN CONFIGURATION |
|--------------------------|
|--------------------------|



## **AD5262 PIN FUNCTION DESCRIPTIONS**

| Pin<br>Number | Mnemonic        | Description                                                              | Pin<br>Number | Mnemonic    | Description                                                                      |
|---------------|-----------------|--------------------------------------------------------------------------|---------------|-------------|----------------------------------------------------------------------------------|
| 1             | A               | A Terminal                                                               | 1             | SDO         | Serial Data Output, Open Drain                                                   |
| 2             | W               | Wiper Terminal                                                           |               |             | transistor requires pull-up resistor.                                            |
| 3             | В               | B Terminal                                                               | 2             | A1          | A Terminal RDAC #1                                                               |
| 4             | $V_{DD}$        | Positive power supply, specified                                         | 3             | W1          | Wiper RDAC #1, address $A0 = 0_2$                                                |
|               |                 | for operation at both 5 V or 15 V.                                       | 4             | B1          | B Terminal RDAC #1                                                               |
|               |                 | $\left  \text{ (Sum of }  V_{DD}  +  V_{SS}  \le 15 \text{ V} \right)$   | 5             | $V_{ m DD}$ | Positive power supply, specified for                                             |
| 5             | SHDN            | Active low input. Terminal A open-circuit. Shutdown controls.            |               |             | operation at both 5 V or 15 V. (Sum of $ V_{DD}  +  V_{SS}  \le 15 \text{ V}$ )  |
|               |                 | Variable Resistors of RDAC.                                              | 6             | SHDN        | Active low input. Terminal A                                                     |
| 6             | CLK             | Serial Clock Input, positive edge triggered.                             |               |             | open-circuit. Shutdown controls<br>Variable Resistors #1 through #2.             |
| 7             | SDI             | Serial Data Input                                                        | 7             | CLK         | Serial Clock Input, positive edge                                                |
| 8             | CS              | Chip Select Input, Active Low.                                           |               |             | triggered.                                                                       |
|               |                 | When $\overline{CS}$ returns high, data will                             | 8             | SDI         | Serial Data Input.                                                               |
|               |                 | be loaded into the RDAC register.                                        | 9             | CS          | Chip Select Input, Active Low.                                                   |
| 9             | PR              | Active low preset to mid-scale; sets RDAC registers to 80 <sub>H</sub> . |               |             | When $\overline{CS}$ returns high, data in the serial input register is decoded, |
| 10            | GND             | Ground                                                                   |               |             | based on the address Bit A <sub>0</sub> , and                                    |
| 11            | V <sub>SS</sub> | Negative Power Supply, specified                                         |               |             | loaded into the target RDAC register.                                            |
| 12            | $V_{\rm L}$     | for operation from 0 V to -5 V.  Logic Supply Voltage, needs to be       | 10            | PR          | Active low preset to mid-scale sets RDAC registers to 80 <sub>H</sub> .          |
|               | L               | same voltage as the digital logic                                        | 11            | GND         | Ground                                                                           |
|               |                 | controlling the AD5260.                                                  | 12            | $V_{SS}$    | Negative Power Supply, specified                                                 |
| 13            | NC              | No Connect (Users should not connect anything other than dummy           |               |             | for operation at both 0 V or $-5$ V (Sum of $ V_{DD}  +  V_{SS}  < 15$ V).       |
|               |                 | pad on this pin)                                                         | 13            | $V_{\rm L}$ | Logic Supply Voltage, needs to be                                                |
| 14            | SDO             | Serial Data Output, Open Drain transistor requires pull-up resistor.     |               |             | same voltage as the digital logic controlling the AD5262.                        |
|               | 1               |                                                                          | 14            | B2          | B Terminal RDAC #2                                                               |
|               |                 |                                                                          | 15            | W2          | Wiper RDAC #2, address $A0 = 1_2$                                                |
|               |                 |                                                                          | 16            | A2          | A Terminal RDAC #2                                                               |

-6- REV. 0

#### THEORY OF OPERATION

The AD5260/AD5262 provide a single- or dual-channel, 256-position digitally controlled variable resistor (VR) device and operate up to 15 V maximum voltage. Changing the programmed VR settings is accomplished by clocking an 8-/9-bit serial data word into the SDI (Serial Data Input) pin. For the AD5262, the format of this data word is one address bit. A0 represents the first bit B8, then followed by eight data bits B7-B0 with MSB first. Tables I and II provide the serial register data word format. See Table III for the AD5262 address assignment to decode the location of the VR latch receiving the serial register data in bits B7 through B0. VR outputs can be changed one at a time in random sequence. The AD5260/ AD5262 presets to a mid-scale, simplifying fault condition recovery at power-up. Mid-scale can also be achieved at any time by asserting the  $\overline{PR}$  pin. Both parts have an internal power ON preset that places the wiper in a mid-scale preset condition at power ON. Operation of the power ON preset function depends only on the state of the V<sub>L</sub> pin.

The AD5260/AD5262 contains a power shutdown SHDN pin, which places the RDAC in an almost zero power consumption state where terminals Ax are open circuited, and the wiper W is connected to B, resulting in only leakage currents being consumed in the VR structure. In the shutdown mode, the VR latch settings are maintained so that, returning to operational mode from power shutdown, the VR settings return to their previous resistance values.

Table III. AD5262 Address Decode Table

| <b>A</b> 0 | Latch Loaded |
|------------|--------------|
| 0          | RDAC#1       |
| 1          | RDAC#2       |

## **DIGITAL INTERFACING**

The AD5260/AD5262 contains a 4-wire SPI-compatible digital interface (SDI, SDO,  $\overline{CS}$ , and CLK). For the AD5260, the 8-bit serial word must be loaded with MSB first, and the format of the word is shown in Table I. For the AD5262, the 9-bit serial word must be loaded with address bit A0 first, then MSB of the data. The format of the word is shown in Table II.



Figure 3. AD5262 Block Diagram

The positive-edge sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or other suitable means. Figure 3 shows more detail of the internal digital circuitry. When  $\overline{CS}$  is low, the clock loads data into the serial register on each positive clock edge (see Table IV).

Table IV. Truth Table

| CLK | CS         | PR | SHDN | Register Activity                             |
|-----|------------|----|------|-----------------------------------------------|
| L   | L          | Н  | Н    | No SR effect, enables SDO pin                 |
| ^*  | L          | Н  | H    | Shift one bit in from the SDI pin.            |
|     |            |    |      | The eighth previously entered bit is          |
|     |            |    |      | shifted out of the SDO pin.                   |
| X   | $\uparrow$ | Н  | Н    | Load SR data into RDAC latch                  |
| X   | Η          | Н  | Н    | No Operation                                  |
| X   | X          | L  | Н    | Sets all RDAC latches to Mid-Scale,           |
|     |            |    |      | wiper centered, and SDO latch                 |
|     |            |    |      | cleared.                                      |
| X   | Η          | 1  | Н    | Latches all RDAC latches to 80 <sub>H</sub> . |
| X   | Η          | Н  | L    | Open circuits all resistor A-terminals,       |
|     |            |    |      | connects W to B, turns off SDO                |
|     |            |    |      | output transistor.                            |

<sup>\*↑ =</sup> positive edge, X = don't care, SR = shift register

The data setup and data hold times in the specification table determine the data valid time requirements. The AD5260 uses an 8-bit serial input data register word that is transferred to the internal RDAC register when the  $\overline{\text{CS}}$  line returns to logic high. For the AD5262 the last 9 bits of the data word entered into the serial register are held when  $\overline{\text{CS}}$  returns high. Any extra bits are ignored. At the same time  $\overline{\text{CS}}$  goes high, it gates the address decoder enabling AD5262 one of two positive edge-triggered AD5262 RDAC latches (see Figure 4).



Figure 4. Equivalent Input Control Logic

The target RDAC latch is loaded with the last 8 bits of the serial data word completing one RDAC update. For the AD5262, two separate 9-bit data words must be clocked in to change both VR settings.

During shutdown (SHDN) the SDO output pin is forced to the off (logic high state) to disable power dissipation in the pull-up resistor. See Figure 5 for equivalent SDO output circuit schematic.



Figure 5. Detail SDO Output Schematic of the AD5260

REV. 0 -7-

All digital inputs are protected with a series input resistor and parallel Zener ESD structure as shown in Figure 6. This applies to digital input pins CS, SDI, SDO, PR, SHDN, and CLK.



Figure 6. ESD Protection of Digital Pins



Figure 7. ESD Protection of Resistor Terminals

## LAYOUT AND POWER SUPPLY BYPASSING

It is a good practice to employ compact, minimum-lead length layout design. The leads to the input should be as direct as possible with a minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also a good practice to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with 0.01  $\mu F$ –0.1  $\mu F$  disc or chip ceramics capacitors. Low-ESR 1  $\mu F$  to 10  $\mu F$  tantalum or electrolytic capacitors should also be applied at the supplies to minimize any transient disturbance (see Figure 8). Notice the digital ground should also be joined remotely to the analog ground to minimize the ground bounce.



Figure 8. Power Supply Bypassing

## TERMINAL VOLTAGE OPERATING RANGE

The AD5260/AD5262 positive  $V_{DD}$  and negative  $V_{SS}$  power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on terminals A, B, and W that exceed  $V_{DD}$  or  $V_{SS}$  will be clamped by the internal forward biased diodes (see Figure 9).



Figure 9. Maximum Terminal Voltages Set by  $V_{DD}$  and  $V_{SS}$ 

The ground pin of the AD5260/AD5262 device is primarily used as a digital ground reference, which needs to be tied to the PCB's common ground. The digital input control signals to the AD5260/AD5262 must be referenced to the device ground pin (GND), and must satisfy the logic level defined in the specification table

of this data sheet. An internal level shift circuit ensures that the common-mode voltage range of the three terminals extends from  $V_{SS}$  to  $V_{DD}$  regardless of the digital input level.

## **POWER-UP SEQUENCE**

Since there are diodes to limit the voltage compliance at terminals A, B, and W (see Figure 9), it is important to power  $V_{\rm DD}/V_{\rm SS}$  first before applying any voltage to terminals A, B, and W. Otherwise, the diode will be forward biased such that  $V_{\rm DD}/V_{\rm SS}$  will be powered unintentionally and may affect the rest of the user's circuit. The ideal power-up sequence is in the following order: GND,  $V_{\rm DD}, V_{\rm SS}, V_{\rm L}$ , Digital Inputs, and  $V_{\rm A/B/W}$ . The order of powering  $V_{\rm A}, V_{\rm B}, V_{\rm W}$ , and Digital Inputs is not important as long as they are powered after  $V_{\rm DD}/V_{\rm SS}$ .

#### **Daisy-Chain Operation**

The serial-data output (SDO) pin contains an open drain n-channel FET. This output requires a pull-up resistor to transfer data to the next package's SDI pin. This allows for daisy chaining several RDACs from a single processor serial data line. The pull-up resistor termination voltage can be larger than the V<sub>DD</sub> supply voltage. It is recommended to increase the Clock period when using a pull-up resistor to the SDI pin of the following device in series because capacitive loading at the daisy-chain node SDO-SDI between devices may induce time delay to subsequent devices. Users should be aware of this potential problem to achieve data transfer successfully (see Figure 10). If two AD5260s are daisychained, this requires a total of 16 bits of data. The first 8 bits, complying with the format shown in Table I, go to U2, and the second 8 bits with the same format go to U1. The  $\overline{CS}$  should be kept low until all 16 bits are clocked into their respective serial registers, and the  $\overline{CS}$  is then pulled high to complete the operation.



Figure 10. Daisy-Chain Configuration

#### RDAC STRUCTURE

The RDAC contains a string of equal resistor segments, with an array of analog switches, that act as the wiper connection. The number of positions is the resolution of the device. The AD5260/ AD5262 have 256 connection points allowing it to provide better than 0.4% set-ability resolution. Figure 11 shows an equivalent structure of the connections between the three terminals that make up one channel of the RDAC. The SWA and SWB will always be ON, while one of the switches SW(0) to  $SW(2^N-1)$ will be ON one at a time depending on the resistance position decoded from the data bits. Since the switch is not ideal, there is a 60  $\Omega$  wiper resistance,  $R_W$ . Wiper resistance is a function of supply voltage and temperature. The lower the supply voltage, the higher the wiper resistance. Similarly, the higher the temperature, the higher the wiper resistance. Users should be aware of the contribution of the wiper resistance when accurate prediction of the output resistance is needed.

-8- REV. 0



Figure 11. Simplified RDAC Architecture

## PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation

The nominal resistances of the RDAC between terminals A and B are available with values of 20 k $\Omega$ , 50 k $\Omega$ , and 200 k $\Omega$ . The final three digits of the part number determine the nominal resistance value, e.g.,  $20 \text{ k}\Omega = 20$ ;  $50 \text{ k}\Omega = 50$ ;  $200 \text{ k}\Omega = 200$ . The nominal resistance (R<sub>AB</sub>) of the VR has 256 contact points accessed by the wiper terminal, plus the B terminal contact. The 8-bit data in the RDAC latch is decoded to select one of the 256 possible settings. Assuming a 20 k $\Omega$  part is used, the wiper's first connection starts at the B terminal for data  $00_H$ . Since there is a  $60~\Omega$  wiper contact resistance, such connection yields a minimum of 60  $\Omega$  resistance between terminals W and B. The second connection is the first tap point corresponds to 138  $\Omega$  ( $R_{WB}$  =  $R_{AB}/256 + R_{W}$  = 78  $\Omega + 60 \Omega$ ) for data 01<sub>H</sub>. The third connection is the next tap point representing 216  $\Omega$  (78  $\times$  2 + 60) for data 02<sub>H</sub> and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 19982  $\Omega$  [R<sub>AB</sub> – 1 LSB + R<sub>W</sub>]. The wiper does not directly connect to the B terminal. See Figure 11 for a simplified diagram of the equivalent RDAC circuit.

The general equation determining the digitally programmed output resistance between W and B is:

$$R_{WB}(D) = \frac{D}{256} \times R_{AB} + R_{W} \tag{1}$$

where D is the decimal equivalent of the binary code which is loaded in the 8-bit RDAC register, and  $R_{AB}$  is the nominal end-to-end resistance.

For example,  $R_{AB}$  = 20 k $\Omega$ , when  $V_B$  = 0 V and A-terminal is open circuit, the following output resistance values  $R_{WB}$  will be set for the following RDAC latch codes. The result will be the same if terminal A is tied to W:

| D<br>(DEC) | $\mathbf{R}_{\mathbf{WB}}$ ( $\Omega$ ) | Output State                                           |
|------------|-----------------------------------------|--------------------------------------------------------|
| 256        | 19982                                   | Full-Scale (R <sub>AB</sub> – 1 LSB + R <sub>W</sub> ) |
| 128        | 10060                                   | Mid-Scale                                              |
| 1          | 138                                     | 1 LSB                                                  |
| 0          | 60                                      | Zero-Scale (wiper contact resistance)                  |

Note that in the zero-scale condition a finite wiper resistance of  $60~\Omega$  is present. Care should be taken to limit the current flow between W and B in this state to no more than 20 mA to avoid degradation or possible destruction of the internal switches.

Like the mechanical potentiometer the RDAC replaces, the AD5260/AD5262 parts are totally symmetrical. The resistance between the wiper W and terminal A also produces a digitally controlled complementary resistance  $R_{\rm WA}$ . Figure 12 shows the symmetrical programmability of the various terminal connections. When  $R_{\rm WA}$  is used, the B–terminal can be let floating or tied to the wiper. Setting the resistance value for  $R_{\rm WA}$  starts at a maximum value of resistance and decreases as the data loaded in the latch is increased in value. The general equation for this operation is:

$$R_{WA}(D) = \frac{256 - D}{256} \times R_{AB} + R_{W}$$
 (2)

For example,  $R_{AB}$  = 20 k $\Omega$ , when  $V_A$  = 0 V and B-terminal is open, the following output resistance  $R_{WA}$  will be set for the following RDAC latch codes. The result will be the same if terminal B is tied to W:

| D<br>(DEC) | $\mathbf{R}_{\mathbf{W}\mathbf{A}}$ ( $\Omega$ ) | Output State |  |  |
|------------|--------------------------------------------------|--------------|--|--|
| 256        | 60                                               | Full-Scale   |  |  |
| 128        | 10060                                            | Mid-Scale    |  |  |
| 1          | 19982                                            | 1 LSB        |  |  |
| 0          | 20060                                            | Zero-Scale   |  |  |



Figure 12. AD5260/AD5262 Equivalent RDAC Circuit

The typical distribution of the nominal resistance  $R_{AB}$  from channel to channel matches within  $\pm 1\%$ . Device-to-device matching is process lot dependent with the worst case of  $\pm 30\%$  variation. On the other hand, since the resistance element is processed in thin film technology, the change in  $R_{AB}$  with temperature has a low 35 ppm/°C temperature coefficient.

REV. 0 –9–

## **AD5260/AD5262—Typical Performance Characteristics**



TPC 1. R-INL vs. Code vs. Supply Voltages



TPC 2. R-DNL vs. Code vs. Supply Voltages



TPC 3. INL vs. Code,  $V_{DD}/V_{SS} = \pm 5 \text{ V}$ 



TPC 4. DNL vs. Code,  $V_{DD}/V_{SS} = \pm 5 V$ 



TPC 5. INL vs. Code vs. Supply Voltages



TPC 6. DNL vs. Code vs. Supply Voltages



TPC 7. INL vs. Supply Voltages



TPC 8. R-INL vs. Supply Voltages



TPC 9. Wiper ON Resistance vs. Bias Voltage

-10- REV. 0



TPC 10. Full-Scale Error



TPC 11. Zero-Scale Error



TPC 12. Supply Current vs. Temperature



TPC 13.  $I_{LOGIC}$  vs. Temperature



TPC 14.  $I_{LOGIC}$  vs. Digital Input Voltage



TPC 15. Rheostat Mode Tempco  $\Delta R_{WB}/\Delta T$  vs. Code



TPC 16. Potentiometer Mode  $\Delta V_{WB}/\Delta T$  vs. Code



TPC 17. Gain vs. Frequency vs. Code,  $R_{AB} = 20 \text{ k}\Omega$ 

REV. 0 -11-



TPC 18. Gain vs. Frequency vs. Code  $R_{AB} = 50 \text{ k}\Omega$ 



TPC 21. Normalized Gain Flatness vs. Frequency



TPC 24. Mid-Scale Glitch Energy, Code  $80_{\rm H}$  to  $7F_{\rm H}$ 



TPC 19. Gain vs. Frequency vs. Code  $R_{AB} = 200 \text{ k}\Omega$ 



TPC 22. I<sub>LOGIC</sub> vs. Frequency



TPC 25. Large Signal Settling Time



TPC 20. -3 dB Bandwidth



TPC 23. PSRR vs. Frequency



TPC 26. Digital Feedthrough vs. Time

-12- REV. 0







TPC 28. Long-Term Resistance Drift



TPC 29. Channel-to-Channel Resistance Matching (AD5262)

## **TEST CIRCUITS**

Test Circuits 1 to 9 define the test conditions used in the product specification table.



Test Circuit 1. Potentiometer Divider Nonlinearity Error (INL, DNL)



Test Circuit 2. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)



Test Circuit 3. Wiper Resistance



Test Circuit 4. Power Supply Sensitivity (PSS, PSSR)



Test Circuit 5. Gain vs. Frequency



Test Circuit 6. Incremental ON Resistance



Test Circuit 7. Common-Mode Leakage Current

REV. 0 -13-

### **TEST CIRCUITS (continued)**



Test Circuit 8. V<sub>LOGIC</sub> Current vs. Digital Input Voltage



Test Circuit 9. Analog Crosstalk

## PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation

The digital potentiometer easily generates output voltages at wiperto-B and wiper-to-A to be proportional to the input voltage at A-to-B. Ignore the effect of the wiper resistance at the moment. For example, connecting A-terminal to 5 V and B-terminal to ground produces an output voltage at the wiper-to-B starting at zero volts up to 1 LSB less than 5 V. Each LSB of voltage is equal to the voltage applied across terminal AB divided by the 256 position of the potentiometer divider. Since the AD5260/AD5262 operates from dual supplies, the general equation defining the output voltage at  $V_{\rm W}$  with respect to ground for any given input voltage applied to terminals AB is:

$$V_W(D) = \frac{D}{256} \times V_{AB} + V_B \tag{3}$$

Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Unlike the rheostat mode, the output voltage is dependent on the ratio of the internal resistors  $R_{WA}$  and  $R_{WB}$  and not the absolute values; therefore, the drift reduces to 5 ppm/ $^{\circ}C.$ 

#### APPLICATIONS

## Bipolar DC or AC Operation from Dual Supplies

The AD5260/AD5262 can be operated from dual supplies enabling control of ground referenced AC signals or bipolar operation. The AC signal, as high as  $V_{\rm DD}/V_{\rm SS}$ , can be applied directly across terminals A–B with output taken from terminal W. See Figure 13 for a typical circuit connection.



Figure 13. Bipolar Operation from Dual Supplies

#### Gain Control Compensation

Digital potentiometers are commonly used in gain control as in the noninverting gain amplifier shown in Figure 14.



Figure 14. Typical Noninverting Gain Amplifier

Notice that when the RDAC B terminal parasitic capacitance is connected to the op amp noninverting node, it introduces a zero for the  $1/\beta_O$  term with +20 dB/dec, whereas a typical op amp GBP has –20 dB/dec characteristics. A large R2 and finite C1 can cause this Zero's frequency to fall well below the crossover frequency. Hence the rate of closure becomes 40 dB/dec and the system has 0° phase margin at the crossover frequency. The output may ring or oscillate if the input is a rectangular pulse or step function. Similarly, it is also likely to ring when switching between two gain values because this is equivalent to a step change at the input.

Depending on the op amp GBP, reducing the feedback resistor may extend the Zero's frequency far enough to overcome the problem. A better approach, however, is to include a compensation capacitor C2 to cancel the effect caused by C1. Optimum compensation occurs when  $R1 \times C1 = R2 \times C2$ . This is not an option because of the variation of R2. As a result, one may use the relationship above and scale C2 as if R2 is at its maximum value. Doing so may overcompensate and compromise the performance slightly when R2 is set at low values. However, it will avoid the ringing or oscillation at the worst case. For critical applications, C2 should be found empirically to suit the need. In general, C2 in the range of a few pF to no more than a few tenths of pF is usually adequate for the compensation.

Similarly, there are W and A terminal capacitances connected to the output (not shown). Fortunately their effect at this node is less significant, and the compensation can be avoided in most cases.

## Programmable Voltage Reference

For voltage divider mode operation, Figure 15, it is common to buffer the output of the digital potentiometer unless the load is much larger than  $R_{\rm WB}$ . Not only does the buffer serve the purpose of impedance conversion, but it also allows a heavier load to be driven.

-14- REV. 0



Figure 15. Programmable Voltage Reference

## 8-Bit Bipolar DAC

Figure 16 shows a low cost 8-bit bipolar DAC. It offers the same number of adjustable steps but not the precision of conventional DACs. The linearity and temperature coefficients, especially at low values codes, are skewed by the effects of the digital potentiometer wiper resistance. The output of this circuit is:

$$V_O = \left(\frac{2D}{256} - 1\right) \times V_{REF} \tag{4}$$



Figure 16. 8-Bit Bipolar DAC

#### Bipolar Programmable Gain Amplifier

For applications that require bipolar gain, Figure 17 shows one implementation. Digital potentiometer U1 sets the adjustment range. The wiper voltage at W2 can therefore be programmed between  $V_i$  and  $-KV_i$  at a given U2 setting. Configuring A2 in the noninverting mode allows linear gain and attenuation. The transfer function is:

$$\frac{V_O}{V_i} = \left(1 + \frac{R2}{R1}\right) \times \left(\frac{D2}{256} \times \left(1 + K\right) - K\right) \tag{5}$$

where K is the ratio of R<sub>WB1</sub>/R<sub>WA1</sub> set by U1.



Figure 17. Bipolar Programmable Gain Amplifier

Similar to the previous example, in the simpler (and much more usual) case, where K = 1, a single digital pot AD5260, and U1 is replaced by a matched pair of resistors to apply  $V_i$  and  $-V_i$  at the ends of the digital pot. The relationship becomes:

$$V_O = \left(1 + \frac{R2}{R1}\right) \left(\frac{2D2}{256} - 1\right) \times V_i \tag{6}$$

If R2 is large, a few picofarad compensation capacitors may be needed to avoid any gain peaking.

Table VIII shows the result of adjusting D, with A2 configured as a unity gain, a gain of 2, and a gain of 10. The result is a bipolar amplifier with linearly programmable gain and 256-step resolution.

Table VIII. Result of Bipolar Gain Amplifier

| D   | $\mathbf{R}1 = \infty,  \mathbf{R}2 = 0$ | R1 = R2 | R2 = 9R1 |
|-----|------------------------------------------|---------|----------|
| 0   | -1                                       | -2      | -10      |
| 64  | -0.5                                     | -1      | -5       |
| 128 | 0                                        | 0       | 0        |
| 192 | 0.5                                      | 1       | 5        |
| 255 | 0.968                                    | 1.937   | 9.680    |

#### Programmable Voltage Source with Boosted Output

For applications that require high current adjustment such as a laser diode driver or turnable laser, a boosted voltage source can be considered (see Figure 18).



Figure 18. Programmable Boosted Voltage Source

In this circuit, the inverting input of the op amp forces the  $V_0$  to be equal to the wiper voltage set by the digital potentiometer. The load current is then delivered by the supply via the P-Ch FET P1. The N-Ch FET N<sub>1</sub> simplifies the op amp driving requirement. A1 needs to be the rail-to-rail input type. Resistor R1 is needed to prevent P1 from not turning off once it is on. The choice of R1 is a balance between the power loss of this resistor and the output turnoff time. N1 can be any general-purpose signal FET; on the other hand, P1 is driven in the saturation state, and therefore its power handling must be adequate to dissipate  $(V_i - V_O) \times I_L$  power. This circuit can source a maximum of 100 mA at 5 V supply. Higher current can be achieved with P1 in a larger package. Note, a single N-Ch FET can replace P1, N1, and R1 altogether. However, the output swing will be limited unless separate power supplies are used. For precision application, a voltage reference such as ADR423, ADR292, and AD1584 can be applied at the input of the digital potentiometer.

## Programmable 4-to-20 mA Current Source

A programmable 4-to-20 mA current source can be implemented with the circuit shown in Figure 19. REF191 is a unique low supply headroom and high current handling precision reference

that can deliver 20 mA at 2.048 V. The load current is simply the voltage across terminals B-to-W of the digital pot divided by R<sub>S</sub>.

$$I_L = \frac{V_{REF} \times D}{R_s} \tag{7}$$



Figure 19. Programmable 4-to-20 mA Current Source

The circuit is simple, but be aware that dual-supply op amps are ideal because the ground potential of REF191 can swing from  $-2.048\ V$  at zero scale to  $V_L$  at full scale of the potentiometer setting. Although the circuit works under single supply, the programmable resolution of the system will be reduced.

## **Programmable Bidirectional Current Source**

For applications that require bidirectional current control or higher voltage compliance, a Howland current pump can be a solution (see Figure 20). If the resistors are matched, the load current is:

$$I_L = \frac{\left(R2A + R2B\right)/R1}{R2B} \times V_W \tag{8}$$



Figure 20. Programmable Bidirectional Current Source

## Programmable Low-Pass Filter

Digital potentiometer AD5262 can be used to construct a second order Sallen Key Low-Pass Filter (see Figure 21). The design equations are:

$$\frac{V_O}{V_i} = \frac{\omega_O^2}{S^2 + \frac{\omega_O}{O}S + \omega_O^2} \tag{9}$$

$$\omega_O = \sqrt{\frac{1}{R1R2C1C2}} \tag{10}$$

$$Q = \frac{1}{R1C1} + \frac{1}{R2C2} \tag{11}$$

Users can first select some convenient values for the capacitors. To achieve maximally flat bandwidth where Q = 0.707, let C1 be twice the size of C2 and let R1 = R2. As a result, users can adjust R1 and R2 to the same settings to achieve the desirable bandwidth.



Figure 21. Sallen Key Low-Pass Filter

## Programmable Oscillator

In a classic Wien-bridge oscillator, Figure 22, the Wien network (R, R', C, C') provides positive feedback, while R1 and R2 provide negative feedback. At the resonant frequency,  $f_o$ , the overall phase shift is zero, and the positive feedback causes the circuit to oscillate. With R = R', C = C', and  $R2 = R2A//(R2B + R_{DIODE})$ , the oscillation frequency is:

$$\omega_O = \frac{1}{RC} \quad or \ f_O = \frac{1}{2\pi RC} \tag{12}$$

where R is equal to  $R_{WA}$  such that:

$$R = \frac{256 - D}{256} R_{AB} \tag{13}$$

At resonance, setting

$$\frac{R2}{R1} = 2\tag{14}$$

balances the bridge. In practice, R2/R1 should be set slightly larger than 2 to ensure the oscillation can start. On the other hand, the alternate turn-on of the diodes D1 and D2 ensures R2/R1 to be smaller than 2 momentarily and therefore stabilizes the oscillation.

Once the frequency is set, the oscillation amplitude can be tuned by R2B since:

$$\frac{2}{3}V_O = I_D R 2B + V_D \tag{15}$$

-16- REV. 0

 $V_{\rm O}$ ,  $I_{\rm D}$ , and  $V_{\rm D}$  are interdependent variables. With proper selection of R2B, an equilibrium will be reached such that  $V_{\rm O}$  converges. R2B can be in series with a discrete resistor to increase the amplitude, but the total resistance cannot be too large to saturate the output.

In both circuits in Figures 21 and 22, the frequency tuning requires that both RDACs be adjusted to the same settings. Since the two channels will be adjusted one at a time, an intermediate state will occur that may not be acceptable for certain applications. As a result, different devices can also be used in daisy-chained mode so that parts can be programmed to the same setting simultaneously.



Figure 22. Programmable Oscillator with Amplitude Control

## **Resistance Scaling**

The AD5260/AD5262 offer 20 k $\Omega$ , 50 k $\Omega$ , and 200 k $\Omega$  nominal resistance. For users who need lower resistance and still maintain the numbers of step adjustment, they can parallel multiple devices. For example, Figure 23 shows a simple scheme of paralleling both channels of the AD5262. To adjust half of the resistance linearly per step, users need to program both channels coherently with the same settings.



Figure 23. Reduce Resistance by Half with Linear Adjustment Characteristics

In voltage divider mode, a much lower resistance can be achieved by paralleling a discrete resistor as shown in Figure 24. The equivalent resistance becomes:

$$R_{WB_{-}eq} = \frac{D}{256} \left( R1 / / R2 \right) + R_{W} \tag{16}$$

$$R_{WA_{-eq}} = \left(1 - \frac{D}{256}\right) \left(R1//R2\right) + R_{W} \tag{17}$$



Figure 24. Lowering the Nominal Resistance

Figures 23 and 24 show that the digital potentiometers change steps linearly. On the other hand, log taper adjustment is usually preferred in applications like audio control. Figure 25 shows another way of resistance scaling. In this circuit, the smaller the R2 with respect to  $R_{AB}$ , the more the pseudo-log taper characteristic behaves.



Figure 25. Resistor Scaling with Log Adjustment Characteristics

#### RDAC CIRCUIT SIMULATION MODEL

The internal parasitic capacitances and the external capacitive loads dominate the ac characteristics of the RDACs. Configured as a potentiometer divider, the -3 dB bandwidth of the AD5260 (20 k $\Omega$  resistor) measures 310 kHz at half scale. TPC 20 provides the large signal BODE plot characteristics of the three available resistor versions 20 k $\Omega$ , 50 k $\Omega$ , and 200 k $\Omega$ . A parasitic simulation model is shown in Figure 26. Listing I provides a macro model net list for the 20 k $\Omega$  RDAC.



Figure 26. RDAC Circuit Simulation Model for RDAC = 20 k $\Omega$ 

#### Listing I. Macro Model Net List for RDAC

.ENDS DPOT

PARAM D=256, RDAC=20E3 SUBCKT DPOT (A,W,B) CA 25E-12 Α 0 RWA Α {(1-D/256)\*RDAC+60} W CW W 0 55E-12 RWR W {D/256\*RDAC+60} В CB В 25E-12

REV. 0 –17–

## DIGITAL POTENTIOMETER FAMILY SELECTION GUIDE<sup>1</sup>

| Part<br>Number      | Number<br>of VRs per<br>Package | Terminal<br>Voltage<br>Range (V) | Interface<br>Data<br>Control | Nominal<br>Resistance<br>(kΩ) | Resolution<br>(No. of Wiper<br>Positions) | Power Supply<br>Current<br>(I <sub>DD</sub> ) (μA) | Packages                        | Comments                                                         |
|---------------------|---------------------------------|----------------------------------|------------------------------|-------------------------------|-------------------------------------------|----------------------------------------------------|---------------------------------|------------------------------------------------------------------|
| AD5201              | 1                               | ±3, 5.5                          | 3-Wire                       | 10, 50                        | 33                                        | 40                                                 | μSOIC-10                        | Full AC Specs, Dual<br>Supply, Power-On-<br>Reset, Low Cost      |
| AD5220              | 1                               | 5.5                              | UP/DOWN                      | 10, 50, 100                   | 128                                       | 40                                                 | PDIP, SO-8,<br>μSOIC-8          | No Rollover,<br>Power-On-Reset                                   |
| AD7376              | 1                               | ±15, 28                          | 3-Wire                       | 10, 50, 100,<br>1000          | 128                                       | 100                                                | PDIP-14,<br>SOL-16,<br>TSSOP-14 | Single 28 V or Dual<br>±15 V Supply Operation                    |
| AD5200              | 1                               | ±3, 5.5                          | 3-Wire                       | 10, 50                        | 256                                       | 40                                                 | μSOIC-10                        | Full AC Specs, Dual<br>Supply, Power-On-Reset                    |
| AD8400              | 1                               | 5.5                              | 3-Wire                       | 1, 10, 50, 100                | 256                                       | 5                                                  | SO-8                            | Full AC Specs                                                    |
| AD5260              | 1                               | ±5, 15                           | 3-Wire                       | 20, 50, 200                   | 256                                       | 60                                                 | TSSOP-14                        | 5 V to 15 V or ±5 V<br>Operation,<br>TC < 50 ppm/°C              |
| AD5241              | 1                               | ±3, 5.5                          | 2-Wire                       | 10, 100,<br>1000              | 256                                       | 50                                                 | SO-14,<br>TSSOP-14              | I <sup>2</sup> C Compatible,<br>TC < 50 ppm/°C                   |
| AD5231              | 1                               | ±2.75, 5.5                       | 3-Wire                       | 10, 50, 100                   | 1024                                      | 20                                                 | TSSOP-16                        | Nonvolatile Memory,<br>Direct Program, I/D,<br>±6 dB settability |
| AD5222              | 2                               | ±3, 5.5                          | UP/DOWN                      | 10, 50, 100,<br>1000          | 128                                       | 80                                                 | SO-14,<br>TSSOP-14              | No Rollover, Stereo,<br>Power-On-Reset,<br>TC < 50 ppm/°C        |
| AD8402              | 2                               | 5.5                              | 3-Wire                       | 1, 10, 50,<br>100             | 256                                       | 5                                                  | PDIP, SO-14,<br>TSSOP-14        | Full AC Specs, nA<br>Shutdown Current                            |
| AD5207              | 2                               | ±3, 5.5                          | 3-Wire                       | 10, 50, 100                   | 256                                       | 40                                                 | TSSOP-14                        | Full AC Specs, Dual<br>Supply, Power-On-<br>Reset, SDO           |
| AD5232              | 2                               | ±2.75, 5.5                       | 3-Wire                       | 10, 50, 100                   | 256                                       | 20                                                 | TSSOP-16                        | Nonvolatile Memory,<br>Direct Program, I/D,<br>±6 dB Settability |
| AD5235 <sup>2</sup> | 2                               | ±2.75, 5.5                       | 3-Wire                       | 25, 250                       | 1024                                      | 20                                                 | TSSOP-16                        | Nonvolatile Memory,<br>Direct Program,<br>TC < 50 ppm/°C         |
| AD5242              | 2                               | ±3, 5.5                          | 2-Wire                       | 10, 100,<br>1000              | 256                                       | 50                                                 | SO-16,<br>TSSOP-16              | I <sup>2</sup> C Compatible,<br>TC < 50 ppm/°C                   |
| AD5262              | 2                               | ±5, 15                           | 3-Wire                       | 20, 50, 200                   | 256                                       | 60                                                 | TSSOP-16                        | 5 V to 15 V or ±5 V<br>Operation,<br>TC < 50 ppm/°C              |
| AD5203              | 4                               | 5.5                              | 3-Wire                       | 10, 100                       | 64                                        | 5                                                  | PDIP, SOL-24,<br>TSSOP-24       | Full AC Specs, nA<br>Shutdown Current                            |
| AD5233              | 4                               | ±2.75, 5.5                       | 3-Wire                       | 10, 50, 100                   | 64                                        | 20                                                 | TSSOP-24                        | Nonvolatile Memory,<br>Direct Program, I/D,<br>±6 dB Settability |
| AD5204              | 4                               | ±3, 5.5                          | 3-Wire                       | 10, 50, 100                   | 256                                       | 60                                                 | PDIP, SOL-24,<br>TSSOP-24       | Full AC Specs, Dual<br>Supply, Power-On-Reset                    |
| AD8403              | 4                               | 5.5                              | 3-Wire                       | 1, 10, 50, 100                | 256                                       | 5                                                  | PDIP, SOL-24,<br>TSSOP-24       | Full AC Specs, nA<br>Shutdown Current                            |
| AD5206              | 6                               | ±3, 5.5                          | 3-Wire                       | 10, 50, 100                   | 256                                       | 60                                                 | PDIP, SOL-24,<br>TSSOP-24       | Full AC Specs, Dual<br>Supply, Power-On-Reset                    |

 $<sup>^1</sup>$ For the most current information on digital potentiometers, check the website at: www.analog.com/DigitalPotentiometers  $^2$ Future product, consult factory for latest status.

## **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

## 14-Lead TSSOP (RU-14)



## 16-Lead TSSOP (RU-16)



REV. 0 -19-

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.