

## 16-CHANNEL CONSTANT-CURRENT LED SINK DRIVERS

#### **FEATURES**

- 16 Constant-Current Output Channels
- Output Current Adjusted By External Resistor
- Constant Output Current Range: 5 mA to 120 mA
- Constant Output Current Invariant to Load Voltage Change
- Open-Load, Shorted-Load and Overtemperature Detection
- 256-Step Programmable Global Current Gain
- Excellent Output-Current Accuracy:
  - Between Channels: < ±6% (Max),</li>
     10 mA to 50 mA
  - Between ICs: < ±6% (Max), 10 mA to 50 mA</li>

- 30-MHz Clock Frequency
- Schmitt-Trigger Input
- 3.3-V or 5-V Supply Voltage
- Thermal Shutdown for Overtemperature Protection
- ESD Performance: 2-kV HBM

#### **APPLICATIONS**

- General LED Lighting Applications
- LED Display Systems
- LED Signage
- Automotive LED Lighting
- White Goods

## **DESCRIPTION/ORDERING INFORMATION**

The TLC5926/TLC5927 is designed for LED displays and LED lighting applications with open-load, shorted-load, and overtemperature detection, and constant-current control. The TLC5926/TLC5927 contains a 16-bit shift register and data latches, which convert serial input data into parallel output format. At the TLC5926/TLC5927 output stage, 16 regulated-current ports provide uniform and constant current for driving LEDs within a wide range of VF (Forward Voltage) variations. Used in systems designed for LED display applications (e.g., LED panels), TLC5926/TLC5927 provides great flexibility and device performance. Users can adjust the output current from 5 mA to 120 mA through an external resistor, R<sub>ext</sub>, which gives flexibility in controlling the light intensity of LEDs. TLC5926/TLC5927 is designed for up to 17 V at the output port. The high clock frequency, 30 MHz, also satisfies the system requirements of high-volume data transmission.

The TLC5926/TLC5927 provides a Special Mode in which two functions are included, Error Detection and Current Gain Control. In the TLC5926/TLC5927 there are two operation modes and three phases: Normal Mode phase, Mode Switching transition phase, and Special mode phase. The signal on the multiple-function pin OE(ED2) is monitored, and when an one-clock-wide short pulse appears on OE(ED2), TLC5926/TLC5927 enters the Mode Switching phase. At this time, the voltage level on LE(ED1) determines the next mode into which the TLC5926/TLC5927 switches.

In the Normal Mode phase, the serial data is transferred into TLC5926/TLC5927 via SDI, shifted in the shift register, and transferred out via SDO. LE(ED1) can latch the serial data in the shift register to the output latch. OE(ED2) enables the output drivers to sink current.

In the Special Mode phase, the low-voltage-level signal  $\overline{\text{OE}}(\text{ED2})$  can enable output channels and detect the status of the output current, to tell if the driving current level is enough or not. The detected error status is loaded into the 16-bit shift register and shifted out via SDO, along with the CLK signal. The system controller can read the error status to determine whether or not the LEDs are properly lit. In the Special Mode phase, TLC5926/TLC5927 also allows users to adjust the output current level by setting a runtime-programmable Configuration Code. The code is sent into TLC5926/TLC5927 via SDI. The positive pulse of LE(ED1) latches the code in the shift register into a built-in 8-bit configuration latch, instead of the output latch. The code affects the voltage at R-EXT and controls the output-current regulator. The output current can be adjusted finely by a gain ranging from 1/12 to 127/128 in 256 steps. Therefore, the current skew between ICs can be compensated within less than 1%, and this feature is suitable for white balancing in LED color-display panels.

Instruments

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



| T <sub>A</sub> | 111012102               |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------------------|--------------|-----------------------|------------------|
|                | DowerDADIM DWD          | Dool of 2000 | TLC5926IPWPR          | Y5926            |
|                | PowerPAD*** = PWP       | Reel of 2000 | TLC5927IPWPR          | Y5927            |
| 4000 to 0500   | W-SOIC - DW             | Reel of 2000 | TLC5926IDWR           | TLC5926I         |
| –40°C to 85°C  |                         |              | TLC5927IDWR           | TLC5927I         |
|                | SCOD DDO                | Dool of 2000 | TLC5926IDBQR          | TLC5926I         |
|                | SSOP – DBQ Reel of 2000 | TLC5927IDBQR | TLC5927I              |                  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### **BLOCK DIAGRAM**



**INSTRUMENTS** 



## DBQ, DW, OR PWP PACKAGE (TOP VIEW)



## **Pin Descriptions**

| PIN NAME   | DESCRIPTION                                                                                                                                                                                                                                                                                                                          |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK        | Clock input pin for data shift on rising edge                                                                                                                                                                                                                                                                                        |
| GND        | Ground pin for control logic and current sink                                                                                                                                                                                                                                                                                        |
| LE(ED1)    | Data strobe input pn Serial data is transferred to the respective latch when LE(ED1) is high. The data is latched when LE(ED1) goes low. Also, a control signal input for an Error Detection mode and Current Adjust mode (See Timing Diagram). LE(ED1) has an internal pulldown.                                                    |
| OE(ED2)    | Output enable pin. When $\overline{OE}$ (ED2)(active) is low, the output drivers are enabled; when $\overline{OE}$ (ED2) is high, all output drivers are turned OFF (blanked). Also, a control signal input for an Error Detection mode and Current Adjust mode (See Timing Diagram). $\overline{OE}$ (ED2) has an internal pull-up. |
| OUT0-OUT15 | Constant-current output pins                                                                                                                                                                                                                                                                                                         |
| R-EXT      | Input pin used to connect an external resistor for setting up all output currents                                                                                                                                                                                                                                                    |
| SDI        | Serial-data input to the Shift register                                                                                                                                                                                                                                                                                              |
| SDO        | Serial-data output to the following SDI of next driver IC or to the microcontroller                                                                                                                                                                                                                                                  |
| VDD        | Supply voltage pin                                                                                                                                                                                                                                                                                                                   |

#### **Diagnostic Features**

| DEVICE <sup>(1)</sup> | OPEN-LOAD<br>DETECTION | SHORT TO GND<br>DETECTION | SHORT TO V <sub>LED</sub><br>DETECTION |
|-----------------------|------------------------|---------------------------|----------------------------------------|
| TLC5926               | x                      | x                         |                                        |
| TLC5927               | x                      | x                         | x                                      |

(1) The device has one single error register for all these conditions (one error bit per channel)

# TEXAS INSTRUMENTS

## **Timing Diagrams**



Figure 1. Normal Mode

#### **Truth Table in Normal Mode**

| CLK      | LE(ED1) | OE(ED2) | SDI    | OUT0OUT15           | SDO     |
|----------|---------|---------|--------|---------------------|---------|
| 1        | Н       | L       | Dn     | DnDn – 7Dn – 15     | Dn – 15 |
| 1        | L       | L       | Dn + 1 | No change           | Dn – 14 |
| <b>↑</b> | Н       | L       | Dn + 2 | Dn + 2Dn – 5Dn – 13 | Dn – 13 |
| <u> </u> | Х       | L       | Dn + 3 | Dn + 2Dn – 5Dn – 13 | Dn – 13 |
| <b>1</b> | Х       | Н       | Dn + 3 | off                 | Dn – 13 |

The signal sequence shown in Figure 2 makes the TLC5926/TLC5927 enter Current Adjust and Error Detection mode.



Figure 2. Switching to Special Mode

Submit Documentation Feedback

In the Current Adjust mode, sending the positive pulse of LE(ED1), the content of the shift register (a current adjust code) is written to the 16-bit configuration latch (see Figure 3).



Figure 3. Writing Configuration Code

When the TLC5926/TLC5927 is in the error detection mode, the signal sequence shown in Figure 4 enables a system controller to read error status codes through SDO.



Figure 4. Reading Error Status Code

The signal sequence shown in Figure 5 makes TLC5926/TLC5927 resume the Normal mode. Switching to Normal mode resets all internal Error Status registers.  $\overline{\text{OE}}$  (ED2) always enables the output port, whether the TLC5926/TLC5927 enters current adjust mode or not.



Figure 5. Switching to Normal Mode

## **Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                             | MIN  | MAX                   | UNIT |
|------------------|-----------------------------------------------------------------------------|------|-----------------------|------|
| $V_{DD}$         | Supply voltage                                                              | 0    | 7                     | V    |
| VI               | Input voltage                                                               | -0.4 | V <sub>DD</sub> + 0.4 | V    |
| Vo               | Output voltage                                                              | -0.5 | 20                    | V    |
| I <sub>OUT</sub> | Output current                                                              |      | 120                   | mA   |
| $I_{GND}$        | GND terminal current                                                        |      | 1920                  | mA   |
| T <sub>A</sub>   | Free-air operating temperature range                                        | -40  | 85                    | °C   |
| $T_J$            | Operating junction temperature range                                        | -40  | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature range                                                   | -55  | 150                   | °C   |
| ESD              | Electrostatic-Discharge Capability $V_{(HBMESD)}$ (100 pF, 1.5 k $\Omega$ ) |      | 2                     | kV   |

## **Power Dissipation and Thermal Impedance**

|                   |                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | MIN MAX | UNIT |
|-------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|------|
|                   |                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DBQ package | 1.6     |      |
|                   |                                                                                                    | Mounted on JEDEC 4-layer board (JESD 51-7),<br>No airflow, $T_A = 25^{\circ}C$ , $T_J = 125^{\circ}C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DW package  | 2.2     |      |
| $P_D$             | Power dissipation                                                                                  | 110 annow, 1 <sub>A</sub> = 20 0, 1 <sub>J</sub> = 120 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | PWP package | 2.3     | W    |
|                   | Mounted on JEDEC 4-layer board (JESD 51-5), No airflow, $T_A = 25^{\circ}C$ , $T_J = 125^{\circ}C$ | PWP package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2.9         |         |      |
|                   |                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DBQ package | 99.8    |      |
|                   |                                                                                                    | Mounted on JEDEC 1-layer board (JESD 51-3),<br>No airflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DW package  | 80.5    |      |
|                   |                                                                                                    | The difficulty of the difficul | PWP package | 63.9    |      |
| $\theta_{JA}$     | Thermal impedance,                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DBQ package | 61.0    | °C/W |
| ∘JA               | junction to free air                                                                               | Mounted on JEDEC 4-layer board (JESD 51-7), No airflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DW package  | 45.5    | 0,,, |
|                   |                                                                                                    | The difficulty of the difficul | PWP package | 42.7    |      |
|                   |                                                                                                    | Mounted on JEDEC 4-layer board (JESD 51-5), No airflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PWP package | 34.5    |      |
| $\theta_{\sf JP}$ | Thermal impedance, jur                                                                             | nction to pad                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | PWP package | 2.0     | °C/W |

## **Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                                   | TEST (                         | CONDITIONS             | MIN                 | MAX                 | UNIT |
|-----------------|-----------------------------------|--------------------------------|------------------------|---------------------|---------------------|------|
| $V_{DD}$        | Supply voltage                    |                                |                        | 3                   | 5.5                 | V    |
| Vo              | Supply voltage to the output pins | OUT0-OUT15                     |                        |                     | 17                  | V    |
|                 | Output ourrent                    | DC toot oirouit                | V <sub>O</sub> ≥ 0.6 V | 5                   |                     | A    |
| IO              | Output current                    | DC test circuit                | V <sub>O</sub> ≥ 1 V   |                     | 120                 | mA   |
| I <sub>OH</sub> | High-level output current         | SDO                            |                        |                     | -1                  | mA   |
| I <sub>OL</sub> | Low-level output current          | SDO                            |                        |                     | 1                   | mA   |
| $V_{IH}$        | High-level input voltage          | CLK, OE(ED2), LE(ED1), and SDI |                        | $0.7 \times V_{DD}$ | $V_{DD}$            | V    |
| V <sub>IL</sub> | Low-level input voltage           | CLK, OE(ED2), LE(ED1           | ), and SDI             | 0                   | $0.3 \times V_{DD}$ | V    |

Submit Documentation Feedback



## **Recommended Timing**

 $V_{DD}$  = 3 V to 5.5 V (unless otherwise noted)

|                      |                                              | TEST CONDITIONS                                   | MIN MAX | UNIT |
|----------------------|----------------------------------------------|---------------------------------------------------|---------|------|
| t <sub>w(L)</sub>    | LE(ED1) pulse duration                       | Normal mode                                       | 20      | ns   |
| t <sub>w(CLK)</sub>  | CLK pulse duration                           | Normal mode                                       | 20      | ns   |
| t <sub>w(OE)</sub>   | OE(ED2) pulse duration                       | Normal mode                                       | 1000    | ns   |
| t <sub>su(D)</sub>   | Setup time for SDI                           | Normal mode                                       | 7       | ns   |
| t <sub>h(D)</sub>    | Hold time for SDI                            | Normal mode                                       | 3       | ns   |
| t <sub>su(L)</sub>   | Setup time for LE(ED1)                       | Normal mode                                       | 18      | ns   |
| t <sub>h(L)</sub>    | Hold time for LE(ED1)                        | Normal mode                                       | 18      | ns   |
| t <sub>w(CLK)</sub>  | CLK pulse duration                           | Error Detection mode                              | 20      | ns   |
| t <sub>w(ED2)</sub>  | OE(ED2) pulse duration                       | Error Detection mode                              | 2000    | ns   |
| t <sub>su(ED1)</sub> | Setup time for LE(ED1)                       | Error Detection mode                              | 7       | ns   |
| t <sub>h(ED1)</sub>  | Hold time for LE(ED1)                        | Error Detection mode                              | 10      | ns   |
| t <sub>su(ED2)</sub> | Setup time for OE(ED2)                       | Error Detection mode                              | 7       | ns   |
| t <sub>h(ED2)</sub>  | Hold time for $\overline{\sf OE}({\sf ED2})$ | Error Detection mode                              | 10      | ns   |
| f <sub>CLK</sub>     | Clock frequency                              | Cascade operation, V <sub>DD</sub> = 3 V to 5.5 V | 30      | MHz  |

## **Electrical Characteristics**

 $V_{DD}$  = 3 V,  $T_J$  = -40°C to 125°C (unless otherwise noted)

|                                         | PARAMETER                                                               | TEST CONDITIONS                                                                                         | MIN                   | TYP                       | MAX                   | UNIT |
|-----------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|-----------------------|------|
| Vo                                      | Supply voltage to the output pins                                       |                                                                                                         |                       |                           | 17                    | V    |
| 1-                                      | Output ourront                                                          | V <sub>O</sub> ≥ 0.6 V                                                                                  | 5                     |                           |                       | m ^  |
| l <sub>O</sub>                          | Output current                                                          | V <sub>O</sub> ≥ 1 V                                                                                    |                       |                           | 120                   | mA   |
| V <sub>IH</sub>                         | High-level input voltage                                                |                                                                                                         | $0.7 \times V_{DD}$   |                           | $V_{DD}$              | V    |
| V <sub>IL</sub>                         | Low-level input voltage                                                 |                                                                                                         | GND                   |                           | 0.3 × V <sub>DD</sub> | V    |
| l                                       | Output lookage current                                                  | $V_{OH} = 17 \text{ V}$ $T_{J} = 25^{\circ}\text{C}$                                                    |                       |                           | 0.5                   | μА   |
| I <sub>leak</sub>                       | Output leakage current                                                  | $T_{J} = 125^{\circ}C$                                                                                  |                       |                           | 1                     | μΑ   |
| V <sub>OH</sub>                         | High-level output voltage                                               | SDO, $I_{OL} = -1 \text{ mA}$                                                                           | V <sub>DD</sub> – 0.4 |                           |                       | V    |
| V <sub>OL</sub>                         | Low-level output voltage                                                | SDO, I <sub>OH</sub> = 1 mA                                                                             |                       |                           | 0.4                   | V    |
|                                         | Output current 1                                                        | $V_{OUT} = 0.6 \text{ V}, R_{ext} = 720 \Omega, \\ CG = 0.992$                                          |                       | 26                        |                       | mA   |
| I <sub>O(1)</sub>                       | Output current error, die-die                                           | $I_{OL} = 26 \text{ mA}, V_O = 0.6 \text{ V}, R_{ext} = 720 \Omega, T_J = 25 ^{\circ}\text{C}$          |                       |                           | ±6                    | %    |
|                                         | Output current error, channel-to-channel                                | $I_{OL} = 26 \text{ mA}, V_{O} = 0.6 \text{ V},$<br>$R_{ext} = 720 \Omega, T_{J} = 25 ^{\circ}\text{C}$ |                       |                           | ±6                    | %    |
|                                         | Output current 2                                                        | $V_O = 0.8 \text{ V}, R_{ext} = 360 \Omega,$<br>CG = 0.992                                              |                       | 52                        |                       | mA   |
| I <sub>O(2)</sub>                       | Output current error, die-die                                           | $I_{OL} = 52 \text{ mA}, V_O = 0.8 \text{ V},$<br>$R_{ext} = 360 \Omega, T_J = 25 ^{\circ}\text{C}$     |                       |                           | ±6                    | %    |
|                                         | Output current error, channel-to-channel                                | $I_{OL} = 52 \text{ mA}, V_O = 0.8 \text{ V},$<br>$R_{ext} = 360 \Omega, T_J = 25 ^{\circ}\text{C}$     |                       |                           | ±6                    | %    |
| I <sub>OUT</sub> vs<br>V <sub>OUT</sub> | Output current vs output voltage regulation                             | V <sub>O</sub> = 1 V to 3 V, I <sub>O</sub> = 26 mA                                                     |                       | ±0.1                      |                       |      |
| I <sub>OUT</sub> vs V <sub>DD</sub>     | Output current vs supply voltage                                        | V <sub>DD</sub> = 3.0 V to 5.5 V,<br>I <sub>O</sub> = 26 mA/120 mA                                      |                       | ±1                        |                       | %/V  |
|                                         | Pullup resistance                                                       | ŌE(ED2)                                                                                                 | 250                   | 500                       | 800                   | kΩ   |
|                                         | Pulldown resistance                                                     | LE(ED1)                                                                                                 | 250                   | 500                       | 800                   | kΩ   |
| T <sub>sd</sub>                         | Overtemperature shutdown <sup>(1)</sup>                                 |                                                                                                         | 150                   | 175                       | 200                   | °C   |
| T <sub>hys</sub>                        | Restart temperature hysteresis                                          |                                                                                                         |                       | 15                        |                       | °C   |
| $I_{OUT,Th}$                            | Threshold current for open error detection                              | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                |                       | 0.5 × I <sub>target</sub> |                       | %    |
| $V_{OUT,TTh}$                           | Trigger threshold voltage for short-error detection (TLC5927 only)      | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                | 2.4                   | 2.6                       | 3.1                   | V    |
| $V_{OUT,RTh}$                           | Return threshold voltage for<br>short-error detection<br>(TLC5927 only) | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                | 2.2                   |                           |                       | V    |
|                                         |                                                                         | OUT0-OUT15 = off, R <sub>ext</sub> = O <sub>I</sub>                                                     | pen, OE               |                           | 10                    |      |
|                                         |                                                                         | $\frac{OUT0-OUT15 = off, R_{ext} = 72}{OE = V_{IH}}$                                                    | 20 Ω,                 |                           | 14                    |      |
|                                         |                                                                         | $\frac{OUT0-OUT15 = off, R_{ext} = 36}{OE} = V_{IH}$                                                    | 60 Ω,                 |                           | 18                    |      |
| I <sub>DD</sub>                         | Supply current                                                          | $\frac{\text{OUT0-OUT15}}{\text{OE}} = \text{V}_{\text{IH}}$                                            | 30 Ω,                 |                           | 20                    | mA   |
|                                         |                                                                         | $\frac{OUT0-OUT15 = on, R_{ext} = 72}{OE} = V_{IL}$                                                     | 20 Ω,                 |                           | 14                    |      |
|                                         |                                                                         | $\frac{OUT0-OUT15}{OE} = on, R_{ext} = 36$                                                              | 60 Ω,                 |                           | 18                    |      |
|                                         |                                                                         | $\frac{OUT0-OUT15}{OE} = on, R_{ext} = 18$                                                              | 30 Ω,                 |                           | 20                    |      |

(1) Specified by design

**INSTRUMENTS** 



## **Electrical Characteristics**

 $V_{DD}$  = 5.5 V,  $T_J$  = -40°C to 125°C (unless otherwise noted)

|                                       | PARAMETER                                                          | TEST CONDITIONS                                                                                                    | MIN                   | TYP                       | MAX                  | UNIT  |
|---------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|----------------------|-------|
| Vo                                    | Supply voltage to the output pins                                  |                                                                                                                    |                       |                           | 17                   | V     |
| 1                                     | Output ourrent                                                     | V <sub>O</sub> ≥ 0.6 V                                                                                             | 5                     |                           |                      | A     |
| 0                                     | Output current                                                     | V <sub>O</sub> ≥ 1 V                                                                                               |                       |                           | 120                  | mA    |
| √ <sub>IH</sub>                       | High-level input voltage                                           |                                                                                                                    | $0.7 \times V_{DD}$   |                           | $V_{DD}$             |       |
| / <sub>IL</sub>                       | Low-level input voltage                                            |                                                                                                                    | GND                   |                           | 03 × V <sub>DD</sub> | V     |
|                                       |                                                                    | T <sub>J</sub> = 25°C                                                                                              |                       |                           | 0.5                  |       |
| leak                                  | Output leakage current                                             | $V_{OH} = 17 \text{ V}$ $T_{J} = 125^{\circ}\text{C}$                                                              |                       |                           | 1                    | μΑ    |
| V <sub>OH</sub>                       | High-level output voltage                                          | SDO, I <sub>OL</sub> = -1 mA                                                                                       | V <sub>DD</sub> – 0.4 |                           |                      | V     |
| V <sub>OL</sub>                       | Low-level output voltage                                           | SDO, I <sub>OH</sub> = 1 mA                                                                                        |                       |                           | 0.4                  | V     |
|                                       | Output current 1                                                   | $V_{OUT} = 0.6 \text{ V}, R_{ext} = 720 \Omega,$<br>CG = 0.992                                                     |                       | 26                        |                      | mA    |
| O(1)                                  | Output current error, die-die                                      | $I_{OL} = 26 \text{ mA}, V_O = 0.6 \text{ V},$<br>$R_{\text{ext}} = 720 \Omega, T_J = 25^{\circ}\text{C}$          |                       |                           | ±6                   | %     |
|                                       | Output current error, channel-to-channel                           | $I_{OL} = 26 \text{ mA}, V_{O} = 0.6 \text{ V},$ $R_{ext} = 720 \Omega, T_{J} = 25^{\circ}\text{C}$                |                       |                           | ±6                   | %     |
|                                       | Output current 2                                                   | $V_O = 0.8 \text{ V}, R_{ext} = 360 \Omega,$<br>CG = 0.992                                                         |                       | 52                        |                      | mA    |
| O(2)                                  | Output current error, die-die                                      | $I_{OL} = 52 \text{ mA}, V_O = 0.8 \text{ V},$<br>$R_{\text{ext}} = 360 \Omega, T_{\text{J}} = 25^{\circ}\text{C}$ |                       |                           | ±6                   | %     |
|                                       | Output current error, channel-to-channel                           | $I_{OL} = 52 \text{ mA}, V_O = 0.8 \text{ V},$ $R_{\text{ext}} = 360 \Omega, T_{\text{J}} = 25^{\circ}\text{C}$    |                       |                           | ±6                   | %     |
| <sub>OUT</sub> vs<br>/ <sub>OUT</sub> | Output current vs output voltage regulation                        | $V_O = 1 \text{ V to } 3 \text{ V}$ , $I_O = 26 \text{ mA}$                                                        |                       | ±0.1                      |                      | 01.01 |
| <sub>OUT</sub> vs V <sub>DD</sub>     | Output current vs supply voltage                                   | $V_{DD} = 3.0 \text{ V to } 5.5 \text{ V},$<br>$I_{O} = 26 \text{ mA}/120 \text{ mA}$                              |                       | ±1                        |                      | %/V   |
|                                       | Pullup resistance                                                  | OE(ED2),                                                                                                           | 250                   | 500                       | 800                  | kΩ    |
|                                       | Pulldown resistance                                                | LE(ED1),                                                                                                           | 250                   | 500                       | 800                  | kΩ    |
| sd                                    | Overtemperature shutdown <sup>(1)</sup>                            |                                                                                                                    | 150                   | 175                       | 200                  | °C    |
| hys                                   | Restart temperature hysteresis                                     |                                                                                                                    |                       | 15                        |                      | °C    |
| OUT,Th                                | Threshold current for open error detection                         | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                           | (                     | ).5 × I <sub>target</sub> |                      | %     |
| $V_{OUT,TTh}$                         | Trigger threshold voltage for short-error detection (TLC5927 only) | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                           | 2.4                   | 2.6                       | 3.1                  | V     |
| $J_{OUT,RTh}$                         | Return threshold voltage for short-error detection (TLC5927 only)  | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                           | 2.2                   |                           |                      | V     |
|                                       |                                                                    | OUT0-OUT15 = off, $R_{ext}$ = Open, $\overline{OE}$ = $V_{IH}$                                                     |                       |                           | 11                   |       |
|                                       |                                                                    | $\frac{\text{OU}\text{T0-OUT15}}{\text{OE}} = \text{OI}\text{H}$ = off, $R_{\text{ext}} = 720 \Omega$ ,            |                       |                           | 17                   |       |
|                                       |                                                                    | $\frac{\text{OU}}{\text{OE}} = \text{V}_{\text{IH}}$ = off, $R_{\text{ext}} = 360 \ \Omega$ ,                      |                       |                           | 18                   |       |
| DD                                    | Supply current                                                     | $\frac{\text{OUT0-OUT15}}{\text{OE}} = \text{OI}_{\text{IH}} = \text{off, R}_{\text{ext}} = 180 \ \Omega,$         |                       |                           | 25                   | mA    |
|                                       |                                                                    | $\frac{OU}{OE} = V_{IL}$ OUT15 = on, $R_{ext} = 720 \Omega$ ,                                                      |                       |                           | 17                   |       |
|                                       |                                                                    | $\frac{\text{OU}\text{T0-OUT15}}{\text{OE}} = \text{V}_{\text{IL}}$ = 360 $\Omega$ ,                               |                       |                           | 18                   |       |
|                                       |                                                                    | $\frac{\text{OU}\text{T0-OUT15}}{\text{OE}} = \text{On}, R_{\text{ext}} = 180 \Omega,$                             |                       |                           | 25                   |       |

<sup>(1)</sup> Specified by design

## **Switching Characteristics**

 $V_{DD}$  = 3 V,  $T_J$  = -40°C to 125°C (unless otherwise noted)

|                            | PARAMETER                                                                      | TEST CONDITIONS                                                                                                            | MIN  | TYP | MAX | UNIT |
|----------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| t <sub>PLH1</sub>          | Low-to-high propagation delay time, CLK to OUTn                                |                                                                                                                            | 35   | 65  | 105 | ns   |
| t <sub>PLH2</sub>          | Low-to-high propagation delay time, LE(ED1) to OUTn                            |                                                                                                                            | 35   | 65  | 105 | ns   |
| t <sub>PLH3</sub>          | Low-to-high propagation delay time, $\overline{\text{OE}}(\text{ED2})$ to OUTn |                                                                                                                            | 35   | 65  | 105 | ns   |
| t <sub>PLH4</sub>          | Low-to-high propagation delay time, CLK to SDO                                 |                                                                                                                            |      | 20  | 45  | ns   |
| t <sub>PHL1</sub>          | High-to-low propagation delay time, CLK to OUTn                                |                                                                                                                            | 200  | 300 | 470 | ns   |
| t <sub>PHL2</sub>          | High-to-low propagation delay time, LE(ED1) to OUTn                            |                                                                                                                            | 200  | 300 | 470 | ns   |
| t <sub>PHL3</sub>          | High-to-low propagation delay time, $\overline{\sf OE}({\sf ED2})$ to OUTn     |                                                                                                                            | 200  | 300 | 470 | ns   |
| t <sub>PHL4</sub>          | High-to-low propagation delay time, CLK to SDO                                 |                                                                                                                            |      | 20  | 40  | ns   |
| t <sub>w(CLK)</sub>        | Pulse duration, CLK                                                            |                                                                                                                            | 20   |     |     | ns   |
| t <sub>w(L)</sub>          | Pulse duration LE(ED1)                                                         | $V_{IH} = V_{DD}, V_{IL} = GND,$                                                                                           | 20   |     |     | ns   |
| $t_{w(OE)}$                | Pulse duration, OE(ED2)                                                        | $R_{\text{ext}} = 360 \ \Omega, \ V_{\text{L}} = 4 \ V,$<br>$R_{\text{L}} = 44 \ \Omega, \ C_{\text{L}} = 70 \ \text{pF},$ | 1000 |     |     | ns   |
| t <sub>w(ED2)</sub>        | Pulse duration, OE(ED2) in Error Detection mode                                | CG = 0.992                                                                                                                 | 2    |     |     | μs   |
| t <sub>h(ED1,ED2)</sub>    | Hold time, LE(ED1), and $\overline{OE}(ED2)$                                   |                                                                                                                            | 10   |     |     | ns   |
| t <sub>h(D)</sub>          | Hold time, SDI                                                                 |                                                                                                                            | 5    |     |     | ns   |
| t <sub>su(D,ED1,ED2)</sub> | Setup time, SDI, LE(ED1), and OE(ED2)                                          |                                                                                                                            | 7    |     |     | ns   |
| t <sub>h(L)</sub>          | Hold time, LE(ED1), Normal mode                                                |                                                                                                                            | 18   |     |     | ns   |
| t <sub>su(L)</sub>         | Setup time, LE(ED1), Normal mode                                               |                                                                                                                            | 18   |     |     | ns   |
| t <sub>r</sub>             | Rise time, CLK <sup>(1)</sup>                                                  |                                                                                                                            |      |     | 500 | ns   |
| t <sub>f</sub>             | Fall time, CLK <sup>(1)</sup>                                                  |                                                                                                                            |      |     | 500 | ns   |
| t <sub>or</sub>            | Rise time, outputs (off)                                                       |                                                                                                                            |      |     | 245 | ns   |
| t <sub>of</sub>            | Rise time, outputs (on)                                                        |                                                                                                                            |      |     | 600 | ns   |
| f <sub>CLK</sub>           | Clock frequency                                                                | Cascade operation                                                                                                          |      |     | 30  | MHz  |

<sup>(1)</sup> If the devices are connected in cascade and t<sub>r</sub> or t<sub>f</sub> is large, it may be critical to achieve the timing required for data transfer between two cascaded devices.



## **Switching Characteristics**

 $V_{DD} = 5.5 \text{ V}, T_{J} = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                            | PARAMETER                                                                      | TEST CONDITIONS                                                                                                               | MIN  | TYP | MAX | UNIT |
|----------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| t <sub>PLH1</sub>          | Low-to-high propagation delay time, CLK to OUTn                                |                                                                                                                               | 27   | 65  | 95  | ns   |
| t <sub>PLH2</sub>          | Low-to-high propagation delay time, LE(ED1) to OUTn                            |                                                                                                                               | 27   | 65  | 95  | ns   |
| t <sub>PLH3</sub>          | Low-to-high propagation delay time, $\overline{\text{OE}}(\text{ED2})$ to OUTn |                                                                                                                               | 27   | 65  | 95  | ns   |
| t <sub>PLH4</sub>          | Low-to-high propagation delay time, CLK to SDO                                 |                                                                                                                               |      | 20  | 30  | ns   |
| t <sub>PHL1</sub>          | High-to-low propagation delay time, CLK to OUTn                                |                                                                                                                               | 180  | 300 | 445 | ns   |
| t <sub>PHL2</sub>          | High-to-low propagation delay time, LE(ED1) to OUTn                            |                                                                                                                               | 180  | 300 | 445 | ns   |
| t <sub>PHL3</sub>          | High-to-low propagation delay time, $\overline{\sf OE}({\sf ED2})$ to OUTn     |                                                                                                                               | 180  | 300 | 445 | ns   |
| t <sub>PHL4</sub>          | High-to-low propagation delay time, CLK to SDO                                 |                                                                                                                               |      | 20  | 30  | ns   |
| t <sub>w(CLK)</sub>        | Pulse duration, CLK                                                            |                                                                                                                               | 20   |     |     | ns   |
| t <sub>w(L)</sub>          | Pulse duration LE(ED1)                                                         | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ ,                                                                                          | 20   |     |     | ns   |
| t <sub>w(OE)</sub>         | Pulse duration, OE(ED2)                                                        | $R_{\text{ext}} = 360 \ \Omega, V_{\text{L}} = 4 \ \text{V},$<br>$R_{\text{L}} = 44 \ \Omega, C_{\text{L}} = 70 \ \text{pF},$ | 1000 |     |     | ns   |
| t <sub>w(ED2)</sub>        | Pulse duration, OE(ED2) in Error Detection mode                                | CG = 0.992                                                                                                                    | 2    |     |     | μs   |
| t <sub>h(ED1,ED2)</sub>    | Hold time, LE(ED1), and $\overline{OE}$ (ED2)                                  |                                                                                                                               | 10   |     |     | ns   |
| t <sub>h(D)</sub>          | Hold time, SDI                                                                 |                                                                                                                               | 3    |     |     | ns   |
| t <sub>su(D,ED1,ED2)</sub> | Setup time, SDI, LE(ED1), and $\overline{\text{OE}}(\text{ED2})$               |                                                                                                                               | 4    |     |     | ns   |
| t <sub>h(L)</sub>          | Hold time, LE(ED1), Normal mode                                                |                                                                                                                               | 15   |     |     | ns   |
| t <sub>su(L)</sub>         | Setup time, LE(ED1), Normal mode                                               |                                                                                                                               | 15   |     |     | ns   |
| t <sub>r</sub>             | Rise time, CLK <sup>(1)</sup>                                                  | _                                                                                                                             |      |     | 500 | ns   |
| t <sub>f</sub>             | Fall time, CLK <sup>(1)</sup>                                                  |                                                                                                                               |      |     | 500 | ns   |
| t <sub>or</sub>            | Rise time, outputs (off)                                                       |                                                                                                                               |      |     | 245 | ns   |
| t <sub>of</sub>            | Rise time, outputs (on)                                                        |                                                                                                                               |      |     | 570 | ns   |
| f <sub>CLK</sub>           | Clock frequency                                                                | Cascade operation                                                                                                             |      |     | 30  | MHz  |

<sup>(1)</sup> If the devices are connected in cascade and t<sub>r</sub> or t<sub>f</sub> is large, it may be critical to achieve the timing required for data transfer between two cascaded devices.



#### PARAMETER MEASUREMENT INFORMATION



Figure 6. Test Circuit for Electrical Characteristics



Figure 7. Test Circuit for Switching Characteristics

## PARAMETER MEASUREMENT INFORMATION (continued)



**Figure 8. Normal Mode Timing Waveforms** 



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 9. Switching to Special Mode Timing Waveforms



Figure 10. Reading Error Status Code Timing Waveforms

#### APPLICATION INFORMATION

#### **Operating Principles**

#### **Constant Current**

In LED display applications, TLC5926/TLC5927 provides nearly no current variations from channel to channel and from IC to IC. While  $I_{OUT} \le 50$  mA, the maximum current skew between channels is less than  $\pm 6\%$  and between ICs is less than  $\pm 6\%$ .

#### **Adjusting Output Current**

TLC5926/TLC5927 scales up the reference current,  $I_{ref}$ , set by the external resistor  $R_{ext}$  to sink a current,  $I_{out}$ , at each output port. Users can follow the below formulas to calculate the target output current  $I_{OUT,target}$  in the saturation region:

$$V_{R-FXT} = 1.26 \text{ V} \times \text{VG}$$

 $I_{ref} = V_{R-EXT}/R_{ext}$ , if another end of the external resistor  $R_{ext}$  is connected to ground.

$$I_{OUT,target} = I_{ref} \times 15 \times 3^{CM-1}$$

Where  $R_{\text{ext}}$  is the resistance of the external resistor connected to the R-EXT terminal, and  $V_{\text{R-EXT}}$  is the voltage of R-EXT, which is controlled by the programmable voltage gain (VG), which is defined by the Configuration Code. The Current Multiplier (CM) determines that the ratio  $I_{\text{OUT,target}}/I_{\text{ref}}$  is 15 or 5. After power on, the default value of VG is 127/128 = 0.992, and the default value of CM is 1, so that the ratio  $I_{\text{OUT,target}}/I_{\text{ref}}$  = 15. Based on the default VG and CM.

$$V_{R-EXT} = 1.26 \text{ V} \times 127/128 = 1.25 \text{ V}$$

$$I_{OUT,target} = (1.25 \text{ V/R}_{ext}) \times 15$$

Therefore, the default current is approximately 52 mA at 360  $\Omega$  and 26 mA at 720  $\Omega$ . The default relationship after power on between  $I_{OUT,target}$  and  $R_{ext}$  is shown in Figure 11.



Figure 11. Default Relationship Curve Between I<sub>OUT,target</sub> and R<sub>ext</sub>

**INSTRUMENTS** 

www.ti.com

#### **Operation Phases**

SLVS677-JULY 2008

#### **Operation Mode Switching**

In order to switch between its two modes, TLC5926/TLC5927 monitors the signal OE(ED2). When a one-clock-wide pulse of OE(ED2) appears, TLC5926/TLC5927 enters the two-clock-period transition phase, the Mode Switching phase. After power on, the default operation mode is the Normal Mode (see Figure 12).



Figure 12. Mode Switching

As shown in Figure 12, once a one-clock-wide short pulse (101) of  $\overline{OE}(ED2)$  appears, TLC5926/TLC5927 enters the Mode Switching phase. At the fourth rising edge of CLK, if LE(ED1) is sampled as voltage high, TLC5926/TLC5927 switches to Special mode; otherwise, it switches to Normal mode. The signal LE(ED1) between the third and the fifth rising edges of CLK cannot latch any data. Its level is used only to determine into which mode to switch. However, the short pulse of OE(ED2) can still enable the output ports. During mode switching, the serial data can still be transferred through SDI and shifted out from SDO.

#### NOTES:

- 1. The signal sequence for the mode switching may be used frequently to ensure that the TLC5926/TLC5927 is in the proper mode.
- 2. The 1 and 0 on the LE(ED1) signal are sampled at the rising edge of CLK. The X means its level does not affect the result of mode switching mechanism.
- 3. After power on, the default operation mode is Normal mode.

#### **Normal Mode Phase**

Serial data is transferred into TLC5926/TLC5927 via SDI, shifted in the Shift Register, and output via SDO. LE(ED1) can latch the serial data in the Shift Register to the Output Latch. OE(ED2) enables the output drivers to sink current. These functions differ only as described in Operation Mode Switching, in which case, a short pulse triggers TLC5926/TLC5927 to switch the operation mode. However, as long as LE(ED1) is high in the Mode Switching phase, TLC5926/TLC5927 remains in the Normal mode, as if no mode switching occurred.

#### Special Mode Phase

In the Special mode, as long as  $\overline{OE}(ED2)$  is not low, the serial data is shifted to the Shift Register via SDI and shifted out via SDO, as in the Normal mode. However, there are two differences between the Special Mode and the Normal Mode, as shown in the following sections.

Submit Documentation Feedback



#### Reading Error Status Code in Special Mode

When  $\overline{\text{OE}}(\text{ED2})$  is pulled low while in Special mode, error detection and load error status codes are loaded into the Shift Register, in addition to enabling output ports to sink current. Figure 13 shows the timing sequence for error detection. The 0 and 1 signal levels are sampled at the rising edge of each CLK. At least three zeros must be sampled at the voltage low signal  $\overline{\text{OE}}(\text{ED2})$ . Immediately after the second 0 is sampled, the data input source of the Shift Register changes to the 16-bit parallel Error Status Code register, instead of from the serial data on SDI. Normally, the error status codes are generated at least 2  $\mu$ s after the falling edge of  $\overline{\text{OE}}(\text{ED2})$ . The occurrence of the third or later 0 saves the detected error status codes into the Shift Register. Therefore, when  $\overline{\text{OE}}(\text{ED2})$  is low, the serial data cannot be shifted into TLC5926/TLC5927 via SDI. When  $\overline{\text{OE}}(\text{ED2})$  is pulled high, the data input source of the Shift Register is changed back to SDI. At the same time, the output ports are disabled and the error detection is completed. Then, the error status codes saved in the Shift Register can be shifted out via SDO bit-by-bit along with CLK, as well as the new serial data can be shifted into TLC5926/TLC5927 via SDI.

While in Special mode, the TLC5926/TLC5927 cannot simultaneously transfer serial data and detect LED load error status.



Figure 13. Reading Error Status Code

#### Writing Configuration Code in Special Mode

When in Special mode, the active high signal LE(ED1) latches the serial data in the Shift Register to the Configuration Latch, instead of the Output Latch. The latched serial data is used as the Configuration Code.

The code is stored until power off or the Configuration Latch is rewritten. As shown in Figure 14, the timing for writing the Configuration Code is the same as the timing in the Normal Mode to latching output channel data. Both the Configuration Code and Error Status Code are transferred in the common 16-bit Shift Register. Users must pay attention to the sequence of error detection and current adjustment to avoid the Configuration Code being overwritten by Error Status Code.



Figure 14. Writing Configuration Code

#### **Open-Circuit Detection Principle**

The LED Open-Circuit Detection compares the effective current level  $I_{OUT}$  with the open load detection threshold current  $I_{OUT,Th}$ . If  $I_{OUT}$  is below the  $I_{OUT,Th}$  threshold, the TLC5926/TLC5927 detects an open-load condition. This error status can be read as an error status code in the Special mode. For open-circuit error detection, a channel must be on.

**Table 1. Open-Circuit Detection** 

| STATE OF OUTPUT PORT | CONDITION OF OUTPUT CURRENT                           | ERROR STATUS CODE            | MEANING                |
|----------------------|-------------------------------------------------------|------------------------------|------------------------|
| Off                  | I <sub>OUT</sub> = 0 mA                               | 0                            | Detection not possible |
| On                   | I <sub>OUT</sub> < I <sub>OUT,Th</sub> <sup>(1)</sup> | 0                            | Open circuit           |
| On                   | I <sub>OUT</sub> ≥ I <sub>OUT,Th</sub> <sup>(1)</sup> | Channel n error status bit 1 | Normal                 |

<sup>(1)</sup>  $I_{OUT,Th} = 0.5 \times I_{OUT,target}$  (typical)

## **Short-Circuit Detection Principle (TLC5927 Only)**

The LED short-circuit detection compares the effective voltage level  $V_{OUT}$  with the shorted-load detection threshold voltages  $V_{OUT,TTh}$  and  $V_{OUT,RTh}$ . If  $V_{OUT}$  is above the  $V_{OUT,TTh}$  threshold, the TLC5927 detects an shorted-load condition. If the  $V_{OUT}$  is below  $V_{OUT,RTh}$  threshold, no error is detected and the error bit is reset. This error status can be read as an error status code in the Special mode. For short-circuit error detection, a channel must be on.

**Table 2. Short-Circuit Detection** 

| STATE OF OUTPUT PORT | CONDITION OF OUTPUT VOLTAGE                            | ERROR STATUS CODE            | MEANING                |  |  |
|----------------------|--------------------------------------------------------|------------------------------|------------------------|--|--|
| Off                  | I <sub>OUT</sub> = 0 mA                                | 0                            | Detection not possible |  |  |
| On                   | V <sub>OUT</sub> < V <sub>OUT,TTh</sub> <sup>(1)</sup> | 0                            | Short circuit          |  |  |
| 311                  | V <sub>OUT</sub> < V <sub>OUT,RTh</sub> <sup>(1)</sup> | Channel n error status bit 1 | Normal                 |  |  |

<sup>(1)</sup>  $I_{OUT,Th} = 0.5 \times I_{OUT,target}$  (typical)

#### **Overtemperature Detection and Shutdown**

The TLC5926/TLC5927 is equipped with a global overtemperature sensor and 16 individual, channel-specific overtemperature sensors.

- When the global sensor reaches the trip temperature, all output channels are shutdown, and the error status
  is stored in the internal Error Status register of every channel. After shutdown, the channels automatically
  restart after cooling down, if the control signal (output latch) remains on. The stored error status is not reset
  after cooling down and can be read out as the error status code in the Special mode.
- When one of the channel-specific sensors reaches trip temperature, only the affected output channel is shut down, and the error status is stored only in the internal Error Status register of the affected channel. After shutdown, the channel automatically restarts after cooling down, if the control signal (output latch) remains on. The stored error status is not reset after cooling down and can be read out as error status code in the Special mode.

For channel-specific overtemperature error detection, a channel must be on.

The error status code is reset when the TLC5926/TLC5927 returns to Normal mode.

8 Submit Documentation Feedback

#### Table 3. Overtemperature Detection<sup>(1)</sup>

| STATE OF OUTPUT PORT     | CONDITION                                      | ERROR STATUS CODE              | MEANING                   |
|--------------------------|------------------------------------------------|--------------------------------|---------------------------|
| Off                      | $I_{OUT} = 0 \text{ mA}$                       | 0                              |                           |
| On                       | $T_j < T_{j,trip}$ global                      | 1                              | Normal                    |
| On → all channels<br>Off | $T_j > T_{j,trip}$ global                      | All error status bits = 0      | Global overtemperature    |
| On                       | $T_j < T_{j,trip}$ channel n                   | 1                              | Normal                    |
| $On \rightarrow Off$     | T <sub>j</sub> > T <sub>j,trip</sub> channel n | Channel n error status bit = 0 | Channel n overtemperature |

<sup>(1)</sup> The global shutdown threshold temperature is approximately 170°C.

### 16-Bit Configuration Code and Current Gain

Bit definition of the Configuration Code in the Configuration Latch is shown in Table 4.

#### Table 4. Bit Definition of 8-Bit Configuration Code

|         | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | Bit 8-15   |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|------------|
| Meaning | СМ    | HC    | CC0   | CC1   | CC2   | CC3   | CC4   | CC5   | Don't care |
| Default | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | X          |

Bit 7 is first sent into TLC5926/TLC5927 via SDI. Bits 1 to 7 {HC, CC[0:5]} determine the voltage gain (VG) that affects the voltage at R-EXT and indirectly affects the reference current, Iref, flowing through the external resistor at R-EXT. Bit 0 is the Current Multiplier (CM) that determines the ratio I<sub>OUT,target</sub>/I<sub>ref</sub>. Each combination of VG and CM gives a specific Current Gain (CG).

VG: the relationship between {HC,CC[0:5]} and the voltage gain is calculated as shown below:

$$VG = (1 + HC) \times (1 + D/64) / 4$$

$$D = CC0 \times 2^5 + CC1 \times 2^4 + CC2 \times 2^3 + CC3 \times 2^2 + CC4 \times 2^1 + CC5 \times 2^0$$

Where HC is 1 or 0, and D is the binary value of CC[0:5]. So, the VG could be regarded as a floating-point number with 1-bit exponent HC and 6-bit mantissa CC[0:5]. {HC,CC[0:5]} divides the programmable voltage gain VG into 128 steps and two sub-bands:

Low voltage sub-band (HC = 0): VG = 1/4 ~ 127/256, linearly divided into 64 steps High voltage sub-band (HC = 1): VG = 1/2 ~ 127/128, linearly divided into 64 steps

- CM: In addition to determining the ratio I<sub>OUT,target</sub>/I<sub>ref</sub>, CM limits the output current range.
  - High Current Multiplier (CM = 1):  $I_{OUT,target}/I_{ref} = 15$ , suitable for output current range  $I_{OUT} = 10$  mA to 120 mA. Low Current Multiplier (CM = 0):  $I_{OUT,target}/I_{ref} = 5$ , suitable for output current range  $I_{OUT} = 5$  mA to 40 mA
- CG: The total Current Gain is defined as the following.

$$V_{R-FXT} = 1.26 \text{ V} \times \text{VG}$$

$$I_{ref} = V_{R-EXT}/R_{ext}$$
, if the external resistor,  $R_{ext}$ , is connected to ground.  
 $I_{OUT,target} = I_{ref} \times 15 \times 3^{CM-1} = 1.26 \text{ V/R}_{ext} \times \text{VG} \times 15 \times 3^{CM-1} = (1.26 \text{ V/R}_{ext} \times 15) \times \text{CG}$   
 $CG = VG \times 3^{CM-1}$ 

Therefore, CG = (1/12) to (127/128) divided into 256 steps.

#### **Examples**

Configuration Code  $\{CM, HC, CC[0:5]\} = \{1,1,111111\}$ VG = 127/128 = 0.992 and  $CG = VG \times 3^0 = VG = 0.992$ 

Configuration Code =  $\{1,1,000000\}$ 

$$VG = (1 + 1) \times (1 + 0/64)/4 = 1/2 = 0.5$$
, and  $CG = 0.5$ 

Configuration Code = {0,0,000000}

$$VG = (1 + 0) \times (1 + 0/64)/4 = 1/4$$
, and  $CG = (1/4) \times 3^{-1} = 1/12$ 

After power on, the default value of the Configuration Code (CM, HC, CC[0:5]) is {1,1,111111}. Therefore, VG = CG = 0.992. The relationship between the Configuration Code and the Current Gain is shown in Figure 15.

TEXAS INSTRUMENTS

SLVS677-JULY 2008 www.ti.com



Figure 15. Current Gain vs Configuration Code





.com 3-Nov-2008

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TLC5926IDBQR     | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TLC5926IDBQRG4   | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TLC5926IDWR      | PREVIEW               | SOIC            | DW                 | 24   | 2000           | TBD                       | Call TI          | Call TI                      |
| TLC5926IPWPR     | ACTIVE                | HTSSOP          | PWP                | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TLC5926IPWPRG4   | ACTIVE                | HTSSOP          | PWP                | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TLC5927IDBQR     | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TLC5927IDBQRG4   | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TLC5927IDWR      | PREVIEW               | SOIC            | DW                 | 24   | 2000           | TBD                       | Call TI          | Call TI                      |
| TLC5927IPWPR     | ACTIVE                | HTSSOP          | PWP                | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TLC5927IPWPRG4   | ACTIVE                | HTSSOP          | PWP                | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TLC5926IDBQR | SSOP/<br>QSOP   | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5     | 9.0     | 2.1     | 8.0        | 16.0      | Q1               |
| TLC5926IPWPR | HTSSOP          | PWP                | 24 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| TLC5927IDBQR | SSOP/<br>QSOP   | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5     | 9.0     | 2.1     | 8.0        | 16.0      | Q1               |
| TLC5927IPWPR | HTSSOP          | PWP                | 24 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |





\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5926IDBQR | SSOP/QSOP    | DBQ             | 24   | 2500 | 346.0       | 346.0      | 33.0        |
| TLC5926IPWPR | HTSSOP       | PWP             | 24   | 2000 | 346.0       | 346.0      | 33.0        |
| TLC5927IDBQR | SSOP/QSOP    | DBQ             | 24   | 2500 | 346.0       | 346.0      | 33.0        |
| TLC5927IPWPR | HTSSOP       | PWP             | 24   | 2000 | 346.0       | 346.0      | 33.0        |

DBQ (R-PDSO-G24)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



## DW (R-PDSO-G24)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



## PWP (R-PDSO-G\*\*)

## PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE

20 PIN SHOWN



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### THERMAL PAD MECHANICAL DATA



PWP (R-PDSO-G24)

#### THERMAL INFORMATION

This PowerPAD  $^{\mathsf{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## PWP (R-PDSO-G24) PowerPAD™



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated