## **PROJECT**

## REPORT

NEW YORK UNIVERSITY

TANDON SCHOOL OF

ENGINEERING

# DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING

## **Submitted By:**

Tianyu Gu tg1553

Fengyang Jiang fj483

Yingqi Huang yh1990

Junlun Xiao jx755

Yiren Dai yd1257

Lin Lu ll3374

## 1. Introduction

The main objective of this project is to design a single cycle 32-bit MIPS (Microprocessor without Interlocked Pipeline Stages) RISC (Reduced Instruction Set Computer) processor using VHDL (Very high speed integrated circuit Hardware Description Language), implementing it on FPGA (Field Programmable Gate Array). This 32-bit processor supports 3 types of instructions, R-Type for arithmetic instructions, I-Type for immediate value operations and load and store instructions, J-Type for jump instructions. To show whether it works properly for these instructions, we wrote a RC5 assembly code using the instructions it supports, and converted the assembly code into machine code (Byte Code) and ran it on FPGA.

## 2. NYU-6463 Processor

## 2.1 Processor Components

The NYU-6463 Processor performs the tasks of instruction fetch, instruction decode, execution and memory access all in one clock cycle. First, the PC value is used as an address to index the instruction memory which supplies a 32-bit value of the next instruction to be executed. This instruction is then split into the different fields as shown in Table above. The instructions' opcode field bits [31-26] are sent to the control unit to determine the type of instruction to execute. The type of instruction then determines which control signals are to be asserted and what function the ALU is to perform, therefore, decoding the instruction. The instruction register address fields Rs bits [25 - 21], Rt bits [20 - 16], and Rd bits [15-11] are used to address the register file. The register file reads in the requested addresses and outputs the data values contained in these registers. These data values can then be operated on by the ALU whose operation is determined by the control unit to either compute a memory address (e.g. load or store), compute an arithmetic result (e.g. add, and or sub), or perform a compare (e.g. branch operations). If the instruction decoded is arithmetic, the ALU result is0 written to a register. If the instruction decoded is a load or a store, the ALU result is then

used to address the data memory. The final step writes the ALU result or memory value back to the register file.



Above is the block diagram of our processor. The red parts are what we added to the original design. Minor changes (like renaming the ports) are not shown in this diagram. Some modules are designed for FPGA implementation and not introduced in this report, but will be in presentation 2. We will add them later in the final report after FPGA implementation.

## 2.1.1 Program counter (PC) register

#### 2.1.1.1 Brief Introduction

This is a 32-bit register with a clock and a synchronous reset acting on it. The output of PC directly connects to the Instruction Memory, and it also connects to an adder to implement the instructions of Branch and Jump with other signals. The PC Register will finally obtain the address of an instruction for the instruction

memory using the current value of PC and increment its value for the next instruction.



PC has 4 different sources:

1. Continuously increasing: nextPC = PC + 4

2. Branch instruction: nextPC = PC + 4 + offset\*4

3. Jump instruction: nextPC = (PC+4)[31:28] & addr & "00"

4. Halt instruction: nextPC = PC

For each situation, we tested the PC unit on 1000 random cases and used 'assert' statement to check the output automatically (see tb\_pc.vhd for details). The stage signal would change to FINISH only when all test cases passed, otherwise, the simulation would stop with severity level 'failure'.

#### 2.1.1.2 Functional simulation



▲ Signal wave overview. All cases passed.



#### ▲ Testing continuously increasing



#### ▲ Testing branch instruction



#### ▲ Testing jump instruction



#### ▲ Testing halt instruction

#### 2.1.1.3 Timing simulation



▲ Signal wave overview. All cases passed.



▲ Testing continuously increasing



▲ Testing branch instruction



▲ Testing jump instruction



▲ Testing halt instruction

#### 2.1.2 Control Unit

#### 2.1.2.1 Brief Introduction

The control unit of the block diagram examines the instruction opcode bits [31 - 26] and decodes the instruction to generate control signals to be used in the additional modules. The Dst\_Reg\_Del determines which register will be selected to be written into the register file. The Jmp\_Sel control signal selects the jump address to be sent to the PC. The Branch\_Sel is used to select the branch address to be sent to the PC. The Mem\_Read\_sel control signal is asserted during a load instruction when the data memory is read to load a register with its memory contents. The Mem\_Reg\_select control signal determines if the ALU result or the data memory output is written to the register file. The MEM\_Write control signal is asserted when during a store instruction when a registers value is stored in the data memory. The ALU\_Cntrl control signal determines if the ALU second operand comes from the register file or the sign extend. The Reg\_Write control signal is asserted when the register file needs to be written.



We tested all 18 instrutions and checked if the output controll signals are correct.

#### 2.1.2.2 Functional Simulation

First 9 insts:

| Name        | Value    |       | 100 ns   | 110 ns   | 120 ns   | 130 | ns<br>   | 140 ns   | 150 ns   | 160 ns   | 170 ns   | 180 ns   |
|-------------|----------|-------|----------|----------|----------|-----|----------|----------|----------|----------|----------|----------|
| inst[31:0]  | 08000000 | 00000 | 00000010 | 04000000 | 00000011 | Ċ   | 08000000 | 00000012 | 0e000000 | 00000013 | 00000014 | 10000000 |
| le lw       | 0        |       |          |          |          |     |          |          |          |          |          |          |
| Un sw       | 0        |       |          |          |          |     |          |          |          |          |          |          |
| le branch   | 0        |       |          |          |          |     |          |          |          |          |          |          |
| bnc_type[1: | 00       |       |          |          |          |     |          | 00       |          |          |          |          |
| 🖟 jump      | 0        |       |          |          |          |     |          |          |          |          |          |          |
|             | 001      |       | 000      |          | 0        | 01  |          | 0        | 0        | 011      | 100      | 011      |
| la op2src   | 1        |       |          |          |          |     |          |          |          |          |          |          |
| le regdst   | 0        |       |          |          |          |     |          |          |          |          |          |          |
| la regwrt   | 1        |       |          |          |          |     |          |          |          |          |          |          |
| la stage    | testing  |       |          |          |          |     |          | testing  |          |          |          |          |
|             |          |       |          |          |          |     |          |          |          |          |          |          |

Last 9 insts:



In all:



#### 2.1.2.3 Timing Simulation

First 9:



## 2.1.3 Register File

#### 2.1.3.1 Brief Introduction

This block contains 32, 32-bit registers and is synchronous with clock. The Register File gets the register address from Instruction Memory, and output 2 read data as inputs for ALU. There is also an independent write register in this block, which is used to store the data written back from Data Memory.



The checking operations are described below:

- 1. Let rs, rt, rd <= "00000" -- point to reg(0)
- 2. Generate a random number and let wd <= number -- a random value to be written
- 3. Set we <= '1' to perform write function -- write the random value into rd
- 4. Check if rd1 and rd2 are equal to wd -- check the values read from rs and rt

Then repeat 2-4 to generate 1000 random numbers in total to check if the read values are equal to the written values in all the 1000 cases.

After these 1000 case, let rs, rt and rd point to reg(1) ("00001") and do another 1000 random cases, then reg(2), reg(3), ..... until reg(30). (reg(31) is not used for write operation)

So there are totally 31\*1000 = 31000 cases checked in this test bench. If anything goes wrong during the simulation, it will stop and report "Wrong". If all cases pass, it will show that "1000\*31 cases passed".

#### 2.1.3.2 Functional Simulation:



Figure 1. The whole simulation.



Figure 2. The first few cases



Figure 3. A few cases during the simulation



Figure 4. The last few cases.

Notice that after all the cases finished, the state will change from TESTING to FINISHED.

## 2.1.3.3 Timing simulation



Figure 1. The whole simulation



Figure 2. A few cases during the simulation



Figure 3. One case in the simulation

We can see there's a delay (about 10ns) between the clock rising edge and the data being read, because it will take some time to write a data into RF and then read it.



Figure 4. Last few cases

After all the cases finish, the state becomes "FINISHED".

#### 2.1.4 ALU

#### 2.1.4.1 Brief Introduction:

This block performs operations such as addition, subtraction, comparison, etc., and it uses Opcode and Function as control signals to determine which kind of arithmetic or logic operation it will perform. There are 2 inputs which are a1 and a2, and by computing the 2 inputs it will generate an output which is zero or ALU result. The output zero is used for branch instructions, and the ALU result is used for others.



#### 2.1.4.2 Functional Simulation



#### All 1000 random cases:



## 2.1.4.3 Timing simulation



#### All 1000 random cases:



## 2.1.5 Instruction Memory

#### 2.1.5.1 Brief Introduction

Each instruction has its own address, marked by the 32-bit vector of the program counter. When a given instruction is needed, the Instruction Memory delivers a 32-bit wide instruction. The following considerations have to be taken into account for the Instruction Memory:

- Each instruction is one word long (32 bits).
- Each instruction is addressed by a multiple of 4 bytes (1 word).
- Each instruction lies at a multiple of 4 bytes. By contrast, the program counter counts in terms of bytes. To avoid systematic "jumps" by four instructions when the new program counter is proposed, the program counter is divided by 4.
- At the rising edge of w\_clk, we write the value of the wd into instruction memory. In this way, it can support changing the program while our processor is running on the FPGA.

Random generate 1000 test cases.

- 1. Generate random variable to change addr and random variable to change instruction
- 2. When stage equals to finished, all the test case passed.

#### 2.1.5.2 Functional Simulation



### 2.1.5.3 Timing Simulation



#### 2.1.6 Data Memory

#### 2.1.6.1 Brief Introduction

The data memory unit is only accessed by the load and store instructions. The load instruction is controlled by Mem\_Read signal and it uses the ALU Result value as an address to index the data memory. The output of Data Memory for load instruction will be written back to Register File. A store instruction is controlled by Mem\_Write signal and it writes the data which is read from the register into the computed address of Data Memory.



#### 2.1.6.2 Functional Simulation



## 2.2 Complete Integrated processor sample code Test

#### 2.2.1 Code 1 Functional Simulation

#### Sample code 1:



As we can see from the result, the final result in R3 is 15

#### 2.2.2 Code 2 Functional Simulation

```
Sample code 2:
                                          --ADDI R1, R0, 2 //R1=R0+2(decimal)
000001 00000 00001 0000000000000010
                                          --ADDI R3, R0, 10 //R3=R0+10(decimal)
000001 00000 00011 0000000000001010
                                          --ADDI R4, R0, 14 //R4=R0+14(decimal)
000001 00000 00100 0000000000001110
000001 00000 00101 0000000000000010
                                          --ADDI R5, R0, 2 //R5=R0+2
001000 00011 00100 00000000000000010
                                          --SW R4, 2(R3) //Mem[R3+2]=R4
001000 00011 00011 00000000000000001
                                          --SW R3, 1(R3) //Mem[R3+1]=R3
                                          --SUB R4, R4, R3 //R4=R4-R3
000000 00100 00011 00100 00000 010001
                                          --SUBI R4, R0, 1 //R4=R0-1(decimal)
000010 00000 00100 0000000000000001
                                          --AND R4, R2, R3 //R4=R2 and R3
000000 00011 00010 00100 00000 010010
000011 00010 00100 0000000000001010
                                          --ANDI R4, R2, 10 //R4=R2 and 10(decimal)
000000 00011 00010 00100 00000 010011
                                          --OR R4, R2, R3 //R4= R2 or R3
000111 00011 00010 00000000000000001
                                          --LW R2, 1(R3) //R2=Mem[1+R3]
                                          --ORI R4, R2, 10 //R4=R2 or 10(decimal)
000100 00010 00100 0000000000001010
                                          --NOR R4, R2, R3 //R4= R2 nor R3
000000 00011 00010 00100 00000 010100
```



### 2.3 RC5 Implementation

#### 2.3.1 Brief Introduction

We wrote the RC5 code in assembly (rc5.asm & rc5\_optimized.asm). We also wrote a simple compiler in python (load\_tb\_instructions.py) to help convert assembly to machine code (rc5.binary & rc5\_optimized.binary).

#### 2.3.2 Simple RC5 test code

In our simple test code (rc5.asm), we fixedly set:

ukey = 0x91cea91001a5556351b241be19465f91

A in = 0xeedba521

B in = 0x6d8f4b15.

Then do one round of encryption and decryption on A in and B in.

The expected encryption result is: A enc = 0xac13c0f7, B enc = 0x52892b5b

#### 2.3.2.1 Functional simulation

A, B, A\_enc, B\_enc, A\_dec, B\_dec are picked from data\_mem and renamed, where A, B are raw input at data\_mem[40,41]; A\_enc, B\_enc are encrypted data at data\_mem[42,43]; A\_dec, B\_dec are decrypted data at data\_mem[44,45].



#### 2.3.2.2 Timing simulation

In this simulation, we will just show the values in data\_mem(40 to 45). We renamed those values so that they will be clearer in the waveform. They are labeled with Din(initial), Enc(encrypted), Dec(decrypted). Besides, a label of high/low (or say A/B) indicates whether the 32-bit signal is the high 32 bits or the low 32 bits of the 64-bit value.

The sequence of the signals is:

clk, rst, Din\_high, Din\_low, Enc\_high, Enc\_low, Dec\_high, Dec\_low



This is the whole waveform of the timing simulation. We add some arrows to mark the events in the process.

- At the 1<sup>st</sup> arrow, we let rst become low so that we can begin the Key-Generation.
- At the 2<sup>nd</sup> arrow, the key-generation is completed, and the value of Din is entered so that we will begin the Encryption.
- At the 3<sup>rd</sup> arrow, the encrypted value is obtained and saved, so we begin Decryption on this value.
- At the 4<sup>th</sup> arrow, the decrypted value is obtained and saved.



This show the final results. We can see that the encrypted-decrypted value is the same as the initial Din (the two red boxes). Besides, the encrypted value (pointed by the blue arrow) is also a correct encryption result:

• Enc\_high & Enc\_low = AC13C0F752892B5B

| Name               | Value    | 782, | . 200 ns | 782, 400 ns | 782,600 ns | 782, 800 ns | 783, 000 RS |
|--------------------|----------|------|----------|-------------|------------|-------------|-------------|
| U <sub>a</sub> clk | 0        |      |          |             |            |             |             |
| 12a rst            | 0        |      |          |             |            |             |             |
| > 🌄 Din_high[31:0] | eedba521 |      |          |             | eedba521   |             |             |
| > M Din_low[31:0]  | 6d8f4b15 |      |          |             | 6d8f4b15   |             |             |
| > 🧲 Enc_high[31:0] | ac13c0f7 |      |          |             | ac13c0f7   |             |             |
| > M Enc_low[31:0]  | 52892b5b |      |          |             | 52892b5b   |             |             |
| > 🌠 Dec_high[31:0] | eedba521 |      | 00000000 |             | Χ          | eedba521    |             |
| > M Dec_low[31:0]  | 6d8f4b15 |      | 00000    | 000         | X          | 6d8f4b15    |             |

Here we go into some details about the time we get the final decrypted value. Notice that the low 32 bits are obtained one cycle later than the high 32 bits.

It's easy to understand that: the CPU will perform one instruction in one cycle. So we have to first store the high 32 bits of the 64-bit output, then store the low 32 bits.



This figure is the more detailed capture of the time we get the final value (low 32 bits). As this is a timing simulation, there is a delay between the clock rising edge and the completion of the store operation (showed by the two arrows).

Clock frequency and Latency: The critical path delay is 38 ns, so the highest clock frequency is approximately 25 MHz. We also estimated the clock cycles that the CPU uses to run Key-Generation, Encryption, and Decryption. In the following screenshot:

- Time 1: Key-Generation started
- Time 2: Key-Generation ended & Encryption started
- Time 3: Encryption ended & Decryption started
- Time 4: Decryption ended



Time 1 = 10460 ns



Time 2 = 495860 ns



Time 3 = 639260 ns



Time 4 = 782700ns

We can use this formula to calculate the clock cycles:

|            | Start  | End    | Time-Diff | Latency | clk period |
|------------|--------|--------|-----------|---------|------------|
| Key-Gen    | 10460  | 495860 | 485400    | 12135   | 40         |
| Encryption | 495860 | 639260 | 143400    | 3585    |            |
| Decryption | 639260 | 782700 | 143440    | 3586    |            |

<sup>\*</sup> The Latency is presented in number of cycles.

Notice that there are a few read & write operations before or after each of these three functions, but the cycles they take can be ignored compared to the cycles taken by Key-Gen, Encryption and Decryption.

#### 2.3.3 Additional optimized RC5 code

In our optimized code (rc5\_optimized.asm), we mainly tested using buttons and switches to input data, which would be very helpful to our fpga implementation. For now we just simply show the simulation results. We will give a detailed introduction of our special design on buttons&switches in presentation 2 and will add it into next report.





Using button2 & switches to input din, then starting encryption by button1



Both encryption and decryption:

| Name         | Value    |        | 140 us         | 160 us                                  | 180 us         | 200 us        | 220 us        |
|--------------|----------|--------|----------------|-----------------------------------------|----------------|---------------|---------------|
| ¹∰ rst_sync  | 0        |        |                |                                         |                |               |               |
| ¹₩ clk       | 0        |        |                |                                         |                |               |               |
| buttons      | 00000    |        | 00000          | 1 (                                     |                | 00000         |               |
| ₩ btn[4]     | 0        |        |                |                                         |                |               |               |
| ¼ btn[3]     | 0        |        |                |                                         |                |               |               |
| ¼ btn[2]     | 0        |        |                |                                         |                |               |               |
| ¼ btn[1]     | 0        |        |                | 400000000000000000000000000000000000000 |                |               |               |
| ₩ btn[4]     | 0        |        |                |                                         |                |               |               |
| > 🕷 pc[31:0] | 92       |        |                |                                         |                |               |               |
| > switches   | 2b5b     | XXXX   | 4b15           | XXXX                                    |                | 2b5b          |               |
| > ukey       | 91cea910 |        |                | 91cea91001a                             | 556351b241be19 | 9465f91       |               |
| > din        | ac13c0f7 | 0X.X   | eedba5216d8f4b | 15 (.)                                  |                | ac13c0f752892 | 5b            |
| > encryption | ac13c0f7 | 000000 | 000000000      | χ.                                      | acl            | 3c0f752892b5b |               |
| > decryption | eedba52  |        | 000000         | 000000000                               |                | X. ee         | ba5216d8f4b15 |