

## Автоматизоване проектування комп`ютерних та систем

Частина 1. Тема №2. Основи систем автоматизованого проектування. (2 години)

Частина 1. Тема №3. Високорівневе проектування комп`ютерних систем і автоматичний синтез до нищих рівнів. (8 годин)

Частина 1. Тема №4. Проектування комп`ютерних систем на рівні топології кристалу. (10 годин)

Частина 1. Тема №5. Проектування комп`ютерних систем на рівні топології друкованої плати. (2 години)

Частина 2. Тема №6. Прикладне програмування комп`ютерних систем за допомогою високорівневих фреймворків. (6 годин)

| SW: Application SW: C++ Boost SW: C++ STL SW: C++11 SW: C++ SW: C SW: Assembler                                   |                                                                                                                                             |          | SW |
|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|----|
| (TLM)HW: SystemC/SystemVerilog (RTL)HW: VHDL/Verilog HW: VHDL/Verilog HW: SPICE/Verilog HW: SPICE HW: SPICE/GDSII | (Architecture, CE) (Logic Circuit, CE)(1) (Logic Circuit, CE)(2) (Physical Design, EE)(1) (Physical Design, EE)(2) (Physical Design, EE-PD) | tape-in  | HW |
| (DFM)HW: GDSII                                                                                                    | (Physical Design, EE-PD)                                                                                                                    | tape-out |    |

# Високорівневе проектування комп`ютерних систем і автоматичний синтез до нищих рівнів.



OPEN SYSTEMC INITIATIVE

Defining & Advancing SystemC Standards

ABOUT OSCI DOWNLOADS WORKING GROUPS SYSTEMC COMMUNITY **NEWS & EVENTS** DISCUSSION FORUMS LOGIN SEARCH Overview Home » SystemC Community » About SystemC About SystemC About SystemC Regional User Groups Resources The Language for System-Level Modeling, Design and Verification Ratified as IEEE Std. 1666™-2005. SystemC™ is a language built in standard C++ by extending the language with the use of class libraries. SystemC addresses the need for a system design and verification language that spans hardware and software. The language is particularly suited to model system's partitioning, to evaluate and verify the assignment of blocks to either hardware or software implementations, and to architect and measure the interactions between and among functional blocks. Leading companies in the intellectual property (IP), electronic design automation (EDA), semiconductor, electronic systems, and embedded software industries currently use SystemC for architectural exploration, to deliver high-performance hardware blocks at various levels of abstraction and to develop virtual platforms for hardware/software co-design.

# Високорівневе проектування комп`ютерних систем і автоматичний синтез до нищих рівнів.

IEEE 1800-2017 - IEEE Standard for SystemVerilog--Unified Hardware Design, Specification, and Verification Language ACCESS VIA THE IEEE GET PROGRAM **ACCESS VIA SUBSCRIPTION** Standard Details **Explore This Standard** The definition of the language syntax and semantics for SystemVerilog, which is a Standard Details unified hardware design, specification, and verification language, is provided. This standard includes support for modeling hardware at the behavioral, register transfer level (RTL), and gate-level abstraction levels, and for writing testbenches using coverage, assertions, object-oriented programming, and constrained Additional Resources random verification. The standard also provides application programming interfaces (APIs) to foreign programming languages. (The PDF of this standard is available at no cost at https://ieeexplore.ieee.org/browse/standards/get-Working Group program/page compliments of Accellera Systems Initiative)

C/DA - Design Automation

Sponsor

Committee

# Високорівневе проектування комп`ютерних систем і автоматичний синтез до нищих рівнів.







#### Processor IP >

Arm is the leading technology provider of processor IP, offering the widest range of processors to address the performance, power, and cost requirements of every device. Arm CPUs and NPUs include Cortex-A, Cortex-M, Cortex-R, Neoverse, Ethos and SecurCore.



#### Security IP >

CryptoCell, TrustZone, SecurCore, Cortex-M35P



#### System IP >

CoreLink, CoreSight, Coherent Mesh Network, AMBA and more



## Graphics and Multimedia >

Arm Mali GPUs and Mali Camera series of ISPs



#### Software and Development Tools



Keil RTX5, Allinea Studio, Compilers, Debuggers and more





#### **arm** IP Exchange

## Cycle Models





### Overview

The Arm AMBA Transaction-Level Modeling (TLM) library allows you to model and simulate approximately-timed (AT) and cycle-accurate (CA) AXI4 and ACE ports. This C++ library is provided as a pre-compiled binary library.

This library is intended for use with:

- Arm Cycle Models
- Custom AT and CA models used for virtual prototype development
- Third-party models that use supported AMBA interfaces

### **RISC-V**



About RISC-V V Membership V RISC-V Exchange V Technical V News & Events V Community V

## RISC-V Exchange: Cores & SoCs

This page is a collection of available intellectual property (IP) cores and SoCs in the RISC-V ecosystem. This list is curated by the community - which includes you! Add cores, SoC platforms, and SoCs to the list by filing a pull request on the GitHub repository. If you have any questions about this process, contact us for help.

Please note that the Exchange can showcase available physical hardware on the Available Boards page.

SoC Platforms Socs

Search:

| Name      | Supplier     | • | Links \$ | Capability \$ | Priv. \$ | User spec 4         | Primary<br>Language \$ | License \$                            |
|-----------|--------------|---|----------|---------------|----------|---------------------|------------------------|---------------------------------------|
| RV32EC_P2 | IQonIC Works |   | Website  | RV32          | 1.11     | RV32E[M]C/RV32I[M]C | SystemVerilog          | IQonIC Works<br>Commercial<br>License |
| RV32IC_P5 | IQonIC Works |   | Website  | RV32          | 1.11     | RV32I[M][N][A]C     | SystemVerilog          | IQonIC Works<br>Commercial<br>License |

### Wishbone



## Wishbone



### **CoreConnect**



### **AMBA**















# AMBA: The Standard for On-Chip Communication

AMBA is a freely available open standard for the connection and management of functional blocks in a system-on-chip. AMBA specifications are widely adopted as the standard for on-chip communication and provide a standard interface for IP re-use. This helps reduce the risks and costs of developing multi-processor designs with many controllers and peripherals. Different AMBA specifications outline the interfaces and protocols for use in applications across multiple market areas. Two key specifications include CHI and AXI. CHI defines the architecture for fully coherent, high-performance multi-core systems; AXI is used for a wide range of high-performance applications, including mobile computing, networking, automotive, and high-performance loT.



### Siemens EDA ዼ

The pace of innovation in electronics is constantly accelerating. To enable our customers to deliver lifechanging innovations to the world faster and to become market leaders, we are committed to delivering the world's most comprehensive portfolio of electronic design automation (EDA) software, hardware, and services.

White Paper: Engineer a Smarter Future Faster



#### cādence'

DESIGN EXCELLENCE Digital Design and Signoff

Custom IC Verification

IC Package

SYSTEM INNOVATION System Analysis **Embedded Software** PCB Design

PERVASIVE INTELLIGENCE Al / Machine Learning ALIP Portfolio

CADENCE CLOUD

VIEW ALL PRODUCTS

Products

Solutions

Support

Company





#### Digital Design and Signoff

Cadence® digital design and signoff solutions provide a fast path to design closure and better predictability, helping you meet your power, performance, and area (PPA) targets.

#### PRODUCT CATEGORIES

Logic Equivalence Checking SoC Implementation and Floorplanning

Functional ECO

Low-Power Validation

Synthesis

Power Analysis

Constraints and CDC Signoff

Silicon Signoff and Verification

Library Characterization

Test

#### FEATURED PRODUCTS

Cerebrus Intelligent Chip Explorer

Genus Synthesis Solution

Conformal Smart LEC

Innovus Implementation System

Tempus Timing Signoff Solution

Voltus IC Power Integrity Solution

Pegasus Verification System

RESOURCES

Flows

Analog Design Environment: ☐ Place & Route Cadence Spectre Innovus ADE L/XL/GXL ☐ Extraction Layout Design Quantus Virtuoso Lavout Suite L/XL/GXL ☐ Physical Verification **D**FT Calibre LVS/DRC TetraMax for ATPG ☐ Power & IR Drop Analysis ☐ Synthesis & Lint Voltus Spyglass ☐ Design Verification □ STA Incisive o Primetime-SI

☐ Formal Verification

o Conformal

# Проектування комп`ютерних систем на рівні топології друкованої плати



# Прикладне програмування комп`ютерних систем за допомогою високорівневих фреймворків



# Прикладне програмування комп`ютерних систем за допомогою високорівневих фреймворків





