# Lab 1: Datapath

Due: 9/14/2025

#### -Overview-

The purpose of this lab was to design and implement the datapath for a basic RISC-V (RV32I) processor core using VHDL. The datapath includes a register file, ALU, program counter, and branch test unit, with their operation controlled by signals generated from what will be the instruction decoder. These signals directed operand selection, data writing, ALU operations, immediate handling, and program counter updates, enabling support for Register-Register, Register-Immediate, Jump, and Branch instructions.

## -Design-

### High Level Overview of the Datapath

From this level, you can see that the datapath is controlled by a record type called "control\_word". These signals will both control how the data flows though the datapath, but also what values are being sent in though the A/B register select and Immediate value (IMM). Of interest on this view is: "d\_bus\_i" selects weather to take the ALU output or PC output to be stored in the register file; "pc\_latch\_i" that takes either an external signal, or a signal from the Branch Test Unit (BTU) to latch the PC with a new address value; "b\_bus\_i" selects with the IMM values or value form the B register to support both register-register and register-immediate functions; a\_bus\_i selects between the PC or A register so math can be done on the PC.



## Register File

Ceng 242: Dr. Pyeatt

Nothing significant here is just a standard register file with 2 muxes. Only this is that the 0 register on the mux's are grounded for x0, and the decode value for x0 is not connected to anything.



Branch Test Unit (BTU)

The 3 comparators in the front handle =, <, and <=. These signals are selected by mux. Then the value is inverted based on a control bit as != is inverted =, >= is inverted < and > is inverted <=.



### Program Counter (PC)

The PC is only 29 bits, as whenever the PC is used the bottom 2 bits are just grounded. This means that when loading, the bottom 2 bits are also just cut off. When the counter increments by 1, it is interpreted as a increment of 4.



#### Arithmetic Logic Unit (ALU)

In the center the alu covers: set less than (signed and unsigned), xor, or, and, shift, and add/sub. For subtract, B is 2's complimented and selected by the "post\_b\_i" mux. The output is selected by the mux on the right controlled directly by the function from the instruction.



#### Shifter

Due: 9/14/2025

This is basically 2 barrel shifters: left shift and right shift (top and bottom respectively). For right shift, a mux in the beginning chooses between 0 or the msb for logical and arithmetic shifts. The output alu selects between left, right, and no shift. There is a carry out that could be used for future use if needed, else it can be removed.



#### -Simulation-

These are all the tests I performed to check the datapath. I tried to have at least one test each to test the functionality of instructions that will be run on the datapath. I have confirmed that all my tests result in correct outputs.

Reset ~ 10 ns: reset and all registers go to 0.

Adding/Subtracting ~ 30 ns: adding immediate to x0 and store into x1.

40ns: try to do same thing but without Dlen selected so no values get stored.

50ns: try to store into x0 register, so nothing happens again.

70ns: add x1 and x2 and store in x31. 80ns: sub x1 and x2 and store in x31.

90ns: sub x1 and immediate value and store in x1.

Shifting (all are stored to x31) ~ 100ns: shift x0 left by immediate (which just stores 0).

110ns: shift x1 left by immediate (5).

120ns: shift x1 left by value in x2 (1).

130ns: shift x1 right logical by immediate (5).

140ns: shift x1 right logical by value in x2 (1).

150ns: shift x1 right arithmetic when x1 starts with 0.



Shifting cont. (all are stored to x31) ~ 170ns: shift x1 right logical when x1 starts with a 1.

180ns: shift x1 right arithmetic when x1 starts with a 1.

Set less then (all are stored to x31) ~ 190ns: signed set x1 (-561,234) less than 10.

200ns: signed set x1 (negative) less than -561,234(same value as x1).

210ns: signed set x1 (negative) less than -561,236(less than x1).

220ns: signed set x1 less than x0.

230ns: signed set x2 (1) less than x1.

240ns: signed set x1 less than x1 (0 no matter what).

250ns: unsigned x1(big positive) less than 10.

260ns: unsigned set x1 less than same as x1.

270ns: unsigned set x1 less than a number slight more than x1.

280ns: set unsigned x1 less than x0.

290ns: unsigned set x0 less than x2.

300ns: unsigned set x1 less than x1.

Logical (all are stored to x31) ~ 320ns: x1 xor x2. 330 ns: x1 xor immediate 53.



Logical cont. ~ 340ns: x1 or x2. 350ns: x1 or immediate 53.

360ns: x1 and x2. 370ns: x1 and immediate 53.

Program Counter Manipulation  $\sim$  380ns: store 19 into PC (should only store as 16 which will be 4 in the register) and store the PC into x31.

390ns: increment PC (only +1 in the counter itself but will be interpreted as +4).

400ns: PC plus x0 store to x31. 410ns: PC plus immediate 16.



Conditional Branches (branches are too PC + 8) ~ 420ns: x1 equals x1.

Due: 9/14/2025

430ns: x1 equals x2.

440ns: x1 is not equal to x2.

450ns: x1 is not equal x2.

460ns: signed x1 less than x1.

470ns: signed x1(-) less than x2(+).

480ns: signed x2(+) less than x1(-).

490ns: signed x1 greater than or equal to x1.

500ns: signed x1(-) greater than or equal to x2(+).

510ns: signed x2(+) greater than or equal to x1(-).

520ns: unsigned x1 less than x1.

530ns: unsigned x1(big) less than x2(small).

540ns: unsigned x2(small) less than x1(big).

550ns: unsigned x1 greater than or equal to x1.

560ns: unsigned x1(big) greater than or equal to x2(big).

570ns: unsigned x2(small) greater than or equal to x1(small).



#### -Conclusion-

Luckily for me, all of my previous parts like the barrel shifter and register file all worked from last year. They only required a little modification to seamlessly fit in the design like making the register 0 a zero register. Other than that, I made a mistake shifting my lefts right and right left, but that was an easy switch in the shifter output mux. I believe I have done a sufficient amount of testing and can be confident that it will function properly when we start bring in the other pieces of the processor.

## -Appendix-Main VHDL

Figure 1: RISC\_package

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.numeric_std.all;
use work.RISCV_package.all;

entity btu is

Port (a:in STD_LOGIC_VECTOR (XLEN-1 downto 0);
b:in STD_LOGIC_VECTOR (XLEN-1 downto 0);
cond:in STD_LOGIC_VECTOR (2 downto 0); -- bit 2: 1 = less then: 0 = eq, bit 1: 1 = signed: 2 = signed, bit 0: 1 = invert result
enable: in STD_LOGIC;
BTU_out: out STD_LOGIC);
end btu;

architecture Behavioral of btu is
signal pre_out, equal, lt, slt: std_logic;
begin
equal <= '1' when a = b else '0';
lt <= '1' when unsigned(a) < unsigned(b) else '0';
slt <= '1' when signed(a) < signed(b) else '0';
with cond(2 downto 1) select pre_out <= slt when "10",
lt when "11",
equal when others;

BTU_out <= (pre_out xor cond(0)) and enable;
end Behavioral;
```

Figure 2: Branch Test Unit

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use work.RISCV_package.all;
             entity datapath is
                    port (
    clk, reset: in std_logic;
    control_word: in control_word
             end datapath;
            architecture Behavioral of datapath is
signal d_bus, a_pre_bus, b_pre_bus, a_bus, b_bus, pc, alu_out :
std_logic_vector(XLEN-1 downto 0);
signal BTU_out, pc_latch : std_logic;
          begin
                    20
21
22
23
24
25
26
27
28
29
30
                                        d_addr =>control_word.Dsel
d_in => d_bus,
                                       a_addr => control_word.Asel,
a_out => a_pre_bus,
b_addr => control_word.Bsel,
b_out => b_pre_bus);
                    ALU: entity work.ALU (Behavioral)
port map ( a => a_bus, b => b_bus, alu_out => alu_out, func => control_word.
ALUfunc );
                    Program_Counter: entity work.generic_counter (Behavioral)
generic map (bits => XLEN - 2)
port map (clk => clk, reset => reset, latch => pc_latch, enable => control_word
.PCie, d => alu_out(31 downto 2), q => pc(31 downto 2));
pc(1 downto 0) <= "00"; --hard set last 2 bits of pc to 00
                    port map ( a => a_pre_bus, b => b_pre_bus, cond => control_word.BRcond, enable
=> control_word.isBR, BTU_out => BTU_out);
39
40
41
42
43
44
45
46
47
                    a_bus <= pc when control_word.PCAsel = '1' else</pre>
                    a_pre_bus;
b_bus <= control_word.IMM when control_word.IMMBsel = '1' else
                    b_pre_bus;
d_bus <= pc when control_word.PCDsel = '1' else
                    pc_mnen_concroi_word.PCDsel = '1' else
alu_out;
pc_latch <= control_word.PCle or BTU_out; --might not needed. BTU_out might
just be PCle
48
49
             end Behavioral;
```

Figure 3: Datapath

```
library IEEE;
            use IEEE.STD_LOGIC_1164.ALL;
            use work RISCV_package all;
            use IEEE.numeric_std.all;
            entity ALU is
                  port (
                       a, b: in std_logic_vector(XLEN-1 downto 0);
alu_out: out std_logic_vector(XLEN-1 downto 0); --bit 0: 1 =
right/sub: 0 = Left/add, --bit 3 to 1: 000 =
                        func : in std_logic_vector(3 downto 0)
           end ALU;
         architecture Behavioral of ALU is
                 signal add_sub_out, shift_out, slt_unsigned_out, slt_signed_out, xor_out, or_out, and_out : std_logic_vector(XLEN-1 downto 0); signal post_b: std_logic_vector(XLEN-1 downto 0); signal shift_func : std_logic_vector (1 downto 0);
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
         begin
                  func => shift_func);
                  slt_unsigned_out <= std_logic_vector(to_unsigned(1,XLEN)) when</pre>
                  unsigned(a) < unsigned(b) else (others => '0')
                  slt_signed_out <= std_logic_vector(to_unsigned(1,XLEN)) when
signed(a) < signed(b) else (others => '0');
                  --logicals
xor_out <= a xor b;</pre>
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
                  or_out <= a or b;
                  and out <= a and b;
                 with func(3 downto 1) select alu_out <= add_sub_out when "000", shift_out when "001"|"101", slt_signed_out when "010",
                        slt_unsigned_out when "011",
                       xor_out when "100",
or_out when "110",
and_out when others;
            end Behavioral;
```

Figure 5: ALU

```
library IEEE;
             use IEEE.STD_LOGIC_1164.ALL;
             use IEEE NUMERIC_STD ALL;
             use work.mi_package.all;
          entity generic_register_file is
                          word_len: integer := 32;
                           addr_bits: integer := 5
                           clk, reset: in std_logic;
                           write_en: in std_logic;
                           d_addr: in std_logic_vector ( addr_bits-1 downto 0 );
                           d_audr: in std_logic_vector ( word_len-1 downto 0 );
a_addr: in std_logic_vector ( addr_bits-1 downto 0 );
a_out : out std_logic_vector ( word_len-1 downto 0 );
b_addr: in std_logic_vector ( word_len-1 downto 0 );
b_out : out std_logic_vector ( word_len-1 downto 0 );
16
17
18
19
20
21
22
             end generic_register_file;
         Farchitecture Behavioral of generic_register_file is
    type signal_array is array ( 2**addr_bits-1 downto 0 ) of
    std_logic_vector ( word_len-1 downto 0 );
    signal array_reg: signal_array;
    signal array_tel_logic_vector ( 2**addr_bits-1 downto 0 );
                    signal decoded : std_logic_vector ( 2**addr_bits-1 downto 0 );
             begin
                    decoded <= decode( d_addr, write_en );</pre>
                    regs: for i in 1 to 2**addr_bits - 1 generate --only 2^addr_bits
                           regsi: entity work.generic_register ( Behavioral )
generic map ( bits => word_len )
port map ( clk => clk, reset => reset, enable => decoded(i),
                           d => d_in, q => array_reg(i));
                    end generate regs;
                    array_reg(0) <= ( others => '0'); --x0 = 0
a_out <= array_reg ( to_integer( unsigned( a_addr )));
b_out <= array_reg ( to_integer( unsigned( b_addr )));
             end Behavioral;
```

Figure 4: Register File

```
library IEEE; use IEEE.STD_LOGIC_1164.ALL;

use IEEE.math_real.ALL;

lentity generic_shifter is

Generic (shamt_bits : natural := 2);

Port (din : in STD_LOGIC_VECTOR ((2**shamt_bits)-1 downto 0);

dout : out STD_LOGIC_VECTOR ((2**shamt_bits)-1 downto 0);

shamt : in STD_LOGIC_VECTOR ((2**shamt_bits)-1 downto 0);

shamt : in STD_LOGIC_VECTOR (shamt_bits - 1 downto 0);

func : in STD_LOGIC_VECTOR (shamt_bits - 1 downto 0);

func : on out STD_LOGIC_VECTOR (shamt_bits - 1 downto 0);

func : on out STD_LOGIC_VECTOR (shamt_bits - 1 downto 0);

and generic_shifter;

architecture Behavioral of generic_shifter is

type t_array is array (integer range ↔) of std_logic_vector( (2**shamt_bits) downto 0);

signal left_dsd_array : t_array (shamt_bits downto 0);

signal left_dsd_array : t_array (shamt_bits downto 0);

signal left_std_logic_vector ((2**shamt_bits) downto 0);

signal right : std_logic_vector ((2**shamt_bits) downto 0);

begin

left_dsd_array(0) <= '0' & din;

'dipt_dsd_array(0) <= '0' & din;

'dipt_dsd_array(
```

Figure 7: Barrel Shifter

Figure 6: Generic Counter

#### **Testbench**

```
library (feet)
use IEEE SD LOGIC_1164 ALL;
use Work.RISCV_package.all;

Centity datapath_tb is
end datapath_tb;

Centity datapath_tb
```

```
begin

wait for 5 ns;

--reset in beginning

reset <= '1';

wait for 20 ns;

reset <= '0';

--add x0 + 56329378 → x1

Asel <= "00000";

Bsel <= "00000";

Dsel <= "00000";

PCAsel <= '0';

IMMBsel <= '1';

PCAsel <= '0';

PCIe <= '0';

PCIe <= '0';

PCIe <= '0';

BRcond <= "0000";

BRcond <= "0000";

ALUFunc <= "0000";

IMM <= std_logic_vector(to_unsigned(56329378,32));

wait for 10 ns;

--add x0 + x1 → x0 (shouldn't do anything)

Bsel <= "00000";

Bsel <= "00000";

Bsel <= "00000";

JMM <= std_logic_vector(to_unsigned(5,32));

wait for 10 ns;

--add x0 + x1 → x0 (shouldn't do anything)

Bsel <= "000001";

Dlen <= '1';

IMMBsel <= '0';

Bsel <= "000001";

Doen <= '1';

IMMBsel <= '0';

Bsel <= "000001";

Doen <= '1';

IMMBsel <= '0';

Wait for 10 ns;
```

```
Bsel <= "00000";
Dsel <= "00010";
IMMBsel <= '1';
                   IMM <= std_logic_vector(to_unsigned(1,32));</pre>
                   wait for 10 ns;
                   --add x1 + x2 -> x31
Asel <= "00001";
Bsel <= "00010";
                   Dsel <= "11111";
IMMBsel <= '0';
                   wait for 10 ns;
                   --sub x1 - x2 -> x31
ALUFunc <= "0001";
                   wait for 10 ns;
101
                   103
104
107
108
                   wait for 10 ns;
109
                   --shift x0 left 5 -> x31 (should be 0) --100 ns
Asel <= "00000";
Bsel <= "00010";
Dsel <= "11111";
ALUFunc <= "0010";
110
111
114
                            <= std_logic_vector(to_unsigned(5,32));</pre>
                   wait for 10 ns;
```

```
--shift x1 left 5 -> x31
119
                    Asel <= "00001";
Bsel <= "00000";
120
                    wait for 10 ns;
121
123
                    Bsel <= "00010";
IMMBsel <= '0';
124
125
126
                    wait for 10 ns;
127
128
                   Bsel <= "00000";
IMMBsel <= '1';
ALUFunc <= "1010";
129
130
131
                    wait for 10 ns;
132
133
134
                   --shift x1 right x2 -> x31
Bsel <= "00010";
IMMBsel <= '0';
135
136
137
                    wait for 10 ns;
138
                   Bsel <= "000000";
IMMBsel <= '1';
ALUFunc <= "1011";
140
141
142
143
                    wait for 10 ns;
144
145
                    --load number with 1 in msb in x1
                    Asel <= "00000";
Dsel <= "00001";
ALUFunc <= "0000";
147
148
                    IMM <= std_logic_vector(to_signed(-561234,32));</pre>
149
150
                    wait for 10 ns;
151
152
                    Asel <= "00001";
Dsel <= "11111";
ALUFunc <= "1010";
153
154
155
                    IMM <= std_logic_vector(to_unsigned(5,32));</pre>
156
157
                    wait for 10 ns;
158
159
160
                    wait for 10 ns;
161
162
163
164
165
                    IMM <= std_logic_vector(to_signed(10,32));</pre>
166
                    wait for 10 ns;
167
168
                    IMM <= std_logic_vector(to_signed(-561234,32));</pre>
169
                    wait for 10 ns;
171
172
173
                    IMM <= std_logic_vector(to_signed(-561236,32));</pre>
                    wait for 10 ns;
174
175
176
177
                    IMMBsel <= '0';</pre>
178
                    IMM <= std_logic_vector(to_signed(10,32));</pre>
179
                    wait for 10 ns;
180
                    --set less than signed x2 < x0 -> x31 Asel <= "00010";
181
182
                    wait for 10 ns;
183
184
                   --set Less than signed x1 < x1 -> x31
Asel <= "00001";
Bsel <= "00001";
185
186
187
188
                    wait for 10 ns;
```

```
--set less than unsigned x1 < 10 \rightarrow x31 --250 ns
Bsel <= "00000";
IMMBsel <= '1';
ALUFunc <= "0110";
IMM <= std_logic_vector(to_unsigned(10,32));</pre>
wait for 10 ns;
         <= std_logic_vector(to_signed(-561234,32));</pre>
--just leaving as signed so its same value
wait for 10 ns;
IMM <= std_logic_vector(to_signed(-561232,32));</pre>
wait for 10 ns;
IMMBsel <= '0';
IMM      <= std_logic_vector(to_signed(10,32));</pre>
wait for 10 ns;
Asel <= "00000";
Bsel <= "00010";
wait for 10 ns;
Asel <= "00001";
Bsel <= "00001";
wait for 10 ns;
Asel <= "00000";
Bsel <= "00000";
Dsel <= "00010";
IMMBsel <= '1';
ALUFunc <= "0000";
IMM <= std_logic_vector(to_unsigned(64334,32));</pre>
wait for 10 ns;
Asel <= "00001";
Bsel <= "00010";
Dsel <= "11111";
IMMBsel <= '0';
ALUFunc <= "1000";
wait for 10 ns;
IMMBsel <= '1';</pre>
IMM <= std_logic_vector(to_unsigned(53,32));</pre>
wait for 10 ns;
IMMBsel <= '0';
ALUFunc <= "1100";
wait for 10 ns;
-- x1 or 53 -> x31 --350 ns
IMMBsel <= '1';
wait for 10 ns;
IMMBsel <= '0';
ALUFunc <= "1110";</pre>
wait for 10 ns;
IMMBsel <= '1';</pre>
wait for 10 ns;
```

```
- add x0 and 19 -> PC (should only be 16 as takes of
                   bottom 2 bits) and store PC -> x31
Asel <= "00000";
                   PCDsel <= '1';
                   PCle <= '1';
ALUFunc <= "0000";
                   IMM <= std_logic_vector(to_unsigned(19,32));</pre>
                   wait for 10 ns;
                   PCDsel <= '0';
                  PCie <= '1';
PCle <= '0';
                   wait for 10 ns;
                            <= "000000";
                   Bsel
                   Dlen <= '1';
IMMBsel <= '0';
                   Dlen
                   PCDsel <= '1';
280
                  wait for 10 ns;
284
                   Dlen
                   PCAsel <= '1';
IMMBsel <= '1';
                   PCDsel <= '0';
                           <= std_logic_vector(to_unsigned(16,32));</pre>
                   wait for 10 ns;
                   --branch to PC + 8 if x1 equal x1
                           <= "00001";
<= '0';
<= '1';
                   Bsel
                   PC1e
                   isBR
                           <= std_logic_vector(to_unsigned(8,32));</pre>
300
                   wait for 10 ns;
                   wait for 10 ns;
                   Bsel <= "00001";
BRcond <= "001";
                   wait for 10 ns;
                   wait for 10 ns;
                    --branch to PC + 8 if x1 less than x1 (signed)
                   Bsel <= "00001";
BRcond <= "100";
                   wait for 10 ns;
                   wait for 10 ns;
                   Asel <= "00010";
Bsel <= "00001";
                   wait for 10 ns;
```

```
Asel <= "00001";
BRcond <= "101";
        wait for 10 ns:
        (signed) --500 ns
Bsel <= "00010";
        wait for 10 ns;
        Asel <= "00010";
Bsel <= "00001";
        wait for 10 ns;
        --branch to PC + 8 if x1 less than x1 (unsigned)
Asel <= "00001";
BRcond <= "110";</pre>
        wait for 10 ns;
       --branch to PC + 8 if x1 less than x2 (unsigned) Bsel \,\, <= "00010";
        wait for 10 ns;
       Asel <= "00010";
Bsel <= "00001";
        wait for 10 ns:
        (unsigned) --550 ns
Asel <= "00001";
BRcond <= "111";
        wait for 10 ns:
        (unsigned)
Bsel <= "00010";
        wait for 10 ns;
       (unsigned)
Asel <= "00010";
Bsel <= "00001";</pre>
       wait for 10 ns;
       wait:
     end process:
end Behavioral;
```