#### ECE 2050 Digital Logic and Systems

# **Chapter 1: Introductory Concepts**

Instructor: Yue ZHENG, Ph.D.

#### **Teaching Team**

#### Instructor:

Name: Prof. Tinghuan Chen (陈廷欢), Ph.D.

• Email: <a href="mailto:chentinghuan@cuhk.edu.cn">chentinghuan@cuhk.edu.cn</a>

Office: TC413B

Office Hour: Thur. 15:00-16:00 (TC413B)

| L1 Session      | Location     |
|-----------------|--------------|
| Mon. 9:00-10:30 | Teaching     |
| Wed. 9:00-10:30 | Complex C203 |

#### Instructor:

• Name: Prof. Yue Zheng (郑月), Ph.D.

• Email: <u>zhengyue@cuhk.edu.cn</u>

• Office: CD414

Office Hour: Just drop by or send email for appointment

| L2 Session       | Location     |
|------------------|--------------|
| Mon. 10:30-12:00 | Teaching     |
| Wed. 10:30-12:00 | Complex C203 |

# **Teaching Assistants**

| <ul> <li>Name: Junguang Yao Lead TA</li> <li>Office: TD205</li> <li>Email: junguangyao@link.cuhk.edu.cn</li> <li>Office Hour: Tue 14:00-15:00</li> </ul> | <ul> <li>Name: Xin Wang</li> <li>Office: TD205</li> <li>Email: xinwang3@link.cuhk.edu.cn</li> <li>Office Hour: Wed 10: 00-11: 00</li> </ul>   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| • Name: Kexin Chen                                                                                                                                       | • Name: Yiyang Li                                                                                                                             |
| • Office: ZX307                                                                                                                                          | Office: ZX107                                                                                                                                 |
| Email: kexinchen2@link.cuhk.edu.cn                                                                                                                       | • Email: 222010039@link.cuhk.edu.cn                                                                                                           |
| • Office Hour: Tue 15:00-16:00                                                                                                                           | • Office Hour: Tue 11: 00-12: 00                                                                                                              |
| <ul> <li>Name: Wangqian Chen</li> <li>Office: ZR305</li> <li>Email: 221019052@link.cuhk.edu.cn</li> <li>Office Hour: TBD</li> </ul>                      | <ul> <li>Name: Hanxu Zhang</li> <li>Office: ZX201</li> <li>Email: 120030021@link.cuhk.edu.cn</li> <li>Office Hour: Thu 20:00-21:00</li> </ul> |
| <ul> <li>Name: Huaiyu Li</li> <li>Office: ZX301B</li> <li>Email: 223010059@link.cuhk.edu.cn</li> <li>Office Hour: Thu 14:00-15:00</li> </ul>             | <ul> <li>Name: Zhipeng Xu</li> <li>Office: TBD</li> <li>Email: 222010049@link.cuhk.edu.cn</li> <li>Office Hour: TBD</li> </ul>                |

# **Tutorials**

| Monday    | 18:00-19:00 | Xin Wang      | 224010106 |       |
|-----------|-------------|---------------|-----------|-------|
| Monday    | 19:00-20:00 | Junguang Yao  | 224010136 | TD114 |
| Tuesday   | 18:00-19:00 | Kexin Chen    | 221019028 | 10114 |
| Tuesday   | 19:00-20:00 | Yiyang Li     | 222010039 |       |
| Wednesday | 18:00-19:00 | Wangqian Chen | 221019052 |       |
| Wednesday | 19:00-20:00 | Hanxu Zhang   | 120030021 | TC100 |
| Thursday  | 18:00-19:00 | Huaiyu Li     | 223010059 | TC108 |
| Thursday  | 19:00-20:00 | Zhipeng Xu    | 222010049 |       |

# **Activity Highlights**





#### Invited seminars



Science (CAS). He is currently the executive director of the Center of Heterogeneous Intelligen Computer Architecture and Systems (HICAS) and the founder of UnifyWare Co., Ltd, ar SIAT-cofounded spinoff for tools, chips, and devices supporting edged Al. He has published 70 research articles and received 2 NSFC ( 国自然面上、青年基金 ), 2 Guangdong S&T ( 广东省重点领域研发计划、广东省电深联合重点基金 ) and 4 Huawei R&D funds as the principal investigator. His research

interests lie in computer architecture and VLSI design techniques for heterogeneous tenso

香港中文大學(深刻) 理工学院

**SSE Career** 

FPGA 产业现状 关键技术发展趋势

嘉宾:夏 炜

紫光同创软件研发中心研发经理

#### 精彩看点

- ·深入了解FPGA相关前沿技术最新进展
- ·与FPGA布局布线算法专家面对面交流
- · 紫光同创芯片与软件研发实习岗位推送

可编程系统平台芯片行业充满机遇与挑战,门槛之高在芯片行业里无出其右,此次讲 座邀请到 FPGA 布局布线算法专家为您介绍 FPGA 产业格局、发展机遇和未来、分 享可编程系统平台芯片产品可编程体系架构、IP 开发、硬核集成、EDA 软件开发及 算法等关键技术和未来趋势。

同时,紫光同创热忱邀请每一位热爱技术的同学,关注并深入了解这个充满魅力的行 业、公司研发实习岗位正虚位以待、期待与同学们共同书写 FPGA 技术的辉煌篇章。

夏炜、研究生毕业于武汉大学微电子学与固体电子学专业、现任紫光同创软件研发中 心研发经理,具有十年以上软件开发、EDA 核心算法开发经验,对 EDA 时序优化的 布局布线核心算法具有深刻的理解,并在团队能力建设及重大项目攻关做出突出贡献。

<sup>2</sup><sub>2</sub>5/20 地点: TxD 202

主持人: 陈廷欢教授。香港中文大学(深圳)







#### Course Outline

 This course gives science and engineering students exposure to the basic concepts and techniques in digital logic and system design. Topics include digital system concepts, numbering systems and codes, Boolean algebra, logic gates and logic circuit elements, logic functions and simplification, logic circuits design, latches and flip-flops, counters, registers, memory and storage systems, FPGA, and introduction to CAD tools.

| Assessment    | % weight |
|---------------|----------|
| Assignments   | 25%      |
| Project       | 15%      |
| Mid-term Test | 25%      |
| Final Exam    | 35%      |

#### Textbook & References

Digital Design and Computer Architecture RISC-V Edition (main)

• by Sarah L. Harris and David Harris

Digital Fundamentals (11<sup>th</sup> Edition)

By Thomas Floyd





https://pages.hmc.edu/harris/ddca/ddcarv.html

**Verilog Resources** 

#### Course Map: Circuits



# Teaching Plan

|   | Week        | Content/ topic/ activity                                                                                                                                                                                                                      |  |
|---|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1 | 1/6 - 1/12  | Ch1. Introductory concepts Digital and analog quantities, Binary digits, Basic logic operations, System concept, Fixed-function integrated circuits                                                                                           |  |
| 2 | 1/13 - 1/19 | Ch2. Number systems  Number systems and conversions, Binary arithmetic and operations, Signed numbers and operations, Binary coded decimal, Digital codes, Error detection codes                                                              |  |
|   | 1/20 -2/9   | Lunar New Year Holiday                                                                                                                                                                                                                        |  |
| 3 | 2/10 - 2/16 | Ch3. Logic gates The inverter, Logic gates (AND, OR, NAND, NOR, XOR, XNOR), logic levels                                                                                                                                                      |  |
| 4 | 2/17 - 2/23 | Ch4. Boolean algebra and logic simplification Boolean operations, Boolean algebra, De Morgan's theorem, Boolean analysis of logic circuits, Simplification using Boolean algebra, Standard forms, Truth tables, Karnaugh map and minimization |  |
| 5 | 2/24 - 3/2  | Ch4. Boolean algebra and logic simplification & Ch5. Combinational logic design Basic combinational logic circuits and implementation, the universal property, Combinational logic with NAND and NOR gates                                    |  |
| 6 | 3/3 - 3/9   | Ch5. Combinational logic design & Ch6. Combinational building blocks Basic adders, Parallel adders, Comparators, Decoders, Encoders, Code converter                                                                                           |  |

# Teaching Plan (Cont'd)

| Week Content/ topic/ activity |             | Content/ topic/ activity                                                                                 |  |
|-------------------------------|-------------|----------------------------------------------------------------------------------------------------------|--|
| 7                             | 3/10 - 3/16 | Ch6. Combinational Building Blocks Adders, Comparators, Encoder & Decoder, Multiplexer                   |  |
| 8                             | 3/17 - 3/23 | Midterm & Ch7. Sequential Logic Design bistable circuits, SR Latch, D Latch, D Flip Flop, JK Flip Flop,  |  |
| 9                             | 3/24 - 3/30 | Ch8. Shift registers Serial/Parallel in Serial/Parallel out, bidirectional shift registers, applications |  |
| 10                            | 3/31 - 4/6  | Ch9. Finite State Machine (Qingming Festival) Moore/Mealy FSM, timing, set up time, hold time            |  |
| 11                            | 4/7 - 4/13  | Ch10. Counters Asynchronous counters, Synchronous counters, Design, Applications                         |  |
| 12                            | 4/14 - 4/20 | Ch10. Counters Asynchronous counters, Design, Applications                                               |  |
| 13                            | 4/21 - 4/27 | Ch11. Memory & Logic Arrays Memory basics, RAM, ROM, Flash memory, PLAs & FPGAs                          |  |

#### Blackboard



# Why do we need to learn digital logic & systems?

#### Some Reasons

- Major Required
- An insight into the specialty
- Circuit design
- Computer architecture
- Built upon Boolean algebra, theoretical CS
- High-performance software design requires you to understand the hardware layer
- Microprocessors, datasheet, schematic diagram



### Microprocessors

- CPU
- GPU
- DSP
- MCU
- SoC
- ASIC
- FPGA

• . .



**CPU** 



**FPGA** 



MCU (microcontroller)



# How to design a Microprocessor?

## Managing Complexity

- Modern digital systems:
  - Millions or billions of transistors
- How do we design things that are too big to fit in one person's head at once?
  - Abstraction
  - Discipline
  - The 3-Y's
    - Hierarchy
    - Modularity
    - Regularity

#### Abstraction

Hiding details when they aren't important





#### Discipline

- Intentionally restrict design choices
- Example: Digital discipline
  - Discrete voltages instead of continuous
  - Simpler to design than analog circuits can build more sophisticated systems
  - Digital systems replacing analog predecessors:
     i.e., digital cameras, digital television, cell phones, CDs

#### The 3-y's

- Hierarchy
  - A system divided into modules and submodules
- Modularity
  - Having well-defined functions and interfaces
- Regularity
  - Encouraging uniformity, so modules can be easily reused



#### Example: Model T Ford

- Famous early (1908) example of interchangeable parts.
  - Most previous cars were hand-crafted by skilled tradesmen.
  - Mass production on moving assembly lines greatly reduced cost.



en.wikipedia.org/wiki/Ford\_Model\_T#/media/ File:1925\_Ford\_Model\_T\_touring.jpg

#### Henry Ford:

I will build a motor car for the great multitude. It will be large enough for the family, but small enough for the individual to run and care for. It will be constructed of the best materials, by the best men to be hired, after the simplest designs that modern engineering can devise. But it will be so low in price that no man making a good salary will be unable to own one – and enjoy with his family the blessing of hours of pleasure in God's great open spaces.

#### Example: Model T Ford

- Hierarchy
  - Car has chassis, wheels, seats, engine.
  - Engine has cylinders, spark plugs, exhaust, carburetor.
  - Carburator has air intake, inlet needle, feed pipe, coupling nut.



Fig. 8.—Valve Side of the Ford Model T Unit Power Plant Showing Manifolds, Carburetor and Interior of One of the Valve Spring Chambers.

https://en.wikipedia.org/wiki/Ford\_Model\_T\_engine#/media/File:Pagé 1917 Model T Ford Car Figure 08.png



Fig. 14.—The Ford Model T Fuel Supply and Gas Making System.

https://en.wikipedia.org/wiki/Ford\_Model\_T\_engine#/media/File:Pagé\_1917\_Model\_T\_Ford\_Car\_Figure\_14.png

#### Example: Model T Ford

- Modularity
  - Function of coupling nut:
    - Hold fuel line to intake elbow
    - Prevent leaks
    - Easily removable
  - Interface of coupling nut:
    - Standardized diameter, thread pitch, torque
- Regularity
  - Interchangeable parts
    - Standard nut could be purchased from many suppliers
  - "Any customer can have a car painted any color that he wants so long as it is black." - Henry Ford

#### The Digital Abstraction

- Most physical variables are continuous
  - Voltage on a wire
  - Frequency of an oscillation
  - Position of a mass

**Analog** quantity: continuous values



Vinyl records 12 inches (~30cm), 3.5 hours

 Digital abstraction considers discrete subset of values



**Digital** quantity:

a discrete set of values

Compact Disk (CD) 12cm, 74 minutes

## The Digital Advantages

- Digital data can be stored, processed and transmitted more efficiently and reliably
- Digital data is more noise resilient





Can you think of any disadvantages of digital systems?

## The Analytical Engine

- Designed by Charles Babbage from 1834 1871
- Considered to be the first digital computer
- Built from mechanical gears, where each gear represented a discrete value (0-9)
- Babbage died before finishing it





#### Digital Discipline: Binary Values

- Two discrete values:
  - 1's and 0's
  - 1, TRUE, HIGH
  - 0, FALSE, LOW
- 1 and 0: voltage levels, rotating gears, fluid levels, etc.
- Digital circuits use voltage levels
  - 0: low voltage (GND)
  - 1: high voltage (VDD)
- Bit: Binary digit



#### Bit

- Binary digit: a single number is either 0 or 1
- Positive Logic:
  - 1 is represented by the higher voltage level → HIGH,
  - 0 is represented by the lower voltage level → LOW
- Negative logic : 1 → Low, 0 → High

# Number Systems

| Decimal | Binary | Octal | Hex |
|---------|--------|-------|-----|
| 0       | 0000   | 00    | 0   |
| 1       | 0001   | 01    | 1   |
| 2       | 0010   | 02    | 2   |
| 3       | 0011   | 03    | 3   |
| 4       | 0100   | 04    | 4   |
| 5       | 0101   | 05    | 5   |
| 6       | 0110   | 06    | 6   |
| 7       | 0111   | 07    | 7   |
| 8       | 1000   | 10    | 8   |
| 9       | 1001   | 11    | 9   |

| Decimal | Binary | Octal | Hex |
|---------|--------|-------|-----|
| 10      | 1010   | 12    | А   |
| 11      | 1011   | 13    | В   |
| 12      | 1100   | 14    | С   |
| 13      | 1101   | 15    | D   |
| 14      | 1110   | 16    | E   |
| 15      | 1111   | 17    | F   |





#### Logic Gates

Logic gate: A circuit that performs a specified logic function



#### Combinational Circuits & Sequential Circuits

#### Combinational Logic

- Memoryless
- Outputs determined by current values of inputs

#### Sequential Logic

- Has memory
- Outputs determined by previous and current values of inputs



| Tratti Tabio | Tru | ıth <sup>*</sup> | Tab | le |
|--------------|-----|------------------|-----|----|
|--------------|-----|------------------|-----|----|

| Α | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

#### **Boolean Equation**

$$Y = AB$$

#### Boolean Algebra and Logic Simplification

#### Boolean Algebra

#### Laws

- Commutative laws
- Associative laws
- Distributive law

1. 
$$A + 0 = A$$

7. 
$$A \cdot A = A$$

#### Rules

**2.** 
$$A + 1 = 1$$

8. 
$$A \cdot \overline{A} = 0$$

**3.** 
$$A \cdot 0 = 0$$
 **9.**  $\overline{A} = A$ 

9. 
$$\overline{\overline{A}} = A$$

**4.** 
$$A \cdot 1 = A$$

**4.** 
$$A \cdot 1 = A$$
 **10.**  $A + AB = A$ 

**5.** 
$$A + A = A$$

**11.** 
$$A + \overline{A}B = A + B$$

**6.** 
$$A + \overline{A} = 1$$

**12.** 
$$(A + B)(A + C) = A + BC$$

$$\overline{A \cdot B} = \overline{A} + \overline{B}$$

$$\overline{A + B} = \overline{A} \cdot \overline{B}$$

• 
$$Y = \bar{A}B\bar{C} + \bar{A}BC + ABC$$
  
 $= \bar{A}B\bar{C} + \bar{A}BC + \bar{A}BC + ABC$   
 $= \bar{A}B(\bar{C} + C) + (\bar{A} + A)BC$   
 $= \bar{A}B + BC$ 

Karnaugh Map



$$Y = \overline{A}B + BC$$

#### **Combinational Logic**

- Basic combinational logic circuits
  - AND-OR Logic
  - AND-OR-Invert Logic
  - Exclusive-OR Logic
  - Exclusive-NOR Logic
- Implementing combinational logic
  - From Boolean equation to logic circuit
  - From truth table to logic circuit







#### Combinational Building Blocks

Adders

E.g. A plus B (3+9 = 12)



Comparator

E.g. A is less than B (2<5) as indicated by the High output (A<B)



#### Combinational Building Blocks

Encoders & Decoders



Multiplexer

Calculator keypad

& Demultiplexer



# Sequential Logic Design

 Outputs of sequential logic depend on current and prior input values – it has memory.

 State: all the information about a circuit necessary to explain its future behavior

- Latches and Flip-flops:
  - Bistable circuit: 2 stable states
  - store only one bit at a time, either a 0 or a 1
  - SR Latch, D Latch
  - D Flip-flops, JK Flip-flops



#### Shift Registers

- Shift register: Several Flip-Flops
  - Data Storage
  - Data Movement





**Serial**: One bit at a time over a single line Example: 8 time intervals for 8 bits



Parallel: multiple bits at the same time over separate lines

Example: 1 time interval for 8 bits

#### Counters

- To count, the counter must "remember" the present number so that it can go to the next proper number in sequence.
- Storage capability is an important characteristic of all counters, and flip-flops are generally used to implement them.



#### Finite State Machine

- State Register + Combinational Logic
- States and transitions
- Example: Traffic light controller system





# Memory

- SRAM, DRAM
- ROM
- Flash







## Example: A Process Control System

- The maximum # of tablets per bottle is entered from the keypad;
- An optical sensor detects each passing tablet & produces a pulse going to the Counter → Counter advanced by one;
- 3. The binary count is transferred from the counter to the B input of the **comparator**;
- 4. If A=B, **comparator** output goes HIGH, implying the bottle is full;
- 5. The HIGH comparator output closes the hopper valve & stop the flow of tablets while activating the conveyor to move the next empty bottle into place
- 6. When the bottle is in place, a pulse is issued to reset the counter to zero → the comparator output goes back LOW & the hopper valve restarts the flow of tablets.



# Integrated Circuits (IC)

- An electronic circuit entirely constructed on a single small chip of silicon
- Programmable and Fixed-function Logic
- IC packages :

**Surface-mounted** 



#### **Through-hole mounted**



面包板 or 免焊万用电路板 Solderless breadboard

## Complexity of Fixed-Function ICs

|                                      | # of gate circuits on a single chip | Typical Examples                                                                                 |
|--------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------|
| Small-scale integration (SSI)        | <10                                 | Basic gates and flip-flop                                                                        |
| Medium-scale integration (MSI)       | 10 to 100                           | Encoders, Decoders, Counters,<br>Registers, Multiplexers, Arithmetic<br>circuits, Small memories |
| Very large-scale integration (VLSI)  | 10,000 to 100,000                   | Memories                                                                                         |
| Ultra large-scale integration (ULSI) | >100,000                            | Very large memories, Larger micro-<br>processors, Larger single-chip computers                   |





#### Programmable Logic

- Programmable Logic Devices (PLDs)
  - SPLDs (simple PLDs)
  - CPLDs (complex PLDs)
- Field-Programmable Gate Array (FPGA)
- Programing Process
  - Software development package installed on a computer
    - Graphic entry of a logic circuit
    - Text entry such as VHDL
  - A development board
  - A cable



#### **Chapter Review**

- □ Analog versus Digital
- ☐ Bits (Binary digits), Logic Levels and Digital Waveforms
- ☐ Basic logic functions: NOT, AND and OR
- ☐ Combinational & sequential logic functions:
  - comparator, adder, encoder/decoder, (de)multiplexer,
  - flip-flops, registers, counter
- ☐ Integrated circuit (IC): Programmable versus Fixed-function
  - ◆ Package: Surface-mounted and Through-hole
  - Programmable: PLD (SPLD and CPLD) and FPGA
  - ◆ Fixed-function : SSI/MSI/VLSI/ULSI

#### True/False Quiz



An analog quantity is one having continuous values.

- A digital quantity has no discrete values.
- **/**
- There are two digits in the binary system.
- **\**
- The term bit is short for binary digit.
- In positive logic, a LOW level represents a binary 1.
- An AND function is implemented by a logic circuit known as an inverter.
- A flip-flop is a bistable logic circuit that can store only two bits at a time.
- **/**

Two broad types of digital integrated circuits are fixed-function and programmable.