# IITB-RISC: EE309 Course Project

September 10, 2023

#### **Group Members:**

- 1. Tamojeet Roychowdhury 21d070079
- 2. Joel Anto Paul 210070037
- 3. Krisha Shah 21d070039
- 4. Mrunal Chourey 21d070045

## 1 Introduction

The aim of the project is to design an 8 - register, 16 bit computer system which follows the standard 6 stage pipelines (Instruction fetch, instruction decode, register read, execute, memory access, and write back) and implements VHDL as the High Definition Language. The architecture includes hazard mitigation techniques. The IITB-RISC-23 is general enough to solve complex problems. This architecture allows predicated instruction execution and multiple load and store execution.

The IITB-RISC-23 has 8 general purpose registers R0 - R7. Registers R1 - R7 is used as storage whereas Register R0 is used as the Program Counter which points to the next Instruction. It has a 16-bit memory and an Arithmetic and Logical Unit, also known as ALU.

There are three machine-code instruction formats: R, I, and J type.

#### R type instruction format

| Op code | Register A (RA) | Register B (RB) | Register C (RC) | Complement | Condition(CZ) |
|---------|-----------------|-----------------|-----------------|------------|---------------|
| (4 bit) | (3 bit)         | (3 bit)         | (3  bit)        | (1 bit)    | (2  bit)      |

#### I type instruction format

| Op code | Register A (RA) | Register C (RC) | Immediate       |
|---------|-----------------|-----------------|-----------------|
| (4 bit) | (3 bit)         | (3 bit)         | (6 bits signed) |

#### J type instruction format

| Op code | Register A (RA) | Immediate       |
|---------|-----------------|-----------------|
| (4 bit) | (3 bit)         | (9 bits signed) |

It can process 26 Instructions each of whose encoding and description is given below:  $\bf Instruction\ Encoding$ 

| ADA: | 00_01 | RA | RB            | RC              | 0               | 00            |
|------|-------|----|---------------|-----------------|-----------------|---------------|
| ADC: | 00_01 | RA | RB            | RC              | 0               | 10            |
| ADZ: | 00_01 | RA | RB            | RC              | 0               | 01            |
| AWC: | 00_01 | RA | RB            | RC              | 0               | 11            |
| ACA: | 00_01 | RA | RB            | RC              | 1               | 00            |
| ACC: | 00_01 | RA | RB            | RC              | 1               | 10            |
| ACZ: | 00_01 | RA | RB            | RC              | 1               | 01            |
| ACW: | 00_01 | RA | RB            | RC              | 1               | 11            |
| ADI: | 00_00 | RA | RB            |                 | 6 bit Immediate | !             |
| NDU: | 00_10 | RA | RB            | RC              | 0               | 00            |
| NDC: | 00_10 | RA | RB            | RC              | 0               | 10            |
| NDZ: | 00_10 | RA | RB            | RC              | 0               | 01            |
| NCU: | 00_10 | RA | RB            | RC              | 1               | 00            |
| NCC: | 00_10 | RA | RB            | RC              | 1               | 10            |
| NCZ: | 00_10 | RA | RB            | RC              | 1               | 01            |
| LUI: | 00_11 | RA |               | 9 bit Im        | mediate         |               |
| LW:  | 01_00 | RA | RB            |                 | 6 bit Immediate | !             |
| SW:  | 01_01 | RA | RB            |                 | 6 bit Immediate | !             |
| LM:  | 01_10 | RA | 0 + 8 bits co | orresponding to | Reg R0 to R7 (I | eft to right) |
| SM:  | 01_11 | RA | 0 + 8 bits co | orresponding to | Reg R0 to R7 (I | eft to right) |
| BEQ: | 10_00 | RA | RB            |                 | 6 bit Immediate | !             |
| BLT  | 10_01 | RA | RB            |                 | 6 bit Immediate | !             |
| BLE  | 10_01 | RA | RB            |                 | 6 bit Immediate | !             |
|      |       |    |               |                 |                 |               |

JAL: JLR:

JRI

| 11_00 | RA | 9 bit Immediate offset |  |
|-------|----|------------------------|--|
| 11_01 | RA | RB 000_000             |  |
| 11_11 | RA | 9 bit Immediate offset |  |

RA: Register A

RB: Register B

RC: Register C

## **Instruction Description**

| Mnemonic | Name & Format        | Assembly       | Action                                                                                                              |
|----------|----------------------|----------------|---------------------------------------------------------------------------------------------------------------------|
| ADA      | ADD (R)              | ada rc, ra, rb | Add content of regB to regA and store result in regC.  It modifies C and Z flags                                    |
| ADC      | Add if carry set (R) | adc rc, ra, rb | Add content of regB to regA and store result in regC, if carry flaf is set.  It modifies C & Z flags                |
| ADZ      | Add if zero set (R)  | adz rc, ra, rb | Add content of regB to regA and store result in regC, if zero flag is set.  It modifies C & Z flags                 |
| AWC      | Add with carry (R)   | awc rc,ra,rb   | Add content of regA to regB and Carry and store result in regC  regC = regA + regB + Carry  It modifies C & Z flags |
| ACA      | ADD (R)              | aca rc, ra, rb | Add content of regA to complement of regA and store result in regC.  It modifies C and Z flags                      |
| ACC      | Add if carry set (R) | acc rc, ra, rb | Add content of regA to Complement of regB and store result in regC, if carry flag is set.  It modifies C & Z flags  |

| ACZ | Add if zero set (R) | acz rc, ra, rb | Add content of regA to Complement of regB and store result in regC, if zero flag is set.  It modifies C & Z flags                             |
|-----|---------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| ACW | Add with carry (R)  | acw rc,ra,rb   | Add content of regA to Complement of regB and Carry and store result in regC regC = regA + compement of regB + Carry  It modifies C & Z flags |

|     |                        |                 | It modifies zero flag.                                                                                                                                                                                                                                                                                                                     |
|-----|------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SW  | Store (I)              | sw ra, rb, Imm  | Store value from reg A into memory.<br>Memory address is formed by adding<br>immediate 6 bits (signed) with content of<br>red B.                                                                                                                                                                                                           |
| LM  | Load multiple (J)      | lw ra, Imm      | Load multiple registers whose address is given in the immediate field (one bit per register, R0 to R7 from left to right) in reverse order from right to left, i.e, registers from R7 to R0 if corresponding bit is set. Memory address is given in reg A. Registers which are expected to be loaded from consecutive memory addresses.    |
| SM  | Store multiple (J)     | sm, ra, Imm     | Store multiple registers whose address is given in the immediate field (one bit per register, R0 to R7 from left to right) in reverse order from right to left, i.e, registers from R7 to R0 if corresponding bit is set. Memory address is given in reg A. Registers which are expected to store must be stored to consecutive addresses. |
| BEQ | Branch on Equality (I) | beq ra, rb, Imm | If content of reg A and regB are the same, branch to PC+Imm*2, where PC is the address of beq instruction                                                                                                                                                                                                                                  |
| BLT | Branch on Less<br>Than | blt ra, rb, Imm | If content of reg A is less than content of regB, then it branches to PC+Imm*2, where PC is the address of beq instruction                                                                                                                                                                                                                 |

| BLE | Branch on Less or | ble ra, rb, Imm | If content of reg A is less than or equal to |
|-----|-------------------|-----------------|----------------------------------------------|
|     | Equal             |                 | the content of regB, then it branches to     |
|     |                   |                 | PC+Imm*2, where PC is the address of beq     |
|     | (1)               |                 | instruction                                  |
|     |                   |                 |                                              |
| JAL | Jump and Link     | jalr ra, Imm    | Branch to the address PC+ Imm*2.             |
|     |                   |                 |                                              |
|     | (J)               |                 | Store PC+2 into regA, where PC is the        |
|     |                   |                 | address of the jalr instruction              |
|     |                   |                 |                                              |

| JLR | Jump and Link to | jlr ra, rb  | Branch to the address in regB.                                       |
|-----|------------------|-------------|----------------------------------------------------------------------|
|     | Register (I)     |             | Store PC+2 into regA, where PC is the address of the jlr instruction |
| JRI | Jump to register | jri ra, Imm | Branch to memory location given by the RA + Imm*2                    |
|     | (1)              |             |                                                                      |

# 2 Components

Now coming onto the components used in our CPU, We have used 8 registers clubbed into a Register File, a memory unit and one ALU. Additionally, we have used combinational logic in each of these components to decide the inputs and outputs of these components. Each of the components used in our VHDL code is described below:

### 2.1 ALU

Input Ports: ALU\_A, ALU\_B, ALU\_load\_A, ALU\_load\_B, r\_dest, C, Z, ir3, ir5.

Output Ports: Output, C\_out and Z\_out.

**Functioning** - The correct inputs are provided to the ALu in the register read stage. C and Z flags are updated based on whether C and Z are to be written onto or not for that particular instruction. The ir3 register that acts as an input can be used to decide this.

In order to facilitate data forwarding, the output of the add or nand operation is fed to the output of the ALU only if write is to be done (for example, in ADC the destination register is to be written onto only if carry flag in the previous operation is set). Otherwise the ALU output takes the previous value of the destination register so that the data forwarding cases do not get wrong inputs from the ALU outputs.

For second order load dependency i.e. for cases where a load instruction is immediately followed by an arithmetic or logical instruction on the register in which the value is loaded, we use the output of the memory read stage directly into the ALU (this works because for every load instruction we introduce a delay of 1 cycle/ 1 instruction, by the end of which the memory output is available to us but not written onto the reg file yet). For this we need to do extra checking of the previous instruction

as well as feed the output of memory read into the ALU, which we do through the additional ports and the ir5 register which we can decode to check if it was a load instruction or not.

## 2.2 Memory and Register File

The memory of this processor contains 16-bit wide storage saving elements, which are arranged in a stack containing 1024 rows (each row being 16-bit wide). Total storage capacity of this memory is 16,384 bit or 4 kilo Bytes. The reason for not using a 16 byte addressable memory is to reduce the demand on the FPGA resources (compilation with 2<sup>16</sup> registers gives an error for that size). The register file of this processor contains 8-registers (R0 to R7), each of which is 16-bit wide and R0

The register file of this processor contains 8-registers (R0 to R7), each of which is 16-bit wide and R0 also acts like a program counter.

# 2.3 Datapath



All the components in our project are attached according to the above flowchart.

# 3 Pipeline Stages

### 3.1 Instruction fetch

In this the instruction register ir1 should be updated with the instruction fetched from the memory. However, this needed an if-else block to check if the previous instruction was a load or branch in which case PC updating halts. This if-else block clashed with an identical block in Write Back stage, so we merged both and updated the PC in the Write Back stage. Ultimately everything occurs simultaneously at the clock edge, so placing it in a different block will not cause an issue.

If pc\_change is 1, it signifies that it is a branch or jump instruction. Thus the write back signals for the next four instructions are disabled so that they do not modify regfile or memory. The count of next four instructions is kept in pc\_change\_wait\_counter.

#### 3.2 Instruction Decode

The instruction fetched from memory is used to assign control signals (reg write, mem write, C write and Z write. Signal is\_it\_load = 1 whether the decoded instruction corresponds to load or not. PC will be updated for jump instruction.

Based on whether the fetched instruction is load or jump, the ctr1 signal is updated (whether the fetched instruction asks us to write into memory or update the registers with different values) as follows -

if is\_it\_load = 0 and pc\_change\_wait\_counter = 0, then ctr1 = xxx01 if register has to be updated

or ctr1 = xxx10 if memory has to be updated

and ctr1 = xxx00 for all the other cases.

Similarly C and Z are updated based on whether a carry or zero is generated or not. The ctr1 signal is updated as follows -

if is\_it\_load = 0 and pc\_change\_wait\_counter = 0,

then ctr1 = x11xx if both C and Z has to be updated

or ctr1 = x01xx if only Z has to be updated

and ctr1 = x00xx if none of them has to be updated.

### 3.3 Register Read

ALU inputs are assigned to in this stage. Data forwarding is done from the next 3 stages based on whether the previous instruction was an arithmetic/logical one too (i.e. modified the reg file value). Carry and Z inputs are also assigned in this stage and have data forwarding too.

In case of branch or jump instructions, we send in PC and immediate as inputs to ALU to calculate the required jump address.

### 3.4 Execution

The ALU processes the instruction according to the input given to it. The output from ALU, C flag, and the controls bits of execution stage (ir3 and ctr2) are forwarded to the next stage. In this stage data forwarding for load dependent instructions is also done, by mapping the memory read output to the ALU inputs.

It is important to note that the ALU output is equal to the destination register's old value if write doesn't occur. This prevents data forwarding errors in subsequent stages.

#### 3.5 Memory Read

The data is read from memory address given by alu\_out. The output from ALU, C flag, and the controls bits of memory read stage (ir4 and ctr3) are forwarded to the next stage.

#### 3.6 Write Back

If mem\_write is 1, then the data in the register address given in the instruction is stored in memory address given by ALU output. Since mem\_write is set to 1 only if it isn't during a load or branch waiting time, no additional signals need to be checked.

The changes mentioned next are done only if pc\_change\_wait\_counter is 0 (its value is set in instruction fetch stage). If is\_it\_load is 1, it signifies a load instruction and we don't change either the PC or the reg file contents. Thus we send the same instruction again for 1 cycle and set load\_wait\_over to 1, which resets is\_it\_load to 0 and subsequent instructions continue normally.

If it is an instruction other than load then PC is set to PC+1 i.e. next instruction. The register files are updated according to the instruction. Also the carry and zero flag are set according to the forwarded data. We keep checking the instruction opcode to check if write actually should occur For







(b) Decoded instructions in binary format

branch and jump instruction, PC\_change\_wait\_counter goes from 0 to 4 for 4 cycles till the branch/jump instruction is executed, after which PC is set to the new value and normal execution resumes.

## 4 Hazards Control

## 4.1 Data Dependency for Arithmetic/Logical

We use data forwarding in the reg read stage, from three subsequent stages. This can be handled without having to stop the clock or PC update since the ALU output is available immediately after the inputs are modified according to the previous instruction. Whether the ALU output is actually written onto the reg file or not is taken care of by using the opcode of the instruction being executed in the ALU and the previous values of the C and Z flags.

## 4.2 Data Dependency for Load

In this case having a one cycle delay i.e. halt is essential since ALU first calculates the address from which data needs to be fetched and output is available from memory only after two cycles. By using a separate update block for signals ALU\_load\_A and ALU\_load\_B, which updates at the rising edge of clock (instead of the normal falling edge) we get the ALU output with just a delay of one cycle.

## 4.3 Branch/Jump and Load Instructions

We need to halt the PC update and send write signals as 0 for one cycle in case of load, and to halt until PC is updated for branch and jump (i.e. a delay of 4 cycles). This is done using the is\_it\_load, pc\_change and pc\_change\_wait\_counter signals as has been described above.

# 5 Testing

To simulate and test, we initially write the instructions using assembly language in the 'Instructions.txt' file located in the 'Testing' directory. The instructions are written without commas. Afterward, we execute the 'tester.py' script which generates the corresponding binary format instructions and saves them in a file called 'decoded.txt' in the same folder.

We copy the content of 'decoded.txt' and paste it in our VHDL file where memory in initialised.