## Homework 3

Andrei Tumbar

84

**a**)



Figure 1: Four-input NAND gate



Figure 2: Three-input OR-AND-INVERT gate



Figure 3: Three input AND-OR gate  $\,$ 

Sketch a transistor-level circuit for the following CMOS gates. Use the minimum number of transistors.

**a**)



Figure 4: Three-input NOR gate.



Figure 5: Three-input AND gate



Figure 6: Two-input OR gate

Table 1: Truth table for Figure 1.50

| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

This is an XOR gate.

88

Table 2: Truth table for equation 1

| A | В | С | Y |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |

## Interview Question

Sketch a transistor-level circuit for a CMOS four-input NOR gate.



Figure 7: Four-input NOR gate