# **Efinix Design Flow**

## **Steps**

## **Create a Efinity Project**

- 1. Open Efinity by selecting Start > Efinity 2022.1 > Efinity 2022.1.
- 2. Click File > Create Project... to start the wizard. You will see Project Editor dialog box.
- 3. Click the Browse button of the *Project location* field of the **New Project** form, browse to **C:/Efinity/fpga flow/labs/lab1**.
- 4. Enter lab1 in the Project name field. Make sure that the Family field selected Trion and device field selected the T8F8. Click Design tab.



Project Name and Location entry

- 5. Enter lab1 in the Top Module/Entity field. Select verilog 2k as the Target Language.
- 6. Click on the Add design file button and browse to the C:\Efinity\fpga\_flow\sources\lab1 directory, select lab1.v.

7. Click on the Add SDC file button and browse to the C:\Efinity\fpga\_flow\sources\lab1 directory, select labs.pt.sdc, click **OK**.



Add design and SDC files

### Open the lab1.v source and analyze the content.

1. In the Design pane, double-click the lab1.v entry to open the file in text mode.



Opening the source file

2. Notice in the Verilog code that the first line defines the timescale directive for the simulator. Lines 2-4 are comment lines describing the module name and the purpose of the module. Line 7 defines the beginning (marked with keyword module) and Line 17 defines the end of the module (marked with keyword endmodule). Lines 8-9 defines the input and output ports whereas lines 12-15 defines the actual functionality.

## Create the labs.pt.sdc source.

1. Open Efinity Interface Designer.



- 2. Right click to GPIO and select create bus. Enter the bus name as btn and select MSB as 1, LSB as 0.
- 3. Right click to GPIO and select create bus. Enter the bus name as led and select MSB as 3, LSB as 0.



4. Click show/hide GPIO Resource Assigner. Enter the resource part according to the datasheet.



5. Save and check the design then click Generate Efinity constraint file.



## Open the labs.pt.sdc source and analyze the content.

1. In the Sources pane, expand the Constraints folder and double-click the labs.pt.sdc entry to open the file in text mode.



2. Lines 14-17 define the pin locations for the input buttons and lines 18-25 define pin locations for output LEDs.



#### **Synthesize the Design**

- 1. Before performing the synthesis process, we stop the synthesis, placement, routing and bitstream flow by pressing the toogle automated button.
- 2. Click Synthesis under the dashboard.
- 3. When the process is completed. Click Result tab and expand Synthesis. Open labs.map.rpt file as we want to look at the synthesis output before progressing to the placement and routing the stage.



#### Place the Design

- 1. Click Placement under the dashboard.
- When the process is completed. Click Result tab and expand Placement. Open labs.place.rpt file as we want to look at the placement output before progressing to the Routing stage.

#### **Route the Design**

- 1. Click Routing under the dashboard.
- 2. When the process is completed. Click Result tab and expand Routing. Open labs.route.rpt and labs.timig.rpt files as we want to look at the routing output before progressing to the Bitstream stage.

```
Efinix FPGA Placement and Routing.
                                                                                  Timing Model: C2
Version: 2022.1.226
                                                                                           temperature : 0C to 85C
Date: Tue Nov 01 09:20:15 2022
                                                                                           voltage: 1.1V +/-50mV
speedgrade: 2
technology: s40ll
Copyright (C) 2013 - 2022 Efinix Inc. All rights reserved.
                                                                                           status : final
Family: Trion
                                                                                             - Table of Contents (begin) -----

1. Clock Frequency Summary
2. Clock Relationship Summary
3. Path Details for Max Critical Paths
4. Path Details for Min Critical Paths
Top-level Entity Name: labs
    ----- Resource Summary (begin) ------
Inputs: 2 / 96 (2.08%)
                                                                                  ----- Table of Contents (end) -----
Outputs: 4 / 113 (3.54%)
                                                                                  ----- 1. Clock Frequency Summary (begin) ----
Clocks: 0 / 16 (0.00%)
Logic Elements: 3 / 7384 (0.04%)
                                                                                User target constrained clocks
Clock Name Period (ns) Frequency (MHz)
virtual_io_clock 1.000 1000.000 {(
         LE: LUTs/Adders: 3 / 7384 (0.04%)
LE: Registers: 0 / 5280 (0.00%)
                                                                                                                                                      Source Clock Name
                                                                                                                                         Waveform
                                                                                                                                      {0.000 0.500}
                                                                                                                                                             virtual
Memory Blocks: 0 / 24 (0.00%)
Multipliers: 0 / 8 (0.00%)
                                                                                 Maximum possible analyzed clocks frequency
          --- Resource Summary (end) -----
                                                                                  Clock Name Period (ns) Frequency (MHz)
Elapsed time for routing: 0 hours 0 minutes 0 seconds
                                                                                 ;----- Clock Frequency Summary (end) -----
Elapsed time for entire flow: 0 hours 0 minutes 6 seconds
```

## **Install Zadig and Connect Xyloni with Micro-USB**

- Fort the installing zadig, read Xyloni Development Kit User Guide > Install USB
  Drivers content and install zadig.
- 2. Connect the board to your computer with the appropriate cable and power it up.
- 3. Run the Zadig software.
- 4. Choose Options > List All Devices.
- 5. Select libusb-win32 or libusbK in the Driver drop-down list. (Do not choose
- 6. WinUSB.)
- 7. Click Replace Driver.
- 8. Close the Zadig software.

## Generate the Bitstream and Verify Functionality

- 1. Click Bitstream under the dashboard.
- 2. This process will have generated a labs.bit file under the Bitstream.
- 3. Click Open programmer button.



- 4. Click Refresh USB Targets and select your Xyloni board.
- 5. Click Select image file button and add labs.bit file.
- 6. Under the programming mode select JTAG and click start program button.
- 7. The Device Configuration Status will lit when the device is programmed.



- 8. Verify the functionality by pushing the buttons and observing the output on the LEDs (Refer to the earlier logic diagram).
- 9. When satisfied, power OFF the board.
- 10. Close the Efinity program by selecting File > Exit.