|      | Date                                                                                                                                                                                  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t. N | No Page No                                                                                                                                                                            |
|      | Experiment-1                                                                                                                                                                          |
| -    |                                                                                                                                                                                       |
| 1    | NAMO, NOR, XOR and XNOR. gates.                                                                                                                                                       |
| _    | NAIND, NOR, XOR and XNOR. gates.                                                                                                                                                      |
| _    |                                                                                                                                                                                       |
| 1    | pparatus: - Breach Board, logic gates /Ic's, wires.                                                                                                                                   |
| +    |                                                                                                                                                                                       |
| 1    | heory :-                                                                                                                                                                              |
| -    | Logic gates are electronic components which perform logic                                                                                                                             |
| 1    | Junctions one or more input to produce a Single Voutput. There are to logic gates. A Truth table is a combination of various input along with its output.                             |
| 4    | I logic gates. A Truth table is a combination of various input                                                                                                                        |
| a    | donly with its output.                                                                                                                                                                |
| 1    |                                                                                                                                                                                       |
| 1    | AND gate : This gate produces output as I when all input are                                                                                                                          |
|      | 1 otherwise the output is o. This gate ean have minimum 2                                                                                                                             |
| +    | input but single output is forward.                                                                                                                                                   |
| 1    | 2. OR parts :- This parts produces autout as a unhan any of the                                                                                                                       |
| 1    | 2. OR gate: - This gate produces output as 1 when any of the input is 1 otherwise the output is 0. It has a minimum of 2 inputs and 1 output.                                         |
|      | inputs and 1 output.                                                                                                                                                                  |
|      |                                                                                                                                                                                       |
| 1    | 3. Not gate :- This gate produces the complement of its input. This                                                                                                                   |
| -    | 3. Not gate :- This gate produces the complement of its input. This gate his also called inverts. It has one input and one output.  The output is 1 if the input is o and vice versa. |
|      | The output is 1 if the input is a and vice versa.                                                                                                                                     |
| _    |                                                                                                                                                                                       |
| _    | The output is I when any or all the input is o, otherwise output is o. It is an universal gate.                                                                                       |
|      | output in a It in an environment art                                                                                                                                                  |
| _    | you. or two un vanious yau.                                                                                                                                                           |
|      |                                                                                                                                                                                       |
| 1    | Teacher's Signature                                                                                                                                                                   |

1, AND Gate

| A | B | Y:A.B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | , | 0     |
| 1 | 0 | 0     |
|   | 1 |       |

200%



2. OR Gete

| A | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 |       |
| 1 | 0 | 337   |
| 1 |   |       |



| Date                                   |
|----------------------------------------|
| Page No                                |
| ate followed by a NOT are 1, otherwise |
| where input are                        |

| Expt. No |  |
|----------|--|

| - |                                                                                                                                                                                                                                                                 |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | 5. NOR gate :- It is actually a series of OR gate bellowed by a Nor                                                                                                                                                                                             |
|   | 5. NOR gate: - It is actually a Series of OR gate followed by a Nor gate. The output us o when any on all input are 1, otherwise output is 1. This is a universal gate.                                                                                         |
|   | output is 1, This is a universal rate.                                                                                                                                                                                                                          |
|   | - January Gran                                                                                                                                                                                                                                                  |
|   | V                                                                                                                                                                                                                                                               |
|   | 6. XOR gate: - This gate produces an output 1, where input are different otherwise output us o. It has two input and one output                                                                                                                                 |
|   | 1                                                                                                                                                                                                                                                               |
|   | 7. XNOR gate :- This gate produces an output 1, when input are                                                                                                                                                                                                  |
|   | Same otherwise output is o. It has two inputs and one output.                                                                                                                                                                                                   |
|   |                                                                                                                                                                                                                                                                 |
|   | PROCEDURE :-                                                                                                                                                                                                                                                    |
|   | 1. Connect the kit to power Supply                                                                                                                                                                                                                              |
|   | 2. Connect the input of any one logic gate to the logic Sources and                                                                                                                                                                                             |
|   | 1. Connect the kit to power Supply  2. Connect the input of any one logic gate to the logic Sources and  its output to logic indicator.  3. Apply various Input combination and observe the output.  4. Unite the truth table for each input output combination |
|   | 3. Apply various Input combination and observe the output.                                                                                                                                                                                                      |
|   | 4. Verily the truth table for each input/output combination.                                                                                                                                                                                                    |
| 1 | 5. I Repeat the process for all logic gates.                                                                                                                                                                                                                    |
|   | 4. Verify the truth table for each input/output combination.  5. Repeat the process for all logic gates.  6. Switch off the Supply.                                                                                                                             |
|   |                                                                                                                                                                                                                                                                 |
|   | Basic law of Boolean algebra                                                                                                                                                                                                                                    |
|   |                                                                                                                                                                                                                                                                 |
|   | 1. A+B = B+A (commutative law)                                                                                                                                                                                                                                  |
|   | $A \cdot B = B \cdot A$                                                                                                                                                                                                                                         |
|   |                                                                                                                                                                                                                                                                 |
|   | 2. (A+B)+(= A+(B+e) (associative law)                                                                                                                                                                                                                           |
|   | (A.B)·C = A·(B·C)                                                                                                                                                                                                                                               |
|   |                                                                                                                                                                                                                                                                 |
|   | 3. A. (B+c) = A.B+ A.C (Distributive law)                                                                                                                                                                                                                       |
|   |                                                                                                                                                                                                                                                                 |
|   |                                                                                                                                                                                                                                                                 |
|   | Teacher's Signature                                                                                                                                                                                                                                             |





| Expt. No. 1                                                                                           | Date     |
|-------------------------------------------------------------------------------------------------------|----------|
| Expt. No.                                                                                             | Page No. |
| 4. A + A.B = A                                                                                        |          |
| 5. $\overline{A+B} = \overline{A}.\overline{B}$ (Demorgan's la $\overline{A\cdot B} = \overline{A+B}$ | ew)      |
| Result:- Truth table of various gates are verified.                                                   |          |
| 2                                                                                                     | 12/1     |
|                                                                                                       |          |
| 1                                                                                                     |          |
|                                                                                                       |          |
|                                                                                                       |          |
|                                                                                                       |          |
|                                                                                                       |          |
|                                                                                                       |          |