| Date                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------|
| Expt. No 2 Page No4                                                                                                        |
| Eveneciment - 2                                                                                                            |
| Eseperiment - 2                                                                                                            |
| AIM : Realization of Logic Lunctions with the help of universal NAND                                                       |
| AIM : Realization of Logic Junctions with the help of universal NAND                                                       |
|                                                                                                                            |
| Apparatus: - Bread Board, NAND gate, whees.                                                                                |
|                                                                                                                            |
| Theory :-                                                                                                                  |
| NAND gate is actually a Combination of two logic gates                                                                     |
| AND and NOT gate. It's Voutput is complement of AND gate.                                                                  |
| This gate can have minimum two inputs, output his always on                                                                |
| By Jusing only NAND gate we can realise all logic functions                                                                |
| AND, VOR, NOR, XOR and XNOR That his gate is                                                                               |
| known as universal gate.                                                                                                   |
|                                                                                                                            |
| NAND as NOT gate :-                                                                                                        |
| Not gate dupresent compliment of the input it can have only on input and join NAND input together, Now it will work as NOT |
|                                                                                                                            |
| $Y = (A \cdot A)'$                                                                                                         |
| $\gamma = \rho$                                                                                                            |
| /-H                                                                                                                        |
| NAND as AND gate:-                                                                                                         |
| NAND procluces compliment of AND gate. So if the product of                                                                |
| NAND produces compliment of And gate. So if the product of a NAND is inverted overall loutput will be AND gate.            |
|                                                                                                                            |
| $y=((A\cdot B)')'$                                                                                                         |
| $y = A \cdot B$                                                                                                            |
|                                                                                                                            |





| Date                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------|
| Expt. No2 Page No6                                                                                                                         |
| NAND gate as XNOR :-                                                                                                                       |
| XNOR gate is actually XOR gate followed by NOT gate. So                                                                                    |
| give the output of xOR gate to Da NOT gate so this give                                                                                    |
| XNOR gate is actually XOR gate followed by NOT gate. So  give the output of XOR gate to Da NOT gate So this give  The output of XOR.       |
| Overall output is that of an XNOR gate  V= PR + P'O'                                                                                       |
| Y= AB + A'B'                                                                                                                               |
|                                                                                                                                            |
| NAND gate as NOR :-                                                                                                                        |
| Now gate is an or gate followed by NOT gate So convert the output of or gate to a NOT gate overlall output is that of a NOR gate  Y=(A+B)' |
| output of OR gate to a NOT gate overlall output is that                                                                                    |
| of a I NOR gate                                                                                                                            |
| $\gamma = (A+B)'$                                                                                                                          |
|                                                                                                                                            |
| PROCEDURE :-                                                                                                                               |
| 1) Convert the Kit to AC power Supply                                                                                                      |
| 2) Connect the NAND gate for any of the logic gate                                                                                         |
| 3) Convert the input of Source and                                                                                                         |
| output to the last gate to logic indicators.                                                                                               |
| 4) Apply various l'input combination and observe output.                                                                                   |
| 5) Verify the truth table for each input output.                                                                                           |
| 6) Repeat the process of for all logic function.                                                                                           |
| 4) Switch off the A.C. power Supply.                                                                                                       |
|                                                                                                                                            |
| Ng N                                                                                                                                       |
| 26/8/17                                                                                                                                    |
|                                                                                                                                            |
|                                                                                                                                            |
|                                                                                                                                            |
|                                                                                                                                            |

