|     | Experiment -5                                                                                                                                                |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| -   | LA ZEVINEII                                                                                                                                                  |  |  |  |  |
| *   | Aim & To verify and study the operation of full adder                                                                                                        |  |  |  |  |
| *   | Apparatus 8- Bread bowel, connectly wiver, power supply, IC 7408, IC 7432, IC 7486, LED display, board.                                                      |  |  |  |  |
| 4   | Theory 8- Full adder is a digital circuit used to calculate the sum of three binary bits. Full adder are complex and difficult to implement when compared to |  |  |  |  |
|     | bit and B, addend bit. The additional third bit is carry bit from the previous                                                                               |  |  |  |  |
|     | stage and is called 'Carry' - in generally represented by CIN. It calculates                                                                                 |  |  |  |  |
|     | the sum of three bits along with the carry. The output carry is called carry-                                                                                |  |  |  |  |
|     | Out and is represented by COUT or County-OUT.                                                                                                                |  |  |  |  |
|     | In order to implement a combinational circuit for full adder, it is dear from                                                                                |  |  |  |  |
|     | the equations derived above, that we need four 3-input AND gates and                                                                                         |  |  |  |  |
|     | one 4- input OR gate. for sum and three 2-input AND gates and one                                                                                            |  |  |  |  |
|     | 3- Supert of gate for Carry-out.                                                                                                                             |  |  |  |  |
|     | S- IMPO OF GALL                                                                                                                                              |  |  |  |  |
| 9   | Full adder using NAND gates & A NAND gate is one of the universal gates                                                                                      |  |  |  |  |
|     | and a land to Rendoment and design lands                                                                                                                     |  |  |  |  |
| (40 | and can be used to Emplement any design logic                                                                                                                |  |  |  |  |
| ")  | Full adder using # NOR gutes 8- A NOR gute is one of the universal gutes                                                                                     |  |  |  |  |
|     | and can be used to suplement any design logic.                                                                                                               |  |  |  |  |
| +   | Procedure &                                                                                                                                                  |  |  |  |  |
| 1   |                                                                                                                                                              |  |  |  |  |
| 1   | Construct chart as per the diagram.                                                                                                                          |  |  |  |  |
| 2   | Input the IC's on bread board                                                                                                                                |  |  |  |  |
| 5.  | Wire Vcc and ground to all IC's.                                                                                                                             |  |  |  |  |
|     | Tk'- C:k                                                                                                                                                     |  |  |  |  |

|     |                                                                                                              | Jule                                  |
|-----|--------------------------------------------------------------------------------------------------------------|---------------------------------------|
| Exp | pt. No                                                                                                       | Page No                               |
| ч.  | Verify the troth table                                                                                       |                                       |
| *   | Result 8- Operation of full adder has been verified.                                                         |                                       |
| 1.  | Precartions 8- Twent the IC's carefully in the breadboard without day Switch off breadboard when not in use. | maging.                               |
|     | i i i i i i i i i i i i i i i i i i i                                                                        |                                       |
|     |                                                                                                              | 8 T                                   |
|     |                                                                                                              | * * * * * * * * * * * * * * * * * * * |
|     |                                                                                                              |                                       |
|     |                                                                                                              | ··                                    |
|     |                                                                                                              |                                       |
|     |                                                                                                              |                                       |
|     |                                                                                                              |                                       |
|     |                                                                                                              |                                       |
|     |                                                                                                              | -00-                                  |



| Tru | th tabl | e For | Full Ad | lder  |
|-----|---------|-------|---------|-------|
|     | Input   |       |         | +     |
| A   | B       | Cin   | Som     | Carry |
| 0   | 0       | 0     | 0       | 0     |
| 0   | 0       | 1     | (       | 6     |
| 0   | 1       | ٥     |         | 0     |
| ٥   | (       | . 1 9 | 0       |       |
| 1   | ٥       | 0     | 1       | 0     |
| 1   | 0       | t     | 0       | 1     |
| 1   | 1       | 0     | ٥       |       |
| 1   | - 1     |       | 1       |       |



| A | K- | Map | for | Sum 2 | 3- |
|---|----|-----|-----|-------|----|
|   |    | 1   |     |       |    |

| AB | (in 00 |   | 3 |    |
|----|--------|---|---|----|
| 0  | 0      | 1 | 0 | 10 |
|    |        |   |   | ,  |
| 1  | t      | ð | 1 | D  |
|    |        |   |   |    |

S = A' B'Cin + A'BCin + ABCin + ABCin

## \* K-Map for Carry 3-

| BC | e la |    |   |    |  |
|----|------|----|---|----|--|
| A. | DO   | 01 |   | 10 |  |
| 0  | O    | D  | ١ | 0  |  |
| 1  | 0    | l. | ١ | 1  |  |

Cout = AB + B Cin + ACin